blob: 6c7885c491f4185178b641596735ef08b76b9898 [file] [log] [blame]
Tim Northover69fa84a2016-10-14 22:18:18 +00001//===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
Tim Northover33b07d62016-07-22 20:03:43 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tim Northover33b07d62016-07-22 20:03:43 +00006//
7//===----------------------------------------------------------------------===//
8//
Tim Northover69fa84a2016-10-14 22:18:18 +00009/// \file This file implements the LegalizerHelper class to legalize
Tim Northover33b07d62016-07-22 20:03:43 +000010/// individual instructions and the LegalizeMachineIR wrapper pass for the
11/// primary legalization.
12//
13//===----------------------------------------------------------------------===//
14
Tim Northover69fa84a2016-10-14 22:18:18 +000015#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
Tim Northoveredb3c8c2016-08-29 19:07:16 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +000017#include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
Jessica Delfc672b62023-02-21 09:40:07 +010018#include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
serge-sans-pailleed98c1b2022-03-09 22:29:31 +010019#include "llvm/CodeGen/GlobalISel/GenericMachineInstrs.h"
Tim Northover69fa84a2016-10-14 22:18:18 +000020#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
Jessica Paquette324af792021-05-25 16:54:20 -070021#include "llvm/CodeGen/GlobalISel/LostDebugLocObserver.h"
Matt Arsenault0b7de792020-07-26 21:25:10 -040022#include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
serge-sans-pailleed98c1b2022-03-09 22:29:31 +010023#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Amara Emersona35c2c72021-02-21 14:17:03 -080024#include "llvm/CodeGen/GlobalISel/Utils.h"
Chen Zheng6ee2f772022-12-12 09:53:53 +000025#include "llvm/CodeGen/MachineConstantPool.h"
serge-sans-pailleed98c1b2022-03-09 22:29:31 +010026#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northover33b07d62016-07-22 20:03:43 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Joseph Huber615b7ee2024-07-20 07:29:04 -050028#include "llvm/CodeGen/RuntimeLibcallUtil.h"
Amara Emersone20b91c2019-08-27 19:54:27 +000029#include "llvm/CodeGen/TargetFrameLowering.h"
Aditya Nandakumarc0333f72018-08-21 17:30:31 +000030#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000031#include "llvm/CodeGen/TargetLowering.h"
Amara Emerson9f39ba12021-05-19 21:35:05 -070032#include "llvm/CodeGen/TargetOpcodes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000033#include "llvm/CodeGen/TargetSubtargetInfo.h"
Amara Emerson9f39ba12021-05-19 21:35:05 -070034#include "llvm/IR/Instructions.h"
Tim Northover33b07d62016-07-22 20:03:43 +000035#include "llvm/Support/Debug.h"
Aditya Nandakumarc0333f72018-08-21 17:30:31 +000036#include "llvm/Support/MathExtras.h"
Tim Northover33b07d62016-07-22 20:03:43 +000037#include "llvm/Support/raw_ostream.h"
Mirko Brkusanin36527cb2021-09-07 11:30:11 +020038#include "llvm/Target/TargetMachine.h"
Kazu Hirata267f21a2022-08-28 10:41:51 -070039#include <numeric>
Kazu Hirata3ccbfc32022-11-26 14:44:54 -080040#include <optional>
Tim Northover33b07d62016-07-22 20:03:43 +000041
Daniel Sanders5377fb32017-04-20 15:46:12 +000042#define DEBUG_TYPE "legalizer"
Tim Northover33b07d62016-07-22 20:03:43 +000043
44using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000045using namespace LegalizeActions;
Matt Arsenault0b7de792020-07-26 21:25:10 -040046using namespace MIPatternMatch;
Tim Northover33b07d62016-07-22 20:03:43 +000047
Matt Arsenaultc83b8232019-02-07 17:38:00 +000048/// Try to break down \p OrigTy into \p NarrowTy sized pieces.
49///
50/// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy,
51/// with any leftover piece as type \p LeftoverTy
52///
Matt Arsenaultd3093c22019-02-28 00:16:32 +000053/// Returns -1 in the first element of the pair if the breakdown is not
54/// satisfiable.
55static std::pair<int, int>
56getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) {
Matt Arsenaultc83b8232019-02-07 17:38:00 +000057 assert(!LeftoverTy.isValid() && "this is an out argument");
58
59 unsigned Size = OrigTy.getSizeInBits();
60 unsigned NarrowSize = NarrowTy.getSizeInBits();
61 unsigned NumParts = Size / NarrowSize;
62 unsigned LeftoverSize = Size - NumParts * NarrowSize;
63 assert(Size > NarrowSize);
64
65 if (LeftoverSize == 0)
Matt Arsenaultd3093c22019-02-28 00:16:32 +000066 return {NumParts, 0};
Matt Arsenaultc83b8232019-02-07 17:38:00 +000067
68 if (NarrowTy.isVector()) {
69 unsigned EltSize = OrigTy.getScalarSizeInBits();
70 if (LeftoverSize % EltSize != 0)
Matt Arsenaultd3093c22019-02-28 00:16:32 +000071 return {-1, -1};
David Green34de2152024-05-13 21:58:41 +010072 LeftoverTy =
73 LLT::scalarOrVector(ElementCount::getFixed(LeftoverSize / EltSize),
74 OrigTy.getElementType());
Matt Arsenaultc83b8232019-02-07 17:38:00 +000075 } else {
76 LeftoverTy = LLT::scalar(LeftoverSize);
77 }
78
Matt Arsenaultd3093c22019-02-28 00:16:32 +000079 int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits();
80 return std::make_pair(NumParts, NumLeftover);
Matt Arsenaultc83b8232019-02-07 17:38:00 +000081}
82
Konstantin Schwarz76986bd2020-02-06 10:01:57 -080083static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) {
84
85 if (!Ty.isScalar())
86 return nullptr;
87
88 switch (Ty.getSizeInBits()) {
89 case 16:
90 return Type::getHalfTy(Ctx);
91 case 32:
92 return Type::getFloatTy(Ctx);
93 case 64:
94 return Type::getDoubleTy(Ctx);
Matt Arsenault0da582d2020-07-19 09:56:15 -040095 case 80:
96 return Type::getX86_FP80Ty(Ctx);
Konstantin Schwarz76986bd2020-02-06 10:01:57 -080097 case 128:
98 return Type::getFP128Ty(Ctx);
99 default:
100 return nullptr;
101 }
102}
103
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +0000104LegalizerHelper::LegalizerHelper(MachineFunction &MF,
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000105 GISelChangeObserver &Observer,
106 MachineIRBuilder &Builder)
Matt Arsenault7f8b2e12020-06-09 17:02:12 -0400107 : MIRBuilder(Builder), Observer(Observer), MRI(MF.getRegInfo()),
Matt Arsenaultadbcc8e2020-07-31 11:41:05 -0400108 LI(*MF.getSubtarget().getLegalizerInfo()),
Jessica Delfc672b62023-02-21 09:40:07 +0100109 TLI(*MF.getSubtarget().getTargetLowering()), KB(nullptr) {}
Tim Northover33b07d62016-07-22 20:03:43 +0000110
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +0000111LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI,
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000112 GISelChangeObserver &Observer,
Jessica Delfc672b62023-02-21 09:40:07 +0100113 MachineIRBuilder &B, GISelKnownBits *KB)
114 : MIRBuilder(B), Observer(Observer), MRI(MF.getRegInfo()), LI(LI),
115 TLI(*MF.getSubtarget().getTargetLowering()), KB(KB) {}
Matt Arsenaultd55d5922020-08-19 10:46:59 -0400116
Tim Northover69fa84a2016-10-14 22:18:18 +0000117LegalizerHelper::LegalizeResult
Jessica Paquette324af792021-05-25 16:54:20 -0700118LegalizerHelper::legalizeInstrStep(MachineInstr &MI,
119 LostDebugLocObserver &LocObserver) {
Matt Arsenaultc1d771d2020-06-07 21:56:42 -0400120 LLVM_DEBUG(dbgs() << "Legalizing: " << MI);
Daniel Sanders5377fb32017-04-20 15:46:12 +0000121
Matt Arsenault32823092020-06-07 20:57:28 -0400122 MIRBuilder.setInstrAndDebugLoc(MI);
123
Sameer Sahasrabuddhed9847cd2023-07-31 12:14:34 +0530124 if (isa<GIntrinsic>(MI))
Matt Arsenault7f8b2e12020-06-09 17:02:12 -0400125 return LI.legalizeIntrinsic(*this, MI) ? Legalized : UnableToLegalize;
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000126 auto Step = LI.getAction(MI, MRI);
127 switch (Step.Action) {
Daniel Sanders9ade5592018-01-29 17:37:29 +0000128 case Legal:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000129 LLVM_DEBUG(dbgs() << ".. Already legal\n");
Tim Northover33b07d62016-07-22 20:03:43 +0000130 return AlreadyLegal;
Daniel Sanders9ade5592018-01-29 17:37:29 +0000131 case Libcall:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000132 LLVM_DEBUG(dbgs() << ".. Convert to libcall\n");
Jessica Paquette324af792021-05-25 16:54:20 -0700133 return libcall(MI, LocObserver);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000134 case NarrowScalar:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000135 LLVM_DEBUG(dbgs() << ".. Narrow scalar\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000136 return narrowScalar(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000137 case WidenScalar:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000138 LLVM_DEBUG(dbgs() << ".. Widen scalar\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000139 return widenScalar(MI, Step.TypeIdx, Step.NewType);
Matt Arsenault39c55ce2020-02-13 15:52:32 -0500140 case Bitcast:
141 LLVM_DEBUG(dbgs() << ".. Bitcast type\n");
142 return bitcast(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000143 case Lower:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000144 LLVM_DEBUG(dbgs() << ".. Lower\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000145 return lower(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000146 case FewerElements:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000147 LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000148 return fewerElementsVector(MI, Step.TypeIdx, Step.NewType);
Matt Arsenault18ec3822019-02-11 22:00:39 +0000149 case MoreElements:
150 LLVM_DEBUG(dbgs() << ".. Increase number of elements\n");
151 return moreElementsVector(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000152 case Custom:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000153 LLVM_DEBUG(dbgs() << ".. Custom legalization\n");
David Greend659bd12024-01-03 07:59:36 +0000154 return LI.legalizeCustom(*this, MI, LocObserver) ? Legalized
155 : UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +0000156 default:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000157 LLVM_DEBUG(dbgs() << ".. Unable to legalize\n");
Tim Northover33b07d62016-07-22 20:03:43 +0000158 return UnableToLegalize;
159 }
160}
161
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000162void LegalizerHelper::insertParts(Register DstReg,
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000163 LLT ResultTy, LLT PartTy,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000164 ArrayRef<Register> PartRegs,
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000165 LLT LeftoverTy,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000166 ArrayRef<Register> LeftoverRegs) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000167 if (!LeftoverTy.isValid()) {
168 assert(LeftoverRegs.empty());
169
Matt Arsenault81511e52019-02-05 00:13:44 +0000170 if (!ResultTy.isVector()) {
Diana Picusf95a5fb2023-01-09 11:59:00 +0100171 MIRBuilder.buildMergeLikeInstr(DstReg, PartRegs);
Matt Arsenault81511e52019-02-05 00:13:44 +0000172 return;
173 }
174
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000175 if (PartTy.isVector())
176 MIRBuilder.buildConcatVectors(DstReg, PartRegs);
177 else
178 MIRBuilder.buildBuildVector(DstReg, PartRegs);
179 return;
180 }
181
Petar Avramovic29f88b92021-12-23 14:09:51 +0100182 // Merge sub-vectors with different number of elements and insert into DstReg.
183 if (ResultTy.isVector()) {
184 assert(LeftoverRegs.size() == 1 && "Expected one leftover register");
185 SmallVector<Register, 8> AllRegs;
186 for (auto Reg : concat<const Register>(PartRegs, LeftoverRegs))
187 AllRegs.push_back(Reg);
188 return mergeMixedSubvectors(DstReg, AllRegs);
189 }
190
Matt Arsenault31a96592021-06-07 18:57:03 -0400191 SmallVector<Register> GCDRegs;
Jessica Paquette47aeeff2021-07-08 16:45:45 -0700192 LLT GCDTy = getGCDType(getGCDType(ResultTy, LeftoverTy), PartTy);
193 for (auto PartReg : concat<const Register>(PartRegs, LeftoverRegs))
194 extractGCDType(GCDRegs, GCDTy, PartReg);
Matt Arsenault31a96592021-06-07 18:57:03 -0400195 LLT ResultLCMTy = buildLCMMergePieces(ResultTy, LeftoverTy, GCDTy, GCDRegs);
196 buildWidenedRemergeToDst(DstReg, ResultLCMTy, GCDRegs);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000197}
198
Petar Avramovic29f88b92021-12-23 14:09:51 +0100199void LegalizerHelper::appendVectorElts(SmallVectorImpl<Register> &Elts,
200 Register Reg) {
201 LLT Ty = MRI.getType(Reg);
202 SmallVector<Register, 8> RegElts;
chuongg3fcfe1b62024-01-15 16:40:39 +0000203 extractParts(Reg, Ty.getScalarType(), Ty.getNumElements(), RegElts,
204 MIRBuilder, MRI);
Petar Avramovic29f88b92021-12-23 14:09:51 +0100205 Elts.append(RegElts);
206}
207
208/// Merge \p PartRegs with different types into \p DstReg.
209void LegalizerHelper::mergeMixedSubvectors(Register DstReg,
210 ArrayRef<Register> PartRegs) {
211 SmallVector<Register, 8> AllElts;
212 for (unsigned i = 0; i < PartRegs.size() - 1; ++i)
213 appendVectorElts(AllElts, PartRegs[i]);
214
215 Register Leftover = PartRegs[PartRegs.size() - 1];
David Green34de2152024-05-13 21:58:41 +0100216 if (!MRI.getType(Leftover).isVector())
Petar Avramovic29f88b92021-12-23 14:09:51 +0100217 AllElts.push_back(Leftover);
218 else
219 appendVectorElts(AllElts, Leftover);
220
Diana Picusf95a5fb2023-01-09 11:59:00 +0100221 MIRBuilder.buildMergeLikeInstr(DstReg, AllElts);
Petar Avramovic29f88b92021-12-23 14:09:51 +0100222}
223
Matt Arsenault31adc282020-08-03 14:13:38 -0400224/// Append the result registers of G_UNMERGE_VALUES \p MI to \p Regs.
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500225static void getUnmergeResults(SmallVectorImpl<Register> &Regs,
226 const MachineInstr &MI) {
227 assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES);
228
Matt Arsenault31adc282020-08-03 14:13:38 -0400229 const int StartIdx = Regs.size();
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500230 const int NumResults = MI.getNumOperands() - 1;
Matt Arsenault31adc282020-08-03 14:13:38 -0400231 Regs.resize(Regs.size() + NumResults);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500232 for (int I = 0; I != NumResults; ++I)
Matt Arsenault31adc282020-08-03 14:13:38 -0400233 Regs[StartIdx + I] = MI.getOperand(I).getReg();
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500234}
235
Matt Arsenault31adc282020-08-03 14:13:38 -0400236void LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts,
237 LLT GCDTy, Register SrcReg) {
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500238 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500239 if (SrcTy == GCDTy) {
240 // If the source already evenly divides the result type, we don't need to do
241 // anything.
242 Parts.push_back(SrcReg);
243 } else {
244 // Need to split into common type sized pieces.
245 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
246 getUnmergeResults(Parts, *Unmerge);
247 }
Matt Arsenault31adc282020-08-03 14:13:38 -0400248}
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500249
Matt Arsenault31adc282020-08-03 14:13:38 -0400250LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy,
251 LLT NarrowTy, Register SrcReg) {
252 LLT SrcTy = MRI.getType(SrcReg);
253 LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy);
254 extractGCDType(Parts, GCDTy, SrcReg);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500255 return GCDTy;
256}
257
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500258LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy,
259 SmallVectorImpl<Register> &VRegs,
260 unsigned PadStrategy) {
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500261 LLT LCMTy = getLCMType(DstTy, NarrowTy);
262
263 int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits();
264 int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits();
265 int NumOrigSrc = VRegs.size();
266
267 Register PadReg;
268
269 // Get a value we can use to pad the source value if the sources won't evenly
270 // cover the result type.
271 if (NumOrigSrc < NumParts * NumSubParts) {
272 if (PadStrategy == TargetOpcode::G_ZEXT)
273 PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0);
274 else if (PadStrategy == TargetOpcode::G_ANYEXT)
275 PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
276 else {
277 assert(PadStrategy == TargetOpcode::G_SEXT);
278
279 // Shift the sign bit of the low register through the high register.
280 auto ShiftAmt =
281 MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1);
282 PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0);
283 }
284 }
285
286 // Registers for the final merge to be produced.
Matt Arsenaultde8451f2020-02-04 10:34:22 -0500287 SmallVector<Register, 4> Remerge(NumParts);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500288
289 // Registers needed for intermediate merges, which will be merged into a
290 // source for Remerge.
Matt Arsenaultde8451f2020-02-04 10:34:22 -0500291 SmallVector<Register, 4> SubMerge(NumSubParts);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500292
293 // Once we've fully read off the end of the original source bits, we can reuse
294 // the same high bits for remaining padding elements.
295 Register AllPadReg;
296
297 // Build merges to the LCM type to cover the original result type.
298 for (int I = 0; I != NumParts; ++I) {
299 bool AllMergePartsArePadding = true;
300
301 // Build the requested merges to the requested type.
302 for (int J = 0; J != NumSubParts; ++J) {
303 int Idx = I * NumSubParts + J;
304 if (Idx >= NumOrigSrc) {
305 SubMerge[J] = PadReg;
306 continue;
307 }
308
309 SubMerge[J] = VRegs[Idx];
310
311 // There are meaningful bits here we can't reuse later.
312 AllMergePartsArePadding = false;
313 }
314
315 // If we've filled up a complete piece with padding bits, we can directly
316 // emit the natural sized constant if applicable, rather than a merge of
317 // smaller constants.
318 if (AllMergePartsArePadding && !AllPadReg) {
319 if (PadStrategy == TargetOpcode::G_ANYEXT)
320 AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0);
321 else if (PadStrategy == TargetOpcode::G_ZEXT)
322 AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0);
323
324 // If this is a sign extension, we can't materialize a trivial constant
325 // with the right type and have to produce a merge.
326 }
327
328 if (AllPadReg) {
329 // Avoid creating additional instructions if we're just adding additional
330 // copies of padding bits.
331 Remerge[I] = AllPadReg;
332 continue;
333 }
334
335 if (NumSubParts == 1)
336 Remerge[I] = SubMerge[0];
337 else
Diana Picusf95a5fb2023-01-09 11:59:00 +0100338 Remerge[I] = MIRBuilder.buildMergeLikeInstr(NarrowTy, SubMerge).getReg(0);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500339
340 // In the sign extend padding case, re-use the first all-signbit merge.
341 if (AllMergePartsArePadding && !AllPadReg)
342 AllPadReg = Remerge[I];
343 }
344
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500345 VRegs = std::move(Remerge);
346 return LCMTy;
347}
348
349void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy,
350 ArrayRef<Register> RemergeRegs) {
351 LLT DstTy = MRI.getType(DstReg);
352
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500353 // Create the merge to the widened source, and extract the relevant bits into
354 // the result.
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500355
356 if (DstTy == LCMTy) {
Diana Picusf95a5fb2023-01-09 11:59:00 +0100357 MIRBuilder.buildMergeLikeInstr(DstReg, RemergeRegs);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500358 return;
359 }
360
Diana Picusf95a5fb2023-01-09 11:59:00 +0100361 auto Remerge = MIRBuilder.buildMergeLikeInstr(LCMTy, RemergeRegs);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500362 if (DstTy.isScalar() && LCMTy.isScalar()) {
363 MIRBuilder.buildTrunc(DstReg, Remerge);
364 return;
365 }
366
367 if (LCMTy.isVector()) {
Matt Arsenaulte75afc92020-07-28 10:15:42 -0400368 unsigned NumDefs = LCMTy.getSizeInBits() / DstTy.getSizeInBits();
369 SmallVector<Register, 8> UnmergeDefs(NumDefs);
370 UnmergeDefs[0] = DstReg;
371 for (unsigned I = 1; I != NumDefs; ++I)
372 UnmergeDefs[I] = MRI.createGenericVirtualRegister(DstTy);
373
374 MIRBuilder.buildUnmerge(UnmergeDefs,
Diana Picusf95a5fb2023-01-09 11:59:00 +0100375 MIRBuilder.buildMergeLikeInstr(LCMTy, RemergeRegs));
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500376 return;
377 }
378
379 llvm_unreachable("unhandled case");
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500380}
381
Tim Northovere0418412017-02-08 23:23:39 +0000382static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
Matt Arsenault0da582d2020-07-19 09:56:15 -0400383#define RTLIBCASE_INT(LibcallPrefix) \
Dominik Montadafeb20a12020-03-02 16:28:17 +0100384 do { \
385 switch (Size) { \
386 case 32: \
387 return RTLIB::LibcallPrefix##32; \
388 case 64: \
389 return RTLIB::LibcallPrefix##64; \
390 case 128: \
391 return RTLIB::LibcallPrefix##128; \
392 default: \
393 llvm_unreachable("unexpected size"); \
394 } \
395 } while (0)
396
Matt Arsenault0da582d2020-07-19 09:56:15 -0400397#define RTLIBCASE(LibcallPrefix) \
398 do { \
399 switch (Size) { \
400 case 32: \
401 return RTLIB::LibcallPrefix##32; \
402 case 64: \
403 return RTLIB::LibcallPrefix##64; \
404 case 80: \
405 return RTLIB::LibcallPrefix##80; \
406 case 128: \
407 return RTLIB::LibcallPrefix##128; \
408 default: \
409 llvm_unreachable("unexpected size"); \
410 } \
411 } while (0)
Dominik Montadafeb20a12020-03-02 16:28:17 +0100412
Tim Northovere0418412017-02-08 23:23:39 +0000413 switch (Opcode) {
Kai Nackeb3837532022-08-02 13:12:38 -0400414 case TargetOpcode::G_MUL:
415 RTLIBCASE_INT(MUL_I);
Diana Picuse97822e2017-04-24 07:22:31 +0000416 case TargetOpcode::G_SDIV:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400417 RTLIBCASE_INT(SDIV_I);
Diana Picuse97822e2017-04-24 07:22:31 +0000418 case TargetOpcode::G_UDIV:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400419 RTLIBCASE_INT(UDIV_I);
Diana Picus02e11012017-06-15 10:53:31 +0000420 case TargetOpcode::G_SREM:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400421 RTLIBCASE_INT(SREM_I);
Diana Picus02e11012017-06-15 10:53:31 +0000422 case TargetOpcode::G_UREM:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400423 RTLIBCASE_INT(UREM_I);
Diana Picus0528e2c2018-11-26 11:07:02 +0000424 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400425 RTLIBCASE_INT(CTLZ_I);
Diana Picus1314a282017-04-11 10:52:34 +0000426 case TargetOpcode::G_FADD:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100427 RTLIBCASE(ADD_F);
Javed Absar5cde1cc2017-10-30 13:51:56 +0000428 case TargetOpcode::G_FSUB:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100429 RTLIBCASE(SUB_F);
Diana Picus9faa09b2017-11-23 12:44:20 +0000430 case TargetOpcode::G_FMUL:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100431 RTLIBCASE(MUL_F);
Diana Picusc01f7f12017-11-23 13:26:07 +0000432 case TargetOpcode::G_FDIV:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100433 RTLIBCASE(DIV_F);
Jessica Paquette84bedac2019-01-30 23:46:15 +0000434 case TargetOpcode::G_FEXP:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100435 RTLIBCASE(EXP_F);
Jessica Paquettee7941212019-04-03 16:58:32 +0000436 case TargetOpcode::G_FEXP2:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100437 RTLIBCASE(EXP2_F);
Matt Arsenaultb14e83d2023-08-12 07:20:00 -0400438 case TargetOpcode::G_FEXP10:
439 RTLIBCASE(EXP10_F);
Tim Northovere0418412017-02-08 23:23:39 +0000440 case TargetOpcode::G_FREM:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100441 RTLIBCASE(REM_F);
Tim Northovere0418412017-02-08 23:23:39 +0000442 case TargetOpcode::G_FPOW:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100443 RTLIBCASE(POW_F);
David Green5550e9c2024-01-04 07:26:23 +0000444 case TargetOpcode::G_FPOWI:
445 RTLIBCASE(POWI_F);
Diana Picuse74243d2018-01-12 11:30:45 +0000446 case TargetOpcode::G_FMA:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100447 RTLIBCASE(FMA_F);
Jessica Paquette7db82d72019-01-28 18:34:18 +0000448 case TargetOpcode::G_FSIN:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100449 RTLIBCASE(SIN_F);
Jessica Paquette7db82d72019-01-28 18:34:18 +0000450 case TargetOpcode::G_FCOS:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100451 RTLIBCASE(COS_F);
Farzon Lotfi1d874332024-06-05 15:01:33 -0400452 case TargetOpcode::G_FTAN:
453 RTLIBCASE(TAN_F);
Farzon Lotfi0b58f342024-07-11 15:58:43 -0400454 case TargetOpcode::G_FASIN:
455 RTLIBCASE(ASIN_F);
456 case TargetOpcode::G_FACOS:
457 RTLIBCASE(ACOS_F);
458 case TargetOpcode::G_FATAN:
459 RTLIBCASE(ATAN_F);
460 case TargetOpcode::G_FSINH:
461 RTLIBCASE(SINH_F);
462 case TargetOpcode::G_FCOSH:
463 RTLIBCASE(COSH_F);
464 case TargetOpcode::G_FTANH:
465 RTLIBCASE(TANH_F);
Jessica Paquettec49428a2019-01-28 19:53:14 +0000466 case TargetOpcode::G_FLOG10:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100467 RTLIBCASE(LOG10_F);
Jessica Paquette2d73ecd2019-01-28 21:27:23 +0000468 case TargetOpcode::G_FLOG:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100469 RTLIBCASE(LOG_F);
Jessica Paquette0154bd12019-01-30 21:16:04 +0000470 case TargetOpcode::G_FLOG2:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100471 RTLIBCASE(LOG2_F);
Matt Arsenaulteece6ba2023-04-26 22:02:42 -0400472 case TargetOpcode::G_FLDEXP:
473 RTLIBCASE(LDEXP_F);
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +0000474 case TargetOpcode::G_FCEIL:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100475 RTLIBCASE(CEIL_F);
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +0000476 case TargetOpcode::G_FFLOOR:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100477 RTLIBCASE(FLOOR_F);
478 case TargetOpcode::G_FMINNUM:
479 RTLIBCASE(FMIN_F);
480 case TargetOpcode::G_FMAXNUM:
481 RTLIBCASE(FMAX_F);
482 case TargetOpcode::G_FSQRT:
483 RTLIBCASE(SQRT_F);
484 case TargetOpcode::G_FRINT:
485 RTLIBCASE(RINT_F);
486 case TargetOpcode::G_FNEARBYINT:
487 RTLIBCASE(NEARBYINT_F);
Matt Arsenault0da582d2020-07-19 09:56:15 -0400488 case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
489 RTLIBCASE(ROUNDEVEN_F);
David Green28d28d52024-04-15 09:41:08 +0100490 case TargetOpcode::G_INTRINSIC_LRINT:
491 RTLIBCASE(LRINT_F);
David Green8d49ce12024-04-17 18:38:24 +0100492 case TargetOpcode::G_INTRINSIC_LLRINT:
493 RTLIBCASE(LLRINT_F);
Tim Northovere0418412017-02-08 23:23:39 +0000494 }
495 llvm_unreachable("Unknown libcall function");
496}
497
Jessica Paquette727328a2019-09-13 20:25:58 +0000498/// True if an instruction is in tail position in its caller. Intended for
499/// legalizing libcalls as tail calls when possible.
David Greend659bd12024-01-03 07:59:36 +0000500static bool isLibCallInTailPosition(const CallLowering::ArgInfo &Result,
501 MachineInstr &MI,
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700502 const TargetInstrInfo &TII,
503 MachineRegisterInfo &MRI) {
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700504 MachineBasicBlock &MBB = *MI.getParent();
505 const Function &F = MBB.getParent()->getFunction();
Jessica Paquette727328a2019-09-13 20:25:58 +0000506
507 // Conservatively require the attributes of the call to match those of
508 // the return. Ignore NoAlias and NonNull because they don't affect the
509 // call sequence.
510 AttributeList CallerAttrs = F.getAttributes();
Nikita Popovc63a3172022-01-15 22:14:16 +0100511 if (AttrBuilder(F.getContext(), CallerAttrs.getRetAttrs())
Jessica Paquette727328a2019-09-13 20:25:58 +0000512 .removeAttribute(Attribute::NoAlias)
513 .removeAttribute(Attribute::NonNull)
514 .hasAttributes())
515 return false;
516
517 // It's not safe to eliminate the sign / zero extension of the return value.
Arthur Eubanksd7593eb2021-08-13 11:59:18 -0700518 if (CallerAttrs.hasRetAttr(Attribute::ZExt) ||
519 CallerAttrs.hasRetAttr(Attribute::SExt))
Jessica Paquette727328a2019-09-13 20:25:58 +0000520 return false;
521
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700522 // Only tail call if the following instruction is a standard return or if we
523 // have a `thisreturn` callee, and a sequence like:
524 //
525 // G_MEMCPY %0, %1, %2
526 // $x0 = COPY %0
527 // RET_ReallyLR implicit $x0
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700528 auto Next = next_nodbg(MI.getIterator(), MBB.instr_end());
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700529 if (Next != MBB.instr_end() && Next->isCopy()) {
David Greend659bd12024-01-03 07:59:36 +0000530 if (MI.getOpcode() == TargetOpcode::G_BZERO)
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700531 return false;
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700532
David Greend659bd12024-01-03 07:59:36 +0000533 // For MEMCPY/MOMMOVE/MEMSET these will be the first use (the dst), as the
534 // mempy/etc routines return the same parameter. For other it will be the
535 // returned value.
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700536 Register VReg = MI.getOperand(0).getReg();
537 if (!VReg.isVirtual() || VReg != Next->getOperand(1).getReg())
538 return false;
539
540 Register PReg = Next->getOperand(0).getReg();
541 if (!PReg.isPhysical())
542 return false;
543
544 auto Ret = next_nodbg(Next, MBB.instr_end());
545 if (Ret == MBB.instr_end() || !Ret->isReturn())
546 return false;
547
548 if (Ret->getNumImplicitOperands() != 1)
549 return false;
550
David Greend659bd12024-01-03 07:59:36 +0000551 if (!Ret->getOperand(0).isReg() || PReg != Ret->getOperand(0).getReg())
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700552 return false;
553
554 // Skip over the COPY that we just validated.
555 Next = Ret;
556 }
557
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700558 if (Next == MBB.instr_end() || TII.isTailCall(*Next) || !Next->isReturn())
Jessica Paquette727328a2019-09-13 20:25:58 +0000559 return false;
560
561 return true;
562}
563
Diana Picusfc1675e2017-07-05 12:57:24 +0000564LegalizerHelper::LegalizeResult
Dominik Montada9fedb692020-03-26 13:59:08 +0100565llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name,
Diana Picusfc1675e2017-07-05 12:57:24 +0000566 const CallLowering::ArgInfo &Result,
Dominik Montada9fedb692020-03-26 13:59:08 +0100567 ArrayRef<CallLowering::ArgInfo> Args,
David Greend659bd12024-01-03 07:59:36 +0000568 const CallingConv::ID CC, LostDebugLocObserver &LocObserver,
569 MachineInstr *MI) {
Diana Picuse97822e2017-04-24 07:22:31 +0000570 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
Diana Picusd0104ea2017-07-06 09:09:33 +0000571
Tim Northovere1a5f662019-08-09 08:26:38 +0000572 CallLowering::CallLoweringInfo Info;
Dominik Montada9fedb692020-03-26 13:59:08 +0100573 Info.CallConv = CC;
Tim Northovere1a5f662019-08-09 08:26:38 +0000574 Info.Callee = MachineOperand::CreateES(Name);
575 Info.OrigRet = Result;
David Greend659bd12024-01-03 07:59:36 +0000576 if (MI)
577 Info.IsTailCall =
578 (Result.Ty->isVoidTy() ||
579 Result.Ty == MIRBuilder.getMF().getFunction().getReturnType()) &&
580 isLibCallInTailPosition(Result, *MI, MIRBuilder.getTII(),
581 *MIRBuilder.getMRI());
582
Tim Northovere1a5f662019-08-09 08:26:38 +0000583 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
584 if (!CLI.lowerCall(MIRBuilder, Info))
Diana Picus02e11012017-06-15 10:53:31 +0000585 return LegalizerHelper::UnableToLegalize;
Diana Picusd0104ea2017-07-06 09:09:33 +0000586
David Greend659bd12024-01-03 07:59:36 +0000587 if (MI && Info.LoweredTailCall) {
588 assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?");
589
590 // Check debug locations before removing the return.
591 LocObserver.checkpoint(true);
592
593 // We must have a return following the call (or debug insts) to get past
594 // isLibCallInTailPosition.
595 do {
596 MachineInstr *Next = MI->getNextNode();
597 assert(Next &&
598 (Next->isCopy() || Next->isReturn() || Next->isDebugInstr()) &&
599 "Expected instr following MI to be return or debug inst?");
600 // We lowered a tail call, so the call is now the return from the block.
601 // Delete the old return.
602 Next->eraseFromParent();
603 } while (MI->getNextNode());
604
605 // We expect to lose the debug location from the return.
606 LocObserver.checkpoint(false);
607 }
Diana Picuse97822e2017-04-24 07:22:31 +0000608 return LegalizerHelper::Legalized;
609}
610
Dominik Montada9fedb692020-03-26 13:59:08 +0100611LegalizerHelper::LegalizeResult
612llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall,
613 const CallLowering::ArgInfo &Result,
David Greend659bd12024-01-03 07:59:36 +0000614 ArrayRef<CallLowering::ArgInfo> Args,
615 LostDebugLocObserver &LocObserver, MachineInstr *MI) {
Dominik Montada9fedb692020-03-26 13:59:08 +0100616 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
617 const char *Name = TLI.getLibcallName(Libcall);
David Green47c65cf2024-02-17 08:57:14 +0000618 if (!Name)
619 return LegalizerHelper::UnableToLegalize;
Dominik Montada9fedb692020-03-26 13:59:08 +0100620 const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall);
David Greend659bd12024-01-03 07:59:36 +0000621 return createLibcall(MIRBuilder, Name, Result, Args, CC, LocObserver, MI);
Dominik Montada9fedb692020-03-26 13:59:08 +0100622}
623
Diana Picus65ed3642018-01-17 13:34:10 +0000624// Useful for libcalls where all operands have the same type.
Diana Picus02e11012017-06-15 10:53:31 +0000625static LegalizerHelper::LegalizeResult
626simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size,
David Greend659bd12024-01-03 07:59:36 +0000627 Type *OpType, LostDebugLocObserver &LocObserver) {
Diana Picus02e11012017-06-15 10:53:31 +0000628 auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
Diana Picuse74243d2018-01-12 11:30:45 +0000629
Matt Arsenault9b057f62021-07-08 11:26:30 -0400630 // FIXME: What does the original arg index mean here?
Diana Picuse74243d2018-01-12 11:30:45 +0000631 SmallVector<CallLowering::ArgInfo, 3> Args;
Kazu Hirata259cd6f2021-11-25 22:17:10 -0800632 for (const MachineOperand &MO : llvm::drop_begin(MI.operands()))
633 Args.push_back({MO.getReg(), OpType, 0});
Matt Arsenault9b057f62021-07-08 11:26:30 -0400634 return createLibcall(MIRBuilder, Libcall,
David Greend659bd12024-01-03 07:59:36 +0000635 {MI.getOperand(0).getReg(), OpType, 0}, Args,
636 LocObserver, &MI);
Diana Picus02e11012017-06-15 10:53:31 +0000637}
638
Amara Emersoncf12c782019-07-19 00:24:45 +0000639LegalizerHelper::LegalizeResult
640llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
Jessica Paquette324af792021-05-25 16:54:20 -0700641 MachineInstr &MI, LostDebugLocObserver &LocObserver) {
Amara Emersoncf12c782019-07-19 00:24:45 +0000642 auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
643
644 SmallVector<CallLowering::ArgInfo, 3> Args;
Amara Emerson509a4942019-09-28 05:33:21 +0000645 // Add all the args, except for the last which is an imm denoting 'tail'.
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400646 for (unsigned i = 0; i < MI.getNumOperands() - 1; ++i) {
Amara Emersoncf12c782019-07-19 00:24:45 +0000647 Register Reg = MI.getOperand(i).getReg();
648
649 // Need derive an IR type for call lowering.
650 LLT OpLLT = MRI.getType(Reg);
651 Type *OpTy = nullptr;
652 if (OpLLT.isPointer())
Bjorn Petterssona7ee80f2023-08-11 14:38:53 +0200653 OpTy = PointerType::get(Ctx, OpLLT.getAddressSpace());
Amara Emersoncf12c782019-07-19 00:24:45 +0000654 else
655 OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits());
Matt Arsenault9b057f62021-07-08 11:26:30 -0400656 Args.push_back({Reg, OpTy, 0});
Amara Emersoncf12c782019-07-19 00:24:45 +0000657 }
658
659 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
660 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
Amara Emersoncf12c782019-07-19 00:24:45 +0000661 RTLIB::Libcall RTLibcall;
Jessica Paquette23f657c2021-03-24 23:45:36 -0700662 unsigned Opc = MI.getOpcode();
663 switch (Opc) {
664 case TargetOpcode::G_BZERO:
665 RTLibcall = RTLIB::BZERO;
666 break;
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400667 case TargetOpcode::G_MEMCPY:
Amara Emersoncf12c782019-07-19 00:24:45 +0000668 RTLibcall = RTLIB::MEMCPY;
Jon Roelofsafaf9282021-07-02 13:08:57 -0700669 Args[0].Flags[0].setReturned();
Amara Emersoncf12c782019-07-19 00:24:45 +0000670 break;
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400671 case TargetOpcode::G_MEMMOVE:
Amara Emersoncf12c782019-07-19 00:24:45 +0000672 RTLibcall = RTLIB::MEMMOVE;
Jon Roelofsafaf9282021-07-02 13:08:57 -0700673 Args[0].Flags[0].setReturned();
Amara Emersoncf12c782019-07-19 00:24:45 +0000674 break;
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400675 case TargetOpcode::G_MEMSET:
676 RTLibcall = RTLIB::MEMSET;
Jon Roelofsafaf9282021-07-02 13:08:57 -0700677 Args[0].Flags[0].setReturned();
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400678 break;
Amara Emersoncf12c782019-07-19 00:24:45 +0000679 default:
Jon Roelofsafaf9282021-07-02 13:08:57 -0700680 llvm_unreachable("unsupported opcode");
Amara Emersoncf12c782019-07-19 00:24:45 +0000681 }
682 const char *Name = TLI.getLibcallName(RTLibcall);
683
Jessica Paquette23f657c2021-03-24 23:45:36 -0700684 // Unsupported libcall on the target.
685 if (!Name) {
686 LLVM_DEBUG(dbgs() << ".. .. Could not find libcall name for "
687 << MIRBuilder.getTII().getName(Opc) << "\n");
688 return LegalizerHelper::UnableToLegalize;
689 }
690
Tim Northovere1a5f662019-08-09 08:26:38 +0000691 CallLowering::CallLoweringInfo Info;
692 Info.CallConv = TLI.getLibcallCallingConv(RTLibcall);
693 Info.Callee = MachineOperand::CreateES(Name);
Matt Arsenault9b057f62021-07-08 11:26:30 -0400694 Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx), 0);
David Greend659bd12024-01-03 07:59:36 +0000695 Info.IsTailCall =
696 MI.getOperand(MI.getNumOperands() - 1).getImm() &&
697 isLibCallInTailPosition(Info.OrigRet, MI, MIRBuilder.getTII(), MRI);
Jessica Paquette727328a2019-09-13 20:25:58 +0000698
Tim Northovere1a5f662019-08-09 08:26:38 +0000699 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
700 if (!CLI.lowerCall(MIRBuilder, Info))
Amara Emersoncf12c782019-07-19 00:24:45 +0000701 return LegalizerHelper::UnableToLegalize;
702
Jessica Paquette727328a2019-09-13 20:25:58 +0000703 if (Info.LoweredTailCall) {
704 assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?");
Jessica Paquette324af792021-05-25 16:54:20 -0700705
706 // Check debug locations before removing the return.
707 LocObserver.checkpoint(true);
708
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700709 // We must have a return following the call (or debug insts) to get past
Jessica Paquette727328a2019-09-13 20:25:58 +0000710 // isLibCallInTailPosition.
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700711 do {
712 MachineInstr *Next = MI.getNextNode();
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700713 assert(Next &&
714 (Next->isCopy() || Next->isReturn() || Next->isDebugInstr()) &&
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700715 "Expected instr following MI to be return or debug inst?");
716 // We lowered a tail call, so the call is now the return from the block.
717 // Delete the old return.
718 Next->eraseFromParent();
719 } while (MI.getNextNode());
Jessica Paquette324af792021-05-25 16:54:20 -0700720
721 // We expect to lose the debug location from the return.
722 LocObserver.checkpoint(false);
Jessica Paquette727328a2019-09-13 20:25:58 +0000723 }
724
Amara Emersoncf12c782019-07-19 00:24:45 +0000725 return LegalizerHelper::Legalized;
726}
727
Thomas Preud'hommece61b0e2024-01-04 10:15:16 +0000728static RTLIB::Libcall getOutlineAtomicLibcall(MachineInstr &MI) {
729 unsigned Opc = MI.getOpcode();
730 auto &AtomicMI = cast<GMemOperation>(MI);
731 auto &MMO = AtomicMI.getMMO();
732 auto Ordering = MMO.getMergedOrdering();
733 LLT MemType = MMO.getMemoryType();
734 uint64_t MemSize = MemType.getSizeInBytes();
735 if (MemType.isVector())
736 return RTLIB::UNKNOWN_LIBCALL;
737
738#define LCALLS(A, B) \
739 { A##B##_RELAX, A##B##_ACQ, A##B##_REL, A##B##_ACQ_REL }
740#define LCALL5(A) \
741 LCALLS(A, 1), LCALLS(A, 2), LCALLS(A, 4), LCALLS(A, 8), LCALLS(A, 16)
742 switch (Opc) {
743 case TargetOpcode::G_ATOMIC_CMPXCHG:
744 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
745 const RTLIB::Libcall LC[5][4] = {LCALL5(RTLIB::OUTLINE_ATOMIC_CAS)};
746 return getOutlineAtomicHelper(LC, Ordering, MemSize);
747 }
748 case TargetOpcode::G_ATOMICRMW_XCHG: {
749 const RTLIB::Libcall LC[5][4] = {LCALL5(RTLIB::OUTLINE_ATOMIC_SWP)};
750 return getOutlineAtomicHelper(LC, Ordering, MemSize);
751 }
752 case TargetOpcode::G_ATOMICRMW_ADD:
753 case TargetOpcode::G_ATOMICRMW_SUB: {
754 const RTLIB::Libcall LC[5][4] = {LCALL5(RTLIB::OUTLINE_ATOMIC_LDADD)};
755 return getOutlineAtomicHelper(LC, Ordering, MemSize);
756 }
757 case TargetOpcode::G_ATOMICRMW_AND: {
758 const RTLIB::Libcall LC[5][4] = {LCALL5(RTLIB::OUTLINE_ATOMIC_LDCLR)};
759 return getOutlineAtomicHelper(LC, Ordering, MemSize);
760 }
761 case TargetOpcode::G_ATOMICRMW_OR: {
762 const RTLIB::Libcall LC[5][4] = {LCALL5(RTLIB::OUTLINE_ATOMIC_LDSET)};
763 return getOutlineAtomicHelper(LC, Ordering, MemSize);
764 }
765 case TargetOpcode::G_ATOMICRMW_XOR: {
766 const RTLIB::Libcall LC[5][4] = {LCALL5(RTLIB::OUTLINE_ATOMIC_LDEOR)};
767 return getOutlineAtomicHelper(LC, Ordering, MemSize);
768 }
769 default:
770 return RTLIB::UNKNOWN_LIBCALL;
771 }
772#undef LCALLS
773#undef LCALL5
774}
775
776static LegalizerHelper::LegalizeResult
777createAtomicLibcall(MachineIRBuilder &MIRBuilder, MachineInstr &MI) {
778 auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
779
780 Type *RetTy;
781 SmallVector<Register> RetRegs;
782 SmallVector<CallLowering::ArgInfo, 3> Args;
783 unsigned Opc = MI.getOpcode();
784 switch (Opc) {
785 case TargetOpcode::G_ATOMIC_CMPXCHG:
786 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
787 Register Success;
788 LLT SuccessLLT;
789 auto [Ret, RetLLT, Mem, MemLLT, Cmp, CmpLLT, New, NewLLT] =
790 MI.getFirst4RegLLTs();
791 RetRegs.push_back(Ret);
792 RetTy = IntegerType::get(Ctx, RetLLT.getSizeInBits());
793 if (Opc == TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS) {
794 std::tie(Ret, RetLLT, Success, SuccessLLT, Mem, MemLLT, Cmp, CmpLLT, New,
795 NewLLT) = MI.getFirst5RegLLTs();
796 RetRegs.push_back(Success);
797 RetTy = StructType::get(
798 Ctx, {RetTy, IntegerType::get(Ctx, SuccessLLT.getSizeInBits())});
799 }
800 Args.push_back({Cmp, IntegerType::get(Ctx, CmpLLT.getSizeInBits()), 0});
801 Args.push_back({New, IntegerType::get(Ctx, NewLLT.getSizeInBits()), 0});
802 Args.push_back({Mem, PointerType::get(Ctx, MemLLT.getAddressSpace()), 0});
803 break;
804 }
805 case TargetOpcode::G_ATOMICRMW_XCHG:
806 case TargetOpcode::G_ATOMICRMW_ADD:
807 case TargetOpcode::G_ATOMICRMW_SUB:
808 case TargetOpcode::G_ATOMICRMW_AND:
809 case TargetOpcode::G_ATOMICRMW_OR:
810 case TargetOpcode::G_ATOMICRMW_XOR: {
811 auto [Ret, RetLLT, Mem, MemLLT, Val, ValLLT] = MI.getFirst3RegLLTs();
812 RetRegs.push_back(Ret);
813 RetTy = IntegerType::get(Ctx, RetLLT.getSizeInBits());
814 if (Opc == TargetOpcode::G_ATOMICRMW_AND)
815 Val =
816 MIRBuilder.buildXor(ValLLT, MIRBuilder.buildConstant(ValLLT, -1), Val)
817 .getReg(0);
818 else if (Opc == TargetOpcode::G_ATOMICRMW_SUB)
819 Val =
820 MIRBuilder.buildSub(ValLLT, MIRBuilder.buildConstant(ValLLT, 0), Val)
821 .getReg(0);
822 Args.push_back({Val, IntegerType::get(Ctx, ValLLT.getSizeInBits()), 0});
823 Args.push_back({Mem, PointerType::get(Ctx, MemLLT.getAddressSpace()), 0});
824 break;
825 }
826 default:
827 llvm_unreachable("unsupported opcode");
828 }
829
830 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
831 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
832 RTLIB::Libcall RTLibcall = getOutlineAtomicLibcall(MI);
833 const char *Name = TLI.getLibcallName(RTLibcall);
834
835 // Unsupported libcall on the target.
836 if (!Name) {
837 LLVM_DEBUG(dbgs() << ".. .. Could not find libcall name for "
838 << MIRBuilder.getTII().getName(Opc) << "\n");
839 return LegalizerHelper::UnableToLegalize;
840 }
841
842 CallLowering::CallLoweringInfo Info;
843 Info.CallConv = TLI.getLibcallCallingConv(RTLibcall);
844 Info.Callee = MachineOperand::CreateES(Name);
845 Info.OrigRet = CallLowering::ArgInfo(RetRegs, RetTy, 0);
846
847 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
848 if (!CLI.lowerCall(MIRBuilder, Info))
849 return LegalizerHelper::UnableToLegalize;
850
851 return LegalizerHelper::Legalized;
852}
853
Diana Picus65ed3642018-01-17 13:34:10 +0000854static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType,
855 Type *FromType) {
856 auto ToMVT = MVT::getVT(ToType);
857 auto FromMVT = MVT::getVT(FromType);
858
859 switch (Opcode) {
860 case TargetOpcode::G_FPEXT:
861 return RTLIB::getFPEXT(FromMVT, ToMVT);
862 case TargetOpcode::G_FPTRUNC:
863 return RTLIB::getFPROUND(FromMVT, ToMVT);
Diana Picus4ed0ee72018-01-30 07:54:52 +0000864 case TargetOpcode::G_FPTOSI:
865 return RTLIB::getFPTOSINT(FromMVT, ToMVT);
866 case TargetOpcode::G_FPTOUI:
867 return RTLIB::getFPTOUINT(FromMVT, ToMVT);
Diana Picus517531e2018-01-30 09:15:17 +0000868 case TargetOpcode::G_SITOFP:
869 return RTLIB::getSINTTOFP(FromMVT, ToMVT);
870 case TargetOpcode::G_UITOFP:
871 return RTLIB::getUINTTOFP(FromMVT, ToMVT);
Diana Picus65ed3642018-01-17 13:34:10 +0000872 }
873 llvm_unreachable("Unsupported libcall function");
874}
875
876static LegalizerHelper::LegalizeResult
877conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType,
David Greend659bd12024-01-03 07:59:36 +0000878 Type *FromType, LostDebugLocObserver &LocObserver) {
Diana Picus65ed3642018-01-17 13:34:10 +0000879 RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType);
David Greend659bd12024-01-03 07:59:36 +0000880 return createLibcall(
881 MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType, 0},
882 {{MI.getOperand(1).getReg(), FromType, 0}}, LocObserver, &MI);
Diana Picus65ed3642018-01-17 13:34:10 +0000883}
884
Serge Pavlov462d5832023-10-09 21:13:39 +0700885static RTLIB::Libcall
886getStateLibraryFunctionFor(MachineInstr &MI, const TargetLowering &TLI) {
887 RTLIB::Libcall RTLibcall;
888 switch (MI.getOpcode()) {
Serge Pavlov7fc7ef12024-01-10 14:18:00 +0700889 case TargetOpcode::G_GET_FPENV:
890 RTLibcall = RTLIB::FEGETENV;
891 break;
892 case TargetOpcode::G_SET_FPENV:
893 case TargetOpcode::G_RESET_FPENV:
894 RTLibcall = RTLIB::FESETENV;
895 break;
Serge Pavlov462d5832023-10-09 21:13:39 +0700896 case TargetOpcode::G_GET_FPMODE:
897 RTLibcall = RTLIB::FEGETMODE;
898 break;
899 case TargetOpcode::G_SET_FPMODE:
900 case TargetOpcode::G_RESET_FPMODE:
901 RTLibcall = RTLIB::FESETMODE;
902 break;
903 default:
904 llvm_unreachable("Unexpected opcode");
905 }
906 return RTLibcall;
907}
908
909// Some library functions that read FP state (fegetmode, fegetenv) write the
910// state into a region in memory. IR intrinsics that do the same operations
911// (get_fpmode, get_fpenv) return the state as integer value. To implement these
912// intrinsics via the library functions, we need to use temporary variable,
913// for example:
914//
915// %0:_(s32) = G_GET_FPMODE
916//
917// is transformed to:
918//
919// %1:_(p0) = G_FRAME_INDEX %stack.0
920// BL &fegetmode
921// %0:_(s32) = G_LOAD % 1
922//
923LegalizerHelper::LegalizeResult
924LegalizerHelper::createGetStateLibcall(MachineIRBuilder &MIRBuilder,
David Greend659bd12024-01-03 07:59:36 +0000925 MachineInstr &MI,
926 LostDebugLocObserver &LocObserver) {
Serge Pavlov462d5832023-10-09 21:13:39 +0700927 const DataLayout &DL = MIRBuilder.getDataLayout();
928 auto &MF = MIRBuilder.getMF();
929 auto &MRI = *MIRBuilder.getMRI();
930 auto &Ctx = MF.getFunction().getContext();
931
932 // Create temporary, where library function will put the read state.
933 Register Dst = MI.getOperand(0).getReg();
934 LLT StateTy = MRI.getType(Dst);
935 TypeSize StateSize = StateTy.getSizeInBytes();
936 Align TempAlign = getStackTemporaryAlignment(StateTy);
937 MachinePointerInfo TempPtrInfo;
938 auto Temp = createStackTemporary(StateSize, TempAlign, TempPtrInfo);
939
940 // Create a call to library function, with the temporary as an argument.
941 unsigned TempAddrSpace = DL.getAllocaAddrSpace();
942 Type *StatePtrTy = PointerType::get(Ctx, TempAddrSpace);
943 RTLIB::Libcall RTLibcall = getStateLibraryFunctionFor(MI, TLI);
944 auto Res =
945 createLibcall(MIRBuilder, RTLibcall,
946 CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx), 0),
David Greend659bd12024-01-03 07:59:36 +0000947 CallLowering::ArgInfo({Temp.getReg(0), StatePtrTy, 0}),
948 LocObserver, nullptr);
Serge Pavlov462d5832023-10-09 21:13:39 +0700949 if (Res != LegalizerHelper::Legalized)
950 return Res;
951
952 // Create a load from the temporary.
953 MachineMemOperand *MMO = MF.getMachineMemOperand(
954 TempPtrInfo, MachineMemOperand::MOLoad, StateTy, TempAlign);
955 MIRBuilder.buildLoadInstr(TargetOpcode::G_LOAD, Dst, Temp, *MMO);
956
957 return LegalizerHelper::Legalized;
958}
959
960// Similar to `createGetStateLibcall` the function calls a library function
961// using transient space in stack. In this case the library function reads
962// content of memory region.
963LegalizerHelper::LegalizeResult
964LegalizerHelper::createSetStateLibcall(MachineIRBuilder &MIRBuilder,
David Greend659bd12024-01-03 07:59:36 +0000965 MachineInstr &MI,
966 LostDebugLocObserver &LocObserver) {
Serge Pavlov462d5832023-10-09 21:13:39 +0700967 const DataLayout &DL = MIRBuilder.getDataLayout();
968 auto &MF = MIRBuilder.getMF();
969 auto &MRI = *MIRBuilder.getMRI();
970 auto &Ctx = MF.getFunction().getContext();
971
972 // Create temporary, where library function will get the new state.
973 Register Src = MI.getOperand(0).getReg();
974 LLT StateTy = MRI.getType(Src);
975 TypeSize StateSize = StateTy.getSizeInBytes();
976 Align TempAlign = getStackTemporaryAlignment(StateTy);
977 MachinePointerInfo TempPtrInfo;
978 auto Temp = createStackTemporary(StateSize, TempAlign, TempPtrInfo);
979
980 // Put the new state into the temporary.
981 MachineMemOperand *MMO = MF.getMachineMemOperand(
982 TempPtrInfo, MachineMemOperand::MOStore, StateTy, TempAlign);
983 MIRBuilder.buildStore(Src, Temp, *MMO);
984
985 // Create a call to library function, with the temporary as an argument.
986 unsigned TempAddrSpace = DL.getAllocaAddrSpace();
987 Type *StatePtrTy = PointerType::get(Ctx, TempAddrSpace);
988 RTLIB::Libcall RTLibcall = getStateLibraryFunctionFor(MI, TLI);
989 return createLibcall(MIRBuilder, RTLibcall,
990 CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx), 0),
David Greend659bd12024-01-03 07:59:36 +0000991 CallLowering::ArgInfo({Temp.getReg(0), StatePtrTy, 0}),
992 LocObserver, nullptr);
Serge Pavlov462d5832023-10-09 21:13:39 +0700993}
994
995// The function is used to legalize operations that set default environment
996// state. In C library a call like `fesetmode(FE_DFL_MODE)` is used for that.
997// On most targets supported in glibc FE_DFL_MODE is defined as
998// `((const femode_t *) -1)`. Such assumption is used here. If for some target
999// it is not true, the target must provide custom lowering.
1000LegalizerHelper::LegalizeResult
1001LegalizerHelper::createResetStateLibcall(MachineIRBuilder &MIRBuilder,
David Greend659bd12024-01-03 07:59:36 +00001002 MachineInstr &MI,
1003 LostDebugLocObserver &LocObserver) {
Serge Pavlov462d5832023-10-09 21:13:39 +07001004 const DataLayout &DL = MIRBuilder.getDataLayout();
1005 auto &MF = MIRBuilder.getMF();
1006 auto &Ctx = MF.getFunction().getContext();
1007
1008 // Create an argument for the library function.
1009 unsigned AddrSpace = DL.getDefaultGlobalsAddressSpace();
1010 Type *StatePtrTy = PointerType::get(Ctx, AddrSpace);
1011 unsigned PtrSize = DL.getPointerSizeInBits(AddrSpace);
1012 LLT MemTy = LLT::pointer(AddrSpace, PtrSize);
1013 auto DefValue = MIRBuilder.buildConstant(LLT::scalar(PtrSize), -1LL);
1014 DstOp Dest(MRI.createGenericVirtualRegister(MemTy));
1015 MIRBuilder.buildIntToPtr(Dest, DefValue);
1016
1017 RTLIB::Libcall RTLibcall = getStateLibraryFunctionFor(MI, TLI);
1018 return createLibcall(MIRBuilder, RTLibcall,
1019 CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx), 0),
David Greend659bd12024-01-03 07:59:36 +00001020 CallLowering::ArgInfo({Dest.getReg(), StatePtrTy, 0}),
1021 LocObserver, &MI);
Serge Pavlov462d5832023-10-09 21:13:39 +07001022}
1023
Tim Northover69fa84a2016-10-14 22:18:18 +00001024LegalizerHelper::LegalizeResult
Jessica Paquette324af792021-05-25 16:54:20 -07001025LegalizerHelper::libcall(MachineInstr &MI, LostDebugLocObserver &LocObserver) {
Matthias Braunf1caa282017-12-15 22:22:58 +00001026 auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
Tim Northoveredb3c8c2016-08-29 19:07:16 +00001027
Tim Northoveredb3c8c2016-08-29 19:07:16 +00001028 switch (MI.getOpcode()) {
1029 default:
1030 return UnableToLegalize;
Kai Nackeb3837532022-08-02 13:12:38 -04001031 case TargetOpcode::G_MUL:
Diana Picuse97822e2017-04-24 07:22:31 +00001032 case TargetOpcode::G_SDIV:
Diana Picus02e11012017-06-15 10:53:31 +00001033 case TargetOpcode::G_UDIV:
1034 case TargetOpcode::G_SREM:
Diana Picus0528e2c2018-11-26 11:07:02 +00001035 case TargetOpcode::G_UREM:
1036 case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
Serge Pavlov462d5832023-10-09 21:13:39 +07001037 LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
1038 unsigned Size = LLTy.getSizeInBits();
Petar Avramovic0a5e4eb2018-12-18 15:59:51 +00001039 Type *HLTy = IntegerType::get(Ctx, Size);
David Greend659bd12024-01-03 07:59:36 +00001040 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy, LocObserver);
Diana Picusfc1675e2017-07-05 12:57:24 +00001041 if (Status != Legalized)
1042 return Status;
1043 break;
Diana Picuse97822e2017-04-24 07:22:31 +00001044 }
Diana Picus1314a282017-04-11 10:52:34 +00001045 case TargetOpcode::G_FADD:
Javed Absar5cde1cc2017-10-30 13:51:56 +00001046 case TargetOpcode::G_FSUB:
Diana Picus9faa09b2017-11-23 12:44:20 +00001047 case TargetOpcode::G_FMUL:
Diana Picusc01f7f12017-11-23 13:26:07 +00001048 case TargetOpcode::G_FDIV:
Diana Picuse74243d2018-01-12 11:30:45 +00001049 case TargetOpcode::G_FMA:
Tim Northovere0418412017-02-08 23:23:39 +00001050 case TargetOpcode::G_FPOW:
Jessica Paquette7db82d72019-01-28 18:34:18 +00001051 case TargetOpcode::G_FREM:
1052 case TargetOpcode::G_FCOS:
Jessica Paquettec49428a2019-01-28 19:53:14 +00001053 case TargetOpcode::G_FSIN:
Farzon Lotfi1d874332024-06-05 15:01:33 -04001054 case TargetOpcode::G_FTAN:
Farzon Lotfi0b58f342024-07-11 15:58:43 -04001055 case TargetOpcode::G_FACOS:
1056 case TargetOpcode::G_FASIN:
1057 case TargetOpcode::G_FATAN:
1058 case TargetOpcode::G_FCOSH:
1059 case TargetOpcode::G_FSINH:
1060 case TargetOpcode::G_FTANH:
Jessica Paquette2d73ecd2019-01-28 21:27:23 +00001061 case TargetOpcode::G_FLOG10:
Jessica Paquette0154bd12019-01-30 21:16:04 +00001062 case TargetOpcode::G_FLOG:
Jessica Paquette84bedac2019-01-30 23:46:15 +00001063 case TargetOpcode::G_FLOG2:
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04001064 case TargetOpcode::G_FLDEXP:
Jessica Paquettee7941212019-04-03 16:58:32 +00001065 case TargetOpcode::G_FEXP:
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +00001066 case TargetOpcode::G_FEXP2:
Matt Arsenaultb14e83d2023-08-12 07:20:00 -04001067 case TargetOpcode::G_FEXP10:
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +00001068 case TargetOpcode::G_FCEIL:
Dominik Montadafeb20a12020-03-02 16:28:17 +01001069 case TargetOpcode::G_FFLOOR:
1070 case TargetOpcode::G_FMINNUM:
1071 case TargetOpcode::G_FMAXNUM:
1072 case TargetOpcode::G_FSQRT:
1073 case TargetOpcode::G_FRINT:
Matt Arsenault0da582d2020-07-19 09:56:15 -04001074 case TargetOpcode::G_FNEARBYINT:
1075 case TargetOpcode::G_INTRINSIC_ROUNDEVEN: {
Serge Pavlov462d5832023-10-09 21:13:39 +07001076 LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
1077 unsigned Size = LLTy.getSizeInBits();
Konstantin Schwarz76986bd2020-02-06 10:01:57 -08001078 Type *HLTy = getFloatTypeForLLT(Ctx, LLTy);
Matt Arsenault0da582d2020-07-19 09:56:15 -04001079 if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) {
1080 LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n");
Jessica Paquette7db82d72019-01-28 18:34:18 +00001081 return UnableToLegalize;
1082 }
David Greend659bd12024-01-03 07:59:36 +00001083 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy, LocObserver);
Diana Picusfc1675e2017-07-05 12:57:24 +00001084 if (Status != Legalized)
1085 return Status;
1086 break;
Tim Northoveredb3c8c2016-08-29 19:07:16 +00001087 }
David Green8d49ce12024-04-17 18:38:24 +01001088 case TargetOpcode::G_INTRINSIC_LRINT:
1089 case TargetOpcode::G_INTRINSIC_LLRINT: {
David Green28d28d52024-04-15 09:41:08 +01001090 LLT LLTy = MRI.getType(MI.getOperand(1).getReg());
1091 unsigned Size = LLTy.getSizeInBits();
1092 Type *HLTy = getFloatTypeForLLT(Ctx, LLTy);
1093 Type *ITy = IntegerType::get(
1094 Ctx, MRI.getType(MI.getOperand(0).getReg()).getSizeInBits());
1095 if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) {
1096 LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n");
1097 return UnableToLegalize;
1098 }
1099 auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
1100 LegalizeResult Status =
1101 createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ITy, 0},
1102 {{MI.getOperand(1).getReg(), HLTy, 0}}, LocObserver, &MI);
1103 if (Status != Legalized)
1104 return Status;
1105 MI.eraseFromParent();
1106 return Legalized;
1107 }
David Green5550e9c2024-01-04 07:26:23 +00001108 case TargetOpcode::G_FPOWI: {
1109 LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
1110 unsigned Size = LLTy.getSizeInBits();
1111 Type *HLTy = getFloatTypeForLLT(Ctx, LLTy);
1112 Type *ITy = IntegerType::get(
1113 Ctx, MRI.getType(MI.getOperand(2).getReg()).getSizeInBits());
1114 if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) {
1115 LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n");
1116 return UnableToLegalize;
1117 }
1118 auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
1119 std::initializer_list<CallLowering::ArgInfo> Args = {
1120 {MI.getOperand(1).getReg(), HLTy, 0},
1121 {MI.getOperand(2).getReg(), ITy, 1}};
1122 LegalizeResult Status =
1123 createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), HLTy, 0},
1124 Args, LocObserver, &MI);
1125 if (Status != Legalized)
1126 return Status;
1127 break;
1128 }
Konstantin Schwarz76986bd2020-02-06 10:01:57 -08001129 case TargetOpcode::G_FPEXT:
Diana Picus65ed3642018-01-17 13:34:10 +00001130 case TargetOpcode::G_FPTRUNC: {
Konstantin Schwarz76986bd2020-02-06 10:01:57 -08001131 Type *FromTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg()));
1132 Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg()));
1133 if (!FromTy || !ToTy)
Diana Picus65ed3642018-01-17 13:34:10 +00001134 return UnableToLegalize;
David Greend659bd12024-01-03 07:59:36 +00001135 LegalizeResult Status =
1136 conversionLibcall(MI, MIRBuilder, ToTy, FromTy, LocObserver);
Diana Picus65ed3642018-01-17 13:34:10 +00001137 if (Status != Legalized)
1138 return Status;
1139 break;
1140 }
Diana Picus4ed0ee72018-01-30 07:54:52 +00001141 case TargetOpcode::G_FPTOSI:
1142 case TargetOpcode::G_FPTOUI: {
1143 // FIXME: Support other types
David Greene8876242024-06-21 10:24:57 +01001144 Type *FromTy =
1145 getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg()));
Diana Picus4ed0ee72018-01-30 07:54:52 +00001146 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
David Greene8876242024-06-21 10:24:57 +01001147 if ((ToSize != 32 && ToSize != 64 && ToSize != 128) || !FromTy)
Diana Picus4ed0ee72018-01-30 07:54:52 +00001148 return UnableToLegalize;
1149 LegalizeResult Status = conversionLibcall(
David Greene8876242024-06-21 10:24:57 +01001150 MI, MIRBuilder, Type::getIntNTy(Ctx, ToSize), FromTy, LocObserver);
Diana Picus4ed0ee72018-01-30 07:54:52 +00001151 if (Status != Legalized)
1152 return Status;
1153 break;
1154 }
Diana Picus517531e2018-01-30 09:15:17 +00001155 case TargetOpcode::G_SITOFP:
1156 case TargetOpcode::G_UITOFP: {
Diana Picus517531e2018-01-30 09:15:17 +00001157 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
Him188365f5b42024-07-15 16:24:24 +01001158 Type *ToTy =
1159 getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg()));
1160 if ((FromSize != 32 && FromSize != 64 && FromSize != 128) || !ToTy)
Diana Picus517531e2018-01-30 09:15:17 +00001161 return UnableToLegalize;
1162 LegalizeResult Status = conversionLibcall(
Him188365f5b42024-07-15 16:24:24 +01001163 MI, MIRBuilder, ToTy, Type::getIntNTy(Ctx, FromSize), LocObserver);
Diana Picus517531e2018-01-30 09:15:17 +00001164 if (Status != Legalized)
1165 return Status;
1166 break;
1167 }
Thomas Preud'hommece61b0e2024-01-04 10:15:16 +00001168 case TargetOpcode::G_ATOMICRMW_XCHG:
1169 case TargetOpcode::G_ATOMICRMW_ADD:
1170 case TargetOpcode::G_ATOMICRMW_SUB:
1171 case TargetOpcode::G_ATOMICRMW_AND:
1172 case TargetOpcode::G_ATOMICRMW_OR:
1173 case TargetOpcode::G_ATOMICRMW_XOR:
1174 case TargetOpcode::G_ATOMIC_CMPXCHG:
1175 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
1176 auto Status = createAtomicLibcall(MIRBuilder, MI);
1177 if (Status != Legalized)
1178 return Status;
1179 break;
1180 }
Jessica Paquette23f657c2021-03-24 23:45:36 -07001181 case TargetOpcode::G_BZERO:
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -04001182 case TargetOpcode::G_MEMCPY:
1183 case TargetOpcode::G_MEMMOVE:
1184 case TargetOpcode::G_MEMSET: {
Jessica Paquette23f657c2021-03-24 23:45:36 -07001185 LegalizeResult Result =
Jessica Paquette324af792021-05-25 16:54:20 -07001186 createMemLibcall(MIRBuilder, *MIRBuilder.getMRI(), MI, LocObserver);
Jessica Paquette23f657c2021-03-24 23:45:36 -07001187 if (Result != Legalized)
1188 return Result;
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -04001189 MI.eraseFromParent();
1190 return Result;
1191 }
Serge Pavlov7fc7ef12024-01-10 14:18:00 +07001192 case TargetOpcode::G_GET_FPENV:
Serge Pavlov462d5832023-10-09 21:13:39 +07001193 case TargetOpcode::G_GET_FPMODE: {
David Greend659bd12024-01-03 07:59:36 +00001194 LegalizeResult Result = createGetStateLibcall(MIRBuilder, MI, LocObserver);
Serge Pavlov462d5832023-10-09 21:13:39 +07001195 if (Result != Legalized)
1196 return Result;
1197 break;
1198 }
Serge Pavlov7fc7ef12024-01-10 14:18:00 +07001199 case TargetOpcode::G_SET_FPENV:
Serge Pavlov462d5832023-10-09 21:13:39 +07001200 case TargetOpcode::G_SET_FPMODE: {
David Greend659bd12024-01-03 07:59:36 +00001201 LegalizeResult Result = createSetStateLibcall(MIRBuilder, MI, LocObserver);
Serge Pavlov462d5832023-10-09 21:13:39 +07001202 if (Result != Legalized)
1203 return Result;
1204 break;
1205 }
Serge Pavlov7fc7ef12024-01-10 14:18:00 +07001206 case TargetOpcode::G_RESET_FPENV:
Serge Pavlov462d5832023-10-09 21:13:39 +07001207 case TargetOpcode::G_RESET_FPMODE: {
David Greend659bd12024-01-03 07:59:36 +00001208 LegalizeResult Result =
1209 createResetStateLibcall(MIRBuilder, MI, LocObserver);
Serge Pavlov462d5832023-10-09 21:13:39 +07001210 if (Result != Legalized)
1211 return Result;
1212 break;
1213 }
Tim Northoveredb3c8c2016-08-29 19:07:16 +00001214 }
Diana Picusfc1675e2017-07-05 12:57:24 +00001215
1216 MI.eraseFromParent();
1217 return Legalized;
Tim Northoveredb3c8c2016-08-29 19:07:16 +00001218}
1219
Tim Northover69fa84a2016-10-14 22:18:18 +00001220LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
1221 unsigned TypeIdx,
1222 LLT NarrowTy) {
Daniel Sanders27fe8a52018-04-27 19:48:53 +00001223 uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
1224 uint64_t NarrowSize = NarrowTy.getSizeInBits();
Kristof Beylsaf9814a2017-11-07 10:34:34 +00001225
Tim Northover9656f142016-08-04 20:54:13 +00001226 switch (MI.getOpcode()) {
1227 default:
1228 return UnableToLegalize;
Tim Northoverff5e7e12017-06-30 20:27:36 +00001229 case TargetOpcode::G_IMPLICIT_DEF: {
Dominik Montada35950fe2020-03-23 12:30:55 +01001230 Register DstReg = MI.getOperand(0).getReg();
1231 LLT DstTy = MRI.getType(DstReg);
1232
1233 // If SizeOp0 is not an exact multiple of NarrowSize, emit
1234 // G_ANYEXT(G_IMPLICIT_DEF). Cast result to vector if needed.
1235 // FIXME: Although this would also be legal for the general case, it causes
1236 // a lot of regressions in the emitted code (superfluous COPYs, artifact
1237 // combines not being hit). This seems to be a problem related to the
1238 // artifact combiner.
1239 if (SizeOp0 % NarrowSize != 0) {
1240 LLT ImplicitTy = NarrowTy;
1241 if (DstTy.isVector())
Sander de Smalend5e14ba2021-06-24 09:58:21 +01001242 ImplicitTy = LLT::vector(DstTy.getElementCount(), ImplicitTy);
Dominik Montada35950fe2020-03-23 12:30:55 +01001243
1244 Register ImplicitReg = MIRBuilder.buildUndef(ImplicitTy).getReg(0);
1245 MIRBuilder.buildAnyExt(DstReg, ImplicitReg);
1246
1247 MI.eraseFromParent();
1248 return Legalized;
1249 }
1250
Kristof Beylsaf9814a2017-11-07 10:34:34 +00001251 int NumParts = SizeOp0 / NarrowSize;
Tim Northoverff5e7e12017-06-30 20:27:36 +00001252
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001253 SmallVector<Register, 2> DstRegs;
Volkan Keles02bb1742018-02-14 19:58:36 +00001254 for (int i = 0; i < NumParts; ++i)
Dominik Montada35950fe2020-03-23 12:30:55 +01001255 DstRegs.push_back(MIRBuilder.buildUndef(NarrowTy).getReg(0));
Amara Emerson5ec146042018-12-10 18:44:58 +00001256
Dominik Montada35950fe2020-03-23 12:30:55 +01001257 if (DstTy.isVector())
Amara Emerson5ec146042018-12-10 18:44:58 +00001258 MIRBuilder.buildBuildVector(DstReg, DstRegs);
1259 else
Diana Picusf95a5fb2023-01-09 11:59:00 +01001260 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Tim Northoverff5e7e12017-06-30 20:27:36 +00001261 MI.eraseFromParent();
1262 return Legalized;
1263 }
Matt Arsenault71872722019-04-10 17:27:53 +00001264 case TargetOpcode::G_CONSTANT: {
1265 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
1266 const APInt &Val = MI.getOperand(1).getCImm()->getValue();
1267 unsigned TotalSize = Ty.getSizeInBits();
1268 unsigned NarrowSize = NarrowTy.getSizeInBits();
1269 int NumParts = TotalSize / NarrowSize;
1270
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001271 SmallVector<Register, 4> PartRegs;
Matt Arsenault71872722019-04-10 17:27:53 +00001272 for (int I = 0; I != NumParts; ++I) {
1273 unsigned Offset = I * NarrowSize;
1274 auto K = MIRBuilder.buildConstant(NarrowTy,
1275 Val.lshr(Offset).trunc(NarrowSize));
1276 PartRegs.push_back(K.getReg(0));
1277 }
1278
1279 LLT LeftoverTy;
1280 unsigned LeftoverBits = TotalSize - NumParts * NarrowSize;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001281 SmallVector<Register, 1> LeftoverRegs;
Matt Arsenault71872722019-04-10 17:27:53 +00001282 if (LeftoverBits != 0) {
1283 LeftoverTy = LLT::scalar(LeftoverBits);
1284 auto K = MIRBuilder.buildConstant(
1285 LeftoverTy,
1286 Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits));
1287 LeftoverRegs.push_back(K.getReg(0));
1288 }
1289
1290 insertParts(MI.getOperand(0).getReg(),
1291 Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs);
1292
1293 MI.eraseFromParent();
1294 return Legalized;
1295 }
Matt Arsenault25e99382020-01-10 10:07:24 -05001296 case TargetOpcode::G_SEXT:
Matt Arsenault917156172020-01-10 09:47:17 -05001297 case TargetOpcode::G_ZEXT:
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05001298 case TargetOpcode::G_ANYEXT:
1299 return narrowScalarExt(MI, TypeIdx, NarrowTy);
Petar Avramovic5b4c5c22019-08-21 09:26:39 +00001300 case TargetOpcode::G_TRUNC: {
1301 if (TypeIdx != 1)
1302 return UnableToLegalize;
1303
1304 uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
1305 if (NarrowTy.getSizeInBits() * 2 != SizeOp1) {
1306 LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n");
1307 return UnableToLegalize;
1308 }
1309
Jay Foad63f73542020-01-16 12:37:00 +00001310 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
1311 MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0));
Petar Avramovic5b4c5c22019-08-21 09:26:39 +00001312 MI.eraseFromParent();
1313 return Legalized;
1314 }
Yingwei Zheng821bcba2024-05-22 23:35:37 +08001315 case TargetOpcode::G_CONSTANT_FOLD_BARRIER:
Petar Avramovic29f88b92021-12-23 14:09:51 +01001316 case TargetOpcode::G_FREEZE: {
1317 if (TypeIdx != 0)
1318 return UnableToLegalize;
1319
1320 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
1321 // Should widen scalar first
1322 if (Ty.getSizeInBits() % NarrowTy.getSizeInBits() != 0)
1323 return UnableToLegalize;
1324
1325 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1).getReg());
1326 SmallVector<Register, 8> Parts;
1327 for (unsigned i = 0; i < Unmerge->getNumDefs(); ++i) {
1328 Parts.push_back(
Yingwei Zheng821bcba2024-05-22 23:35:37 +08001329 MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, {Unmerge.getReg(i)})
1330 .getReg(0));
Petar Avramovic29f88b92021-12-23 14:09:51 +01001331 }
1332
Diana Picusf95a5fb2023-01-09 11:59:00 +01001333 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0).getReg(), Parts);
Petar Avramovic29f88b92021-12-23 14:09:51 +01001334 MI.eraseFromParent();
1335 return Legalized;
1336 }
Justin Bogner62ce4b02021-02-02 17:02:52 -08001337 case TargetOpcode::G_ADD:
Cassie Jones362463882021-02-14 14:37:55 -05001338 case TargetOpcode::G_SUB:
Cassie Jonese1532642021-02-22 17:11:23 -05001339 case TargetOpcode::G_SADDO:
1340 case TargetOpcode::G_SSUBO:
Cassie Jones8f956a52021-02-22 17:11:35 -05001341 case TargetOpcode::G_SADDE:
1342 case TargetOpcode::G_SSUBE:
Cassie Jonesc63b33b2021-02-22 17:10:58 -05001343 case TargetOpcode::G_UADDO:
1344 case TargetOpcode::G_USUBO:
Cassie Jones8f956a52021-02-22 17:11:35 -05001345 case TargetOpcode::G_UADDE:
1346 case TargetOpcode::G_USUBE:
Cassie Jones362463882021-02-14 14:37:55 -05001347 return narrowScalarAddSub(MI, TypeIdx, NarrowTy);
Matt Arsenault211e89d2019-01-27 00:52:51 +00001348 case TargetOpcode::G_MUL:
Petar Avramovic5229f472019-03-11 10:08:44 +00001349 case TargetOpcode::G_UMULH:
Petar Avramovic0b17e592019-03-11 10:00:17 +00001350 return narrowScalarMul(MI, NarrowTy);
Matt Arsenault1cf713662019-02-12 14:54:52 +00001351 case TargetOpcode::G_EXTRACT:
1352 return narrowScalarExtract(MI, TypeIdx, NarrowTy);
1353 case TargetOpcode::G_INSERT:
1354 return narrowScalarInsert(MI, TypeIdx, NarrowTy);
Justin Bognerd09c3ce2017-01-19 01:05:48 +00001355 case TargetOpcode::G_LOAD: {
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001356 auto &LoadMI = cast<GLoad>(MI);
1357 Register DstReg = LoadMI.getDstReg();
Matt Arsenault18619af2019-01-29 18:13:02 +00001358 LLT DstTy = MRI.getType(DstReg);
Matt Arsenault7f09fd62019-02-05 00:26:12 +00001359 if (DstTy.isVector())
Matt Arsenault045bc9a2019-01-30 02:35:38 +00001360 return UnableToLegalize;
Matt Arsenault18619af2019-01-29 18:13:02 +00001361
David Green601e1022024-03-17 18:15:56 +00001362 if (8 * LoadMI.getMemSize().getValue() != DstTy.getSizeInBits()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001363 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001364 MIRBuilder.buildLoad(TmpReg, LoadMI.getPointerReg(), LoadMI.getMMO());
Matt Arsenault18619af2019-01-29 18:13:02 +00001365 MIRBuilder.buildAnyExt(DstReg, TmpReg);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001366 LoadMI.eraseFromParent();
Matt Arsenault18619af2019-01-29 18:13:02 +00001367 return Legalized;
1368 }
1369
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001370 return reduceLoadStoreWidth(LoadMI, TypeIdx, NarrowTy);
Justin Bognerd09c3ce2017-01-19 01:05:48 +00001371 }
Matt Arsenault6614f852019-01-22 19:02:10 +00001372 case TargetOpcode::G_ZEXTLOAD:
1373 case TargetOpcode::G_SEXTLOAD: {
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001374 auto &LoadMI = cast<GExtLoad>(MI);
1375 Register DstReg = LoadMI.getDstReg();
1376 Register PtrReg = LoadMI.getPointerReg();
Matt Arsenault6614f852019-01-22 19:02:10 +00001377
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001378 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001379 auto &MMO = LoadMI.getMMO();
David Green601e1022024-03-17 18:15:56 +00001380 unsigned MemSize = MMO.getSizeInBits().getValue();
Matt Arsenault2cbbc6e2021-01-05 23:25:18 -05001381
1382 if (MemSize == NarrowSize) {
Matt Arsenault6614f852019-01-22 19:02:10 +00001383 MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
Matt Arsenault2cbbc6e2021-01-05 23:25:18 -05001384 } else if (MemSize < NarrowSize) {
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001385 MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), TmpReg, PtrReg, MMO);
Matt Arsenault2cbbc6e2021-01-05 23:25:18 -05001386 } else if (MemSize > NarrowSize) {
1387 // FIXME: Need to split the load.
1388 return UnableToLegalize;
Matt Arsenault6614f852019-01-22 19:02:10 +00001389 }
1390
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001391 if (isa<GZExtLoad>(LoadMI))
Matt Arsenault6614f852019-01-22 19:02:10 +00001392 MIRBuilder.buildZExt(DstReg, TmpReg);
1393 else
1394 MIRBuilder.buildSExt(DstReg, TmpReg);
1395
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001396 LoadMI.eraseFromParent();
Matt Arsenault6614f852019-01-22 19:02:10 +00001397 return Legalized;
1398 }
Justin Bognerfde01042017-01-18 17:29:54 +00001399 case TargetOpcode::G_STORE: {
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001400 auto &StoreMI = cast<GStore>(MI);
Matt Arsenault18619af2019-01-29 18:13:02 +00001401
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001402 Register SrcReg = StoreMI.getValueReg();
Matt Arsenault18619af2019-01-29 18:13:02 +00001403 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenault7f09fd62019-02-05 00:26:12 +00001404 if (SrcTy.isVector())
1405 return UnableToLegalize;
1406
1407 int NumParts = SizeOp0 / NarrowSize;
1408 unsigned HandledSize = NumParts * NarrowTy.getSizeInBits();
1409 unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize;
1410 if (SrcTy.isVector() && LeftoverBits != 0)
1411 return UnableToLegalize;
Matt Arsenault18619af2019-01-29 18:13:02 +00001412
David Green601e1022024-03-17 18:15:56 +00001413 if (8 * StoreMI.getMemSize().getValue() != SrcTy.getSizeInBits()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001414 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenault18619af2019-01-29 18:13:02 +00001415 MIRBuilder.buildTrunc(TmpReg, SrcReg);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001416 MIRBuilder.buildStore(TmpReg, StoreMI.getPointerReg(), StoreMI.getMMO());
1417 StoreMI.eraseFromParent();
Matt Arsenault18619af2019-01-29 18:13:02 +00001418 return Legalized;
1419 }
1420
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001421 return reduceLoadStoreWidth(StoreMI, 0, NarrowTy);
Justin Bognerfde01042017-01-18 17:29:54 +00001422 }
Matt Arsenault81511e52019-02-05 00:13:44 +00001423 case TargetOpcode::G_SELECT:
1424 return narrowScalarSelect(MI, TypeIdx, NarrowTy);
Petar Avramovic150fd432018-12-18 11:36:14 +00001425 case TargetOpcode::G_AND:
1426 case TargetOpcode::G_OR:
1427 case TargetOpcode::G_XOR: {
Quentin Colombetc2f3cea2017-10-03 04:53:56 +00001428 // Legalize bitwise operation:
1429 // A = BinOp<Ty> B, C
1430 // into:
1431 // B1, ..., BN = G_UNMERGE_VALUES B
1432 // C1, ..., CN = G_UNMERGE_VALUES C
1433 // A1 = BinOp<Ty/N> B1, C2
1434 // ...
1435 // AN = BinOp<Ty/N> BN, CN
1436 // A = G_MERGE_VALUES A1, ..., AN
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00001437 return narrowScalarBasic(MI, TypeIdx, NarrowTy);
Quentin Colombetc2f3cea2017-10-03 04:53:56 +00001438 }
Matt Arsenault30989e42019-01-22 21:42:11 +00001439 case TargetOpcode::G_SHL:
1440 case TargetOpcode::G_LSHR:
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00001441 case TargetOpcode::G_ASHR:
1442 return narrowScalarShift(MI, TypeIdx, NarrowTy);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001443 case TargetOpcode::G_CTLZ:
1444 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1445 case TargetOpcode::G_CTTZ:
1446 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1447 case TargetOpcode::G_CTPOP:
Petar Avramovic2b66d322020-01-27 09:43:38 +01001448 if (TypeIdx == 1)
1449 switch (MI.getOpcode()) {
1450 case TargetOpcode::G_CTLZ:
Matt Arsenault312a9d12020-02-07 12:24:15 -05001451 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
Petar Avramovic2b66d322020-01-27 09:43:38 +01001452 return narrowScalarCTLZ(MI, TypeIdx, NarrowTy);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01001453 case TargetOpcode::G_CTTZ:
Matt Arsenault312a9d12020-02-07 12:24:15 -05001454 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01001455 return narrowScalarCTTZ(MI, TypeIdx, NarrowTy);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01001456 case TargetOpcode::G_CTPOP:
1457 return narrowScalarCTPOP(MI, TypeIdx, NarrowTy);
Petar Avramovic2b66d322020-01-27 09:43:38 +01001458 default:
1459 return UnableToLegalize;
1460 }
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001461
1462 Observer.changingInstr(MI);
1463 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1464 Observer.changedInstr(MI);
1465 return Legalized;
Matt Arsenaultcbaada62019-02-02 23:29:55 +00001466 case TargetOpcode::G_INTTOPTR:
1467 if (TypeIdx != 1)
1468 return UnableToLegalize;
1469
1470 Observer.changingInstr(MI);
1471 narrowScalarSrc(MI, NarrowTy, 1);
1472 Observer.changedInstr(MI);
1473 return Legalized;
1474 case TargetOpcode::G_PTRTOINT:
1475 if (TypeIdx != 0)
1476 return UnableToLegalize;
1477
1478 Observer.changingInstr(MI);
1479 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1480 Observer.changedInstr(MI);
1481 return Legalized;
Petar Avramovicbe20e362019-07-09 14:36:17 +00001482 case TargetOpcode::G_PHI: {
Nikita Popovc35761d2021-03-01 21:37:26 +01001483 // FIXME: add support for when SizeOp0 isn't an exact multiple of
1484 // NarrowSize.
1485 if (SizeOp0 % NarrowSize != 0)
1486 return UnableToLegalize;
1487
Petar Avramovicbe20e362019-07-09 14:36:17 +00001488 unsigned NumParts = SizeOp0 / NarrowSize;
Matt Arsenaultde8451f2020-02-04 10:34:22 -05001489 SmallVector<Register, 2> DstRegs(NumParts);
1490 SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2);
Petar Avramovicbe20e362019-07-09 14:36:17 +00001491 Observer.changingInstr(MI);
1492 for (unsigned i = 1; i < MI.getNumOperands(); i += 2) {
1493 MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB();
Amara Emerson53445f52022-11-13 01:43:04 -08001494 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward());
Petar Avramovicbe20e362019-07-09 14:36:17 +00001495 extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts,
chuongg3fcfe1b62024-01-15 16:40:39 +00001496 SrcRegs[i / 2], MIRBuilder, MRI);
Petar Avramovicbe20e362019-07-09 14:36:17 +00001497 }
1498 MachineBasicBlock &MBB = *MI.getParent();
1499 MIRBuilder.setInsertPt(MBB, MI);
1500 for (unsigned i = 0; i < NumParts; ++i) {
1501 DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy);
1502 MachineInstrBuilder MIB =
1503 MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]);
1504 for (unsigned j = 1; j < MI.getNumOperands(); j += 2)
1505 MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1));
1506 }
Amara Emerson02bcc862019-09-13 21:49:24 +00001507 MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI());
Diana Picusf95a5fb2023-01-09 11:59:00 +01001508 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), DstRegs);
Petar Avramovicbe20e362019-07-09 14:36:17 +00001509 Observer.changedInstr(MI);
1510 MI.eraseFromParent();
1511 return Legalized;
1512 }
Matt Arsenault434d6642019-07-15 19:37:34 +00001513 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
1514 case TargetOpcode::G_INSERT_VECTOR_ELT: {
1515 if (TypeIdx != 2)
1516 return UnableToLegalize;
1517
1518 int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3;
1519 Observer.changingInstr(MI);
1520 narrowScalarSrc(MI, NarrowTy, OpIdx);
1521 Observer.changedInstr(MI);
1522 return Legalized;
1523 }
Petar Avramovic1e626352019-07-17 12:08:01 +00001524 case TargetOpcode::G_ICMP: {
Jessica Paquette47d07802021-06-29 17:01:28 -07001525 Register LHS = MI.getOperand(2).getReg();
1526 LLT SrcTy = MRI.getType(LHS);
1527 uint64_t SrcSize = SrcTy.getSizeInBits();
Petar Avramovic1e626352019-07-17 12:08:01 +00001528 CmpInst::Predicate Pred =
1529 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
1530
Jessica Paquette47d07802021-06-29 17:01:28 -07001531 // TODO: Handle the non-equality case for weird sizes.
1532 if (NarrowSize * 2 != SrcSize && !ICmpInst::isEquality(Pred))
1533 return UnableToLegalize;
1534
1535 LLT LeftoverTy; // Example: s88 -> s64 (NarrowTy) + s24 (leftover)
1536 SmallVector<Register, 4> LHSPartRegs, LHSLeftoverRegs;
1537 if (!extractParts(LHS, SrcTy, NarrowTy, LeftoverTy, LHSPartRegs,
chuongg3fcfe1b62024-01-15 16:40:39 +00001538 LHSLeftoverRegs, MIRBuilder, MRI))
Jessica Paquette47d07802021-06-29 17:01:28 -07001539 return UnableToLegalize;
1540
1541 LLT Unused; // Matches LeftoverTy; G_ICMP LHS and RHS are the same type.
1542 SmallVector<Register, 4> RHSPartRegs, RHSLeftoverRegs;
1543 if (!extractParts(MI.getOperand(3).getReg(), SrcTy, NarrowTy, Unused,
chuongg3fcfe1b62024-01-15 16:40:39 +00001544 RHSPartRegs, RHSLeftoverRegs, MIRBuilder, MRI))
Jessica Paquette47d07802021-06-29 17:01:28 -07001545 return UnableToLegalize;
1546
1547 // We now have the LHS and RHS of the compare split into narrow-type
1548 // registers, plus potentially some leftover type.
1549 Register Dst = MI.getOperand(0).getReg();
1550 LLT ResTy = MRI.getType(Dst);
1551 if (ICmpInst::isEquality(Pred)) {
1552 // For each part on the LHS and RHS, keep track of the result of XOR-ing
1553 // them together. For each equal part, the result should be all 0s. For
1554 // each non-equal part, we'll get at least one 1.
1555 auto Zero = MIRBuilder.buildConstant(NarrowTy, 0);
1556 SmallVector<Register, 4> Xors;
1557 for (auto LHSAndRHS : zip(LHSPartRegs, RHSPartRegs)) {
1558 auto LHS = std::get<0>(LHSAndRHS);
1559 auto RHS = std::get<1>(LHSAndRHS);
1560 auto Xor = MIRBuilder.buildXor(NarrowTy, LHS, RHS).getReg(0);
1561 Xors.push_back(Xor);
1562 }
1563
1564 // Build a G_XOR for each leftover register. Each G_XOR must be widened
1565 // to the desired narrow type so that we can OR them together later.
1566 SmallVector<Register, 4> WidenedXors;
1567 for (auto LHSAndRHS : zip(LHSLeftoverRegs, RHSLeftoverRegs)) {
1568 auto LHS = std::get<0>(LHSAndRHS);
1569 auto RHS = std::get<1>(LHSAndRHS);
1570 auto Xor = MIRBuilder.buildXor(LeftoverTy, LHS, RHS).getReg(0);
1571 LLT GCDTy = extractGCDType(WidenedXors, NarrowTy, LeftoverTy, Xor);
1572 buildLCMMergePieces(LeftoverTy, NarrowTy, GCDTy, WidenedXors,
1573 /* PadStrategy = */ TargetOpcode::G_ZEXT);
1574 Xors.insert(Xors.end(), WidenedXors.begin(), WidenedXors.end());
1575 }
1576
1577 // Now, for each part we broke up, we know if they are equal/not equal
1578 // based off the G_XOR. We can OR these all together and compare against
1579 // 0 to get the result.
1580 assert(Xors.size() >= 2 && "Should have gotten at least two Xors?");
1581 auto Or = MIRBuilder.buildOr(NarrowTy, Xors[0], Xors[1]);
1582 for (unsigned I = 2, E = Xors.size(); I < E; ++I)
1583 Or = MIRBuilder.buildOr(NarrowTy, Or, Xors[I]);
1584 MIRBuilder.buildICmp(Pred, Dst, Or, Zero);
Petar Avramovic1e626352019-07-17 12:08:01 +00001585 } else {
Jessica Paquette47d07802021-06-29 17:01:28 -07001586 // TODO: Handle non-power-of-two types.
1587 assert(LHSPartRegs.size() == 2 && "Expected exactly 2 LHS part regs?");
1588 assert(RHSPartRegs.size() == 2 && "Expected exactly 2 RHS part regs?");
1589 Register LHSL = LHSPartRegs[0];
1590 Register LHSH = LHSPartRegs[1];
1591 Register RHSL = RHSPartRegs[0];
1592 Register RHSH = RHSPartRegs[1];
Amara Emersona1997ce2019-07-24 20:46:42 +00001593 MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001594 MachineInstrBuilder CmpHEQ =
Amara Emersona1997ce2019-07-24 20:46:42 +00001595 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001596 MachineInstrBuilder CmpLU = MIRBuilder.buildICmp(
Amara Emersona1997ce2019-07-24 20:46:42 +00001597 ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL);
Jessica Paquette47d07802021-06-29 17:01:28 -07001598 MIRBuilder.buildSelect(Dst, CmpHEQ, CmpLU, CmpH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001599 }
Petar Avramovic1e626352019-07-17 12:08:01 +00001600 MI.eraseFromParent();
1601 return Legalized;
1602 }
David Greenf297d0b2024-01-28 15:42:36 +00001603 case TargetOpcode::G_FCMP:
1604 if (TypeIdx != 0)
1605 return UnableToLegalize;
1606
1607 Observer.changingInstr(MI);
1608 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1609 Observer.changedInstr(MI);
1610 return Legalized;
1611
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001612 case TargetOpcode::G_SEXT_INREG: {
1613 if (TypeIdx != 0)
1614 return UnableToLegalize;
1615
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001616 int64_t SizeInBits = MI.getOperand(2).getImm();
1617
1618 // So long as the new type has more bits than the bits we're extending we
1619 // don't need to break it apart.
Craig Topper5d501b12023-11-24 08:39:38 -08001620 if (NarrowTy.getScalarSizeInBits() > SizeInBits) {
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001621 Observer.changingInstr(MI);
1622 // We don't lose any non-extension bits by truncating the src and
1623 // sign-extending the dst.
1624 MachineOperand &MO1 = MI.getOperand(1);
Jay Foad63f73542020-01-16 12:37:00 +00001625 auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1);
Jay Foadb482e1b2020-01-23 11:51:35 +00001626 MO1.setReg(TruncMIB.getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001627
1628 MachineOperand &MO2 = MI.getOperand(0);
1629 Register DstExt = MRI.createGenericVirtualRegister(NarrowTy);
1630 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001631 MIRBuilder.buildSExt(MO2, DstExt);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001632 MO2.setReg(DstExt);
1633 Observer.changedInstr(MI);
1634 return Legalized;
1635 }
1636
1637 // Break it apart. Components below the extension point are unmodified. The
1638 // component containing the extension point becomes a narrower SEXT_INREG.
1639 // Components above it are ashr'd from the component containing the
1640 // extension point.
1641 if (SizeOp0 % NarrowSize != 0)
1642 return UnableToLegalize;
1643 int NumParts = SizeOp0 / NarrowSize;
1644
1645 // List the registers where the destination will be scattered.
1646 SmallVector<Register, 2> DstRegs;
1647 // List the registers where the source will be split.
1648 SmallVector<Register, 2> SrcRegs;
1649
1650 // Create all the temporary registers.
1651 for (int i = 0; i < NumParts; ++i) {
1652 Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy);
1653
1654 SrcRegs.push_back(SrcReg);
1655 }
1656
1657 // Explode the big arguments into smaller chunks.
Jay Foad63f73542020-01-16 12:37:00 +00001658 MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001659
1660 Register AshrCstReg =
1661 MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1)
Jay Foadb482e1b2020-01-23 11:51:35 +00001662 .getReg(0);
Craig Topper5d501b12023-11-24 08:39:38 -08001663 Register FullExtensionReg;
1664 Register PartialExtensionReg;
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001665
1666 // Do the operation on each small part.
1667 for (int i = 0; i < NumParts; ++i) {
Craig Topper5d501b12023-11-24 08:39:38 -08001668 if ((i + 1) * NarrowTy.getScalarSizeInBits() <= SizeInBits) {
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001669 DstRegs.push_back(SrcRegs[i]);
Craig Topper5d501b12023-11-24 08:39:38 -08001670 PartialExtensionReg = DstRegs.back();
1671 } else if (i * NarrowTy.getScalarSizeInBits() >= SizeInBits) {
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001672 assert(PartialExtensionReg &&
1673 "Expected to visit partial extension before full");
1674 if (FullExtensionReg) {
1675 DstRegs.push_back(FullExtensionReg);
1676 continue;
1677 }
Jay Foad28bb43b2020-01-16 12:09:48 +00001678 DstRegs.push_back(
1679 MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg)
Jay Foadb482e1b2020-01-23 11:51:35 +00001680 .getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001681 FullExtensionReg = DstRegs.back();
1682 } else {
1683 DstRegs.push_back(
1684 MIRBuilder
1685 .buildInstr(
1686 TargetOpcode::G_SEXT_INREG, {NarrowTy},
1687 {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()})
Jay Foadb482e1b2020-01-23 11:51:35 +00001688 .getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001689 PartialExtensionReg = DstRegs.back();
1690 }
1691 }
1692
1693 // Gather the destination registers into the final destination.
1694 Register DstReg = MI.getOperand(0).getReg();
Diana Picusf95a5fb2023-01-09 11:59:00 +01001695 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001696 MI.eraseFromParent();
1697 return Legalized;
1698 }
Petar Avramovic98f72a52019-12-30 18:06:29 +01001699 case TargetOpcode::G_BSWAP:
1700 case TargetOpcode::G_BITREVERSE: {
Petar Avramovic94a24e72019-12-30 11:13:22 +01001701 if (SizeOp0 % NarrowSize != 0)
1702 return UnableToLegalize;
1703
1704 Observer.changingInstr(MI);
1705 SmallVector<Register, 2> SrcRegs, DstRegs;
1706 unsigned NumParts = SizeOp0 / NarrowSize;
chuongg3fcfe1b62024-01-15 16:40:39 +00001707 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs,
1708 MIRBuilder, MRI);
Petar Avramovic94a24e72019-12-30 11:13:22 +01001709
1710 for (unsigned i = 0; i < NumParts; ++i) {
1711 auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
1712 {SrcRegs[NumParts - 1 - i]});
1713 DstRegs.push_back(DstPart.getReg(0));
1714 }
1715
Diana Picusf95a5fb2023-01-09 11:59:00 +01001716 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), DstRegs);
Petar Avramovic94a24e72019-12-30 11:13:22 +01001717
1718 Observer.changedInstr(MI);
1719 MI.eraseFromParent();
1720 return Legalized;
1721 }
Matt Arsenaultf6176f82020-07-25 11:00:35 -04001722 case TargetOpcode::G_PTR_ADD:
Matt Arsenaultef3e83122020-05-23 18:10:34 -04001723 case TargetOpcode::G_PTRMASK: {
1724 if (TypeIdx != 1)
1725 return UnableToLegalize;
1726 Observer.changingInstr(MI);
1727 narrowScalarSrc(MI, NarrowTy, 2);
1728 Observer.changedInstr(MI);
1729 return Legalized;
1730 }
Matt Arsenault83a25a12021-03-26 17:29:36 -04001731 case TargetOpcode::G_FPTOUI:
1732 case TargetOpcode::G_FPTOSI:
1733 return narrowScalarFPTOI(MI, TypeIdx, NarrowTy);
Petar Avramovic6a1030a2020-07-20 16:12:19 +02001734 case TargetOpcode::G_FPEXT:
1735 if (TypeIdx != 0)
1736 return UnableToLegalize;
1737 Observer.changingInstr(MI);
1738 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_FPEXT);
1739 Observer.changedInstr(MI);
1740 return Legalized;
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04001741 case TargetOpcode::G_FLDEXP:
1742 case TargetOpcode::G_STRICT_FLDEXP:
1743 return narrowScalarFLDEXP(MI, TypeIdx, NarrowTy);
Michael Maitland54a9f0e2024-03-26 20:17:22 -04001744 case TargetOpcode::G_VSCALE: {
1745 Register Dst = MI.getOperand(0).getReg();
1746 LLT Ty = MRI.getType(Dst);
1747
1748 // Assume VSCALE(1) fits into a legal integer
1749 const APInt One(NarrowTy.getSizeInBits(), 1);
1750 auto VScaleBase = MIRBuilder.buildVScale(NarrowTy, One);
1751 auto ZExt = MIRBuilder.buildZExt(Ty, VScaleBase);
1752 auto C = MIRBuilder.buildConstant(Ty, *MI.getOperand(1).getCImm());
1753 MIRBuilder.buildMul(Dst, ZExt, C);
1754
1755 MI.eraseFromParent();
1756 return Legalized;
1757 }
Tim Northover9656f142016-08-04 20:54:13 +00001758 }
Tim Northover33b07d62016-07-22 20:03:43 +00001759}
1760
Matt Arsenault3af85fa2020-03-29 18:04:53 -04001761Register LegalizerHelper::coerceToScalar(Register Val) {
1762 LLT Ty = MRI.getType(Val);
1763 if (Ty.isScalar())
1764 return Val;
1765
1766 const DataLayout &DL = MIRBuilder.getDataLayout();
1767 LLT NewTy = LLT::scalar(Ty.getSizeInBits());
1768 if (Ty.isPointer()) {
1769 if (DL.isNonIntegralAddressSpace(Ty.getAddressSpace()))
1770 return Register();
1771 return MIRBuilder.buildPtrToInt(NewTy, Val).getReg(0);
1772 }
1773
1774 Register NewVal = Val;
1775
1776 assert(Ty.isVector());
Jay Foadd57515bd2024-02-13 08:21:35 +00001777 if (Ty.isPointerVector())
Matt Arsenault3af85fa2020-03-29 18:04:53 -04001778 NewVal = MIRBuilder.buildPtrToInt(NewTy, NewVal).getReg(0);
1779 return MIRBuilder.buildBitcast(NewTy, NewVal).getReg(0);
1780}
1781
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001782void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy,
1783 unsigned OpIdx, unsigned ExtOpcode) {
1784 MachineOperand &MO = MI.getOperand(OpIdx);
Jay Foad63f73542020-01-16 12:37:00 +00001785 auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO});
Jay Foadb482e1b2020-01-23 11:51:35 +00001786 MO.setReg(ExtB.getReg(0));
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001787}
1788
Matt Arsenault30989e42019-01-22 21:42:11 +00001789void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy,
1790 unsigned OpIdx) {
1791 MachineOperand &MO = MI.getOperand(OpIdx);
Jay Foad63f73542020-01-16 12:37:00 +00001792 auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO);
Jay Foadb482e1b2020-01-23 11:51:35 +00001793 MO.setReg(ExtB.getReg(0));
Matt Arsenault30989e42019-01-22 21:42:11 +00001794}
1795
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001796void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy,
1797 unsigned OpIdx, unsigned TruncOpcode) {
1798 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001799 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001800 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001801 MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt});
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001802 MO.setReg(DstExt);
1803}
1804
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001805void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy,
1806 unsigned OpIdx, unsigned ExtOpcode) {
1807 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001808 Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001809 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001810 MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc});
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001811 MO.setReg(DstTrunc);
1812}
1813
Matt Arsenault18ec3822019-02-11 22:00:39 +00001814void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy,
1815 unsigned OpIdx) {
1816 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault18ec3822019-02-11 22:00:39 +00001817 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Petar Avramovic29f88b92021-12-23 14:09:51 +01001818 Register Dst = MO.getReg();
1819 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1820 MO.setReg(DstExt);
1821 MIRBuilder.buildDeleteTrailingVectorElements(Dst, DstExt);
Matt Arsenault18ec3822019-02-11 22:00:39 +00001822}
1823
Matt Arsenault26b7e852019-02-19 16:30:19 +00001824void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy,
1825 unsigned OpIdx) {
1826 MachineOperand &MO = MI.getOperand(OpIdx);
Petar Avramovic29f88b92021-12-23 14:09:51 +01001827 SmallVector<Register, 8> Regs;
1828 MO.setReg(MIRBuilder.buildPadVectorWithUndefElements(MoreTy, MO).getReg(0));
Matt Arsenault26b7e852019-02-19 16:30:19 +00001829}
1830
Matt Arsenault39c55ce2020-02-13 15:52:32 -05001831void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1832 MachineOperand &Op = MI.getOperand(OpIdx);
1833 Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0));
1834}
1835
1836void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1837 MachineOperand &MO = MI.getOperand(OpIdx);
1838 Register CastDst = MRI.createGenericVirtualRegister(CastTy);
1839 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1840 MIRBuilder.buildBitcast(MO, CastDst);
1841 MO.setReg(CastDst);
1842}
1843
Tim Northover69fa84a2016-10-14 22:18:18 +00001844LegalizerHelper::LegalizeResult
Mitch Phillipsae70b212021-07-26 19:32:49 -07001845LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx,
1846 LLT WideTy) {
1847 if (TypeIdx != 1)
1848 return UnableToLegalize;
1849
Amara Emerson719024a2023-02-23 16:35:39 -08001850 auto [DstReg, DstTy, Src1Reg, Src1Ty] = MI.getFirst2RegLLTs();
Matt Arsenault43cbca52019-07-03 23:08:06 +00001851 if (DstTy.isVector())
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001852 return UnableToLegalize;
1853
Amara Emerson719024a2023-02-23 16:35:39 -08001854 LLT SrcTy = MRI.getType(Src1Reg);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001855 const int DstSize = DstTy.getSizeInBits();
1856 const int SrcSize = SrcTy.getSizeInBits();
1857 const int WideSize = WideTy.getSizeInBits();
1858 const int NumMerge = (DstSize + WideSize - 1) / WideSize;
Matt Arsenaultc9f14f22019-07-01 19:36:10 +00001859
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001860 unsigned NumOps = MI.getNumOperands();
1861 unsigned NumSrc = MI.getNumOperands() - 1;
1862 unsigned PartSize = DstTy.getSizeInBits() / NumSrc;
1863
Matt Arsenault0966dd02019-07-17 20:22:44 +00001864 if (WideSize >= DstSize) {
1865 // Directly pack the bits in the target type.
Amara Emerson719024a2023-02-23 16:35:39 -08001866 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1Reg).getReg(0);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001867
Matt Arsenault0966dd02019-07-17 20:22:44 +00001868 for (unsigned I = 2; I != NumOps; ++I) {
1869 const unsigned Offset = (I - 1) * PartSize;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001870
Matt Arsenault0966dd02019-07-17 20:22:44 +00001871 Register SrcReg = MI.getOperand(I).getReg();
1872 assert(MRI.getType(SrcReg) == LLT::scalar(PartSize));
1873
1874 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
1875
Matt Arsenault5faa5332019-08-01 18:13:16 +00001876 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
Matt Arsenault0966dd02019-07-17 20:22:44 +00001877 MRI.createGenericVirtualRegister(WideTy);
1878
1879 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
1880 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
1881 MIRBuilder.buildOr(NextResult, ResultReg, Shl);
1882 ResultReg = NextResult;
1883 }
1884
1885 if (WideSize > DstSize)
1886 MIRBuilder.buildTrunc(DstReg, ResultReg);
Matt Arsenault5faa5332019-08-01 18:13:16 +00001887 else if (DstTy.isPointer())
1888 MIRBuilder.buildIntToPtr(DstReg, ResultReg);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001889
1890 MI.eraseFromParent();
1891 return Legalized;
1892 }
1893
1894 // Unmerge the original values to the GCD type, and recombine to the next
1895 // multiple greater than the original type.
1896 //
1897 // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6
1898 // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0
1899 // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1
1900 // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2
1901 // %10:_(s6) = G_MERGE_VALUES %4, %5, %6
1902 // %11:_(s6) = G_MERGE_VALUES %7, %8, %9
1903 // %12:_(s12) = G_MERGE_VALUES %10, %11
1904 //
1905 // Padding with undef if necessary:
1906 //
1907 // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6
1908 // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0
1909 // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1
1910 // %7:_(s2) = G_IMPLICIT_DEF
1911 // %8:_(s6) = G_MERGE_VALUES %3, %4, %5
1912 // %9:_(s6) = G_MERGE_VALUES %6, %7, %7
1913 // %10:_(s12) = G_MERGE_VALUES %8, %9
1914
Kazu Hirata267f21a2022-08-28 10:41:51 -07001915 const int GCD = std::gcd(SrcSize, WideSize);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001916 LLT GCDTy = LLT::scalar(GCD);
1917
1918 SmallVector<Register, 8> Parts;
1919 SmallVector<Register, 8> NewMergeRegs;
1920 SmallVector<Register, 8> Unmerges;
1921 LLT WideDstTy = LLT::scalar(NumMerge * WideSize);
1922
1923 // Decompose the original operands if they don't evenly divide.
Kazu Hirata259cd6f2021-11-25 22:17:10 -08001924 for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) {
1925 Register SrcReg = MO.getReg();
Matt Arsenault0966dd02019-07-17 20:22:44 +00001926 if (GCD == SrcSize) {
1927 Unmerges.push_back(SrcReg);
1928 } else {
1929 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
1930 for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J)
1931 Unmerges.push_back(Unmerge.getReg(J));
1932 }
1933 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001934
Matt Arsenault0966dd02019-07-17 20:22:44 +00001935 // Pad with undef to the next size that is a multiple of the requested size.
1936 if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) {
1937 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
1938 for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I)
1939 Unmerges.push_back(UndefReg);
1940 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001941
Matt Arsenault0966dd02019-07-17 20:22:44 +00001942 const int PartsPerGCD = WideSize / GCD;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001943
Matt Arsenault0966dd02019-07-17 20:22:44 +00001944 // Build merges of each piece.
1945 ArrayRef<Register> Slicer(Unmerges);
1946 for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) {
Diana Picusf95a5fb2023-01-09 11:59:00 +01001947 auto Merge =
1948 MIRBuilder.buildMergeLikeInstr(WideTy, Slicer.take_front(PartsPerGCD));
Matt Arsenault0966dd02019-07-17 20:22:44 +00001949 NewMergeRegs.push_back(Merge.getReg(0));
1950 }
1951
1952 // A truncate may be necessary if the requested type doesn't evenly divide the
1953 // original result type.
1954 if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) {
Diana Picusf95a5fb2023-01-09 11:59:00 +01001955 MIRBuilder.buildMergeLikeInstr(DstReg, NewMergeRegs);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001956 } else {
Diana Picusf95a5fb2023-01-09 11:59:00 +01001957 auto FinalMerge = MIRBuilder.buildMergeLikeInstr(WideDstTy, NewMergeRegs);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001958 MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0));
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001959 }
1960
1961 MI.eraseFromParent();
1962 return Legalized;
1963}
1964
1965LegalizerHelper::LegalizeResult
1966LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx,
1967 LLT WideTy) {
1968 if (TypeIdx != 0)
1969 return UnableToLegalize;
1970
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001971 int NumDst = MI.getNumOperands() - 1;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001972 Register SrcReg = MI.getOperand(NumDst).getReg();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001973 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001974 if (SrcTy.isVector())
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001975 return UnableToLegalize;
1976
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001977 Register Dst0Reg = MI.getOperand(0).getReg();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001978 LLT DstTy = MRI.getType(Dst0Reg);
1979 if (!DstTy.isScalar())
1980 return UnableToLegalize;
1981
Dominik Montadaccf49b92020-03-20 14:46:01 +01001982 if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) {
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001983 if (SrcTy.isPointer()) {
1984 const DataLayout &DL = MIRBuilder.getDataLayout();
1985 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) {
Dominik Montadaccf49b92020-03-20 14:46:01 +01001986 LLVM_DEBUG(
1987 dbgs() << "Not casting non-integral address space integer\n");
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001988 return UnableToLegalize;
1989 }
1990
1991 SrcTy = LLT::scalar(SrcTy.getSizeInBits());
1992 SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0);
1993 }
1994
Dominik Montadaccf49b92020-03-20 14:46:01 +01001995 // Widen SrcTy to WideTy. This does not affect the result, but since the
1996 // user requested this size, it is probably better handled than SrcTy and
Daniel Thornburgh2e2999c2022-01-18 18:03:26 -08001997 // should reduce the total number of legalization artifacts.
Dominik Montadaccf49b92020-03-20 14:46:01 +01001998 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1999 SrcTy = WideTy;
2000 SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0);
2001 }
2002
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002003 // Theres no unmerge type to target. Directly extract the bits from the
2004 // source type
2005 unsigned DstSize = DstTy.getSizeInBits();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00002006
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002007 MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
2008 for (int I = 1; I != NumDst; ++I) {
2009 auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I);
2010 auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt);
2011 MIRBuilder.buildTrunc(MI.getOperand(I), Shr);
2012 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00002013
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002014 MI.eraseFromParent();
2015 return Legalized;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00002016 }
2017
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002018 // Extend the source to a wider type.
2019 LLT LCMTy = getLCMType(SrcTy, WideTy);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00002020
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002021 Register WideSrc = SrcReg;
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05002022 if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) {
2023 // TODO: If this is an integral address space, cast to integer and anyext.
2024 if (SrcTy.isPointer()) {
2025 LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n");
2026 return UnableToLegalize;
2027 }
2028
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002029 WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0);
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05002030 }
2031
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002032 auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00002033
Dominik Montada113114a2020-09-28 16:38:35 +02002034 // Create a sequence of unmerges and merges to the original results. Since we
2035 // may have widened the source, we will need to pad the results with dead defs
2036 // to cover the source register.
2037 // e.g. widen s48 to s64:
2038 // %1:_(s48), %2:_(s48) = G_UNMERGE_VALUES %0:_(s96)
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002039 //
2040 // =>
Dominik Montada113114a2020-09-28 16:38:35 +02002041 // %4:_(s192) = G_ANYEXT %0:_(s96)
2042 // %5:_(s64), %6, %7 = G_UNMERGE_VALUES %4 ; Requested unmerge
2043 // ; unpack to GCD type, with extra dead defs
2044 // %8:_(s16), %9, %10, %11 = G_UNMERGE_VALUES %5:_(s64)
2045 // %12:_(s16), %13, dead %14, dead %15 = G_UNMERGE_VALUES %6:_(s64)
2046 // dead %16:_(s16), dead %17, dead %18, dead %18 = G_UNMERGE_VALUES %7:_(s64)
2047 // %1:_(s48) = G_MERGE_VALUES %8:_(s16), %9, %10 ; Remerge to destination
2048 // %2:_(s48) = G_MERGE_VALUES %11:_(s16), %12, %13 ; Remerge to destination
2049 const LLT GCDTy = getGCDType(WideTy, DstTy);
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002050 const int NumUnmerge = Unmerge->getNumOperands() - 1;
Dominik Montada113114a2020-09-28 16:38:35 +02002051 const int PartsPerRemerge = DstTy.getSizeInBits() / GCDTy.getSizeInBits();
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002052
Dominik Montada113114a2020-09-28 16:38:35 +02002053 // Directly unmerge to the destination without going through a GCD type
2054 // if possible
2055 if (PartsPerRemerge == 1) {
2056 const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits();
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002057
Dominik Montada113114a2020-09-28 16:38:35 +02002058 for (int I = 0; I != NumUnmerge; ++I) {
2059 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
2060
2061 for (int J = 0; J != PartsPerUnmerge; ++J) {
2062 int Idx = I * PartsPerUnmerge + J;
2063 if (Idx < NumDst)
2064 MIB.addDef(MI.getOperand(Idx).getReg());
2065 else {
2066 // Create dead def for excess components.
2067 MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
2068 }
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002069 }
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002070
Dominik Montada113114a2020-09-28 16:38:35 +02002071 MIB.addUse(Unmerge.getReg(I));
2072 }
2073 } else {
2074 SmallVector<Register, 16> Parts;
2075 for (int J = 0; J != NumUnmerge; ++J)
2076 extractGCDType(Parts, GCDTy, Unmerge.getReg(J));
2077
2078 SmallVector<Register, 8> RemergeParts;
2079 for (int I = 0; I != NumDst; ++I) {
2080 for (int J = 0; J < PartsPerRemerge; ++J) {
2081 const int Idx = I * PartsPerRemerge + J;
2082 RemergeParts.emplace_back(Parts[Idx]);
2083 }
2084
Diana Picusf95a5fb2023-01-09 11:59:00 +01002085 MIRBuilder.buildMergeLikeInstr(MI.getOperand(I).getReg(), RemergeParts);
Dominik Montada113114a2020-09-28 16:38:35 +02002086 RemergeParts.clear();
2087 }
Matt Arsenault2a160ba2020-01-21 09:02:42 -05002088 }
2089
2090 MI.eraseFromParent();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00002091 return Legalized;
2092}
2093
2094LegalizerHelper::LegalizeResult
Matt Arsenault1cf713662019-02-12 14:54:52 +00002095LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx,
2096 LLT WideTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08002097 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenaultfbe92a52019-02-18 22:39:27 +00002098 unsigned Offset = MI.getOperand(2).getImm();
2099
2100 if (TypeIdx == 0) {
2101 if (SrcTy.isVector() || DstTy.isVector())
2102 return UnableToLegalize;
2103
2104 SrcOp Src(SrcReg);
2105 if (SrcTy.isPointer()) {
2106 // Extracts from pointers can be handled only if they are really just
2107 // simple integers.
2108 const DataLayout &DL = MIRBuilder.getDataLayout();
2109 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace()))
2110 return UnableToLegalize;
2111
2112 LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits());
2113 Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src);
2114 SrcTy = SrcAsIntTy;
2115 }
2116
2117 if (DstTy.isPointer())
2118 return UnableToLegalize;
2119
2120 if (Offset == 0) {
2121 // Avoid a shift in the degenerate case.
2122 MIRBuilder.buildTrunc(DstReg,
2123 MIRBuilder.buildAnyExtOrTrunc(WideTy, Src));
2124 MI.eraseFromParent();
2125 return Legalized;
2126 }
2127
2128 // Do a shift in the source type.
2129 LLT ShiftTy = SrcTy;
2130 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
2131 Src = MIRBuilder.buildAnyExt(WideTy, Src);
2132 ShiftTy = WideTy;
Matt Arsenault90b76da2020-07-29 13:31:59 -04002133 }
Matt Arsenaultfbe92a52019-02-18 22:39:27 +00002134
2135 auto LShr = MIRBuilder.buildLShr(
2136 ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset));
2137 MIRBuilder.buildTrunc(DstReg, LShr);
2138 MI.eraseFromParent();
2139 return Legalized;
2140 }
2141
Matt Arsenault8f624ab2019-04-22 15:10:42 +00002142 if (SrcTy.isScalar()) {
2143 Observer.changingInstr(MI);
2144 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2145 Observer.changedInstr(MI);
2146 return Legalized;
2147 }
2148
Matt Arsenault1cf713662019-02-12 14:54:52 +00002149 if (!SrcTy.isVector())
2150 return UnableToLegalize;
2151
Matt Arsenault1cf713662019-02-12 14:54:52 +00002152 if (DstTy != SrcTy.getElementType())
2153 return UnableToLegalize;
2154
Matt Arsenault1cf713662019-02-12 14:54:52 +00002155 if (Offset % SrcTy.getScalarSizeInBits() != 0)
2156 return UnableToLegalize;
2157
2158 Observer.changingInstr(MI);
2159 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2160
2161 MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) *
2162 Offset);
2163 widenScalarDst(MI, WideTy.getScalarType(), 0);
2164 Observer.changedInstr(MI);
2165 return Legalized;
2166}
2167
2168LegalizerHelper::LegalizeResult
2169LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx,
2170 LLT WideTy) {
Matt Arsenault5cbd4e42020-07-18 12:27:16 -04002171 if (TypeIdx != 0 || WideTy.isVector())
Matt Arsenault1cf713662019-02-12 14:54:52 +00002172 return UnableToLegalize;
2173 Observer.changingInstr(MI);
2174 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2175 widenScalarDst(MI, WideTy);
2176 Observer.changedInstr(MI);
2177 return Legalized;
2178}
2179
2180LegalizerHelper::LegalizeResult
Cassie Jonesf22f4552021-01-28 13:20:35 -05002181LegalizerHelper::widenScalarAddSubOverflow(MachineInstr &MI, unsigned TypeIdx,
2182 LLT WideTy) {
Cassie Jonesf22f4552021-01-28 13:20:35 -05002183 unsigned Opcode;
2184 unsigned ExtOpcode;
Kazu Hirata3ccbfc32022-11-26 14:44:54 -08002185 std::optional<Register> CarryIn;
Cassie Jonesf22f4552021-01-28 13:20:35 -05002186 switch (MI.getOpcode()) {
2187 default:
2188 llvm_unreachable("Unexpected opcode!");
2189 case TargetOpcode::G_SADDO:
2190 Opcode = TargetOpcode::G_ADD;
2191 ExtOpcode = TargetOpcode::G_SEXT;
2192 break;
2193 case TargetOpcode::G_SSUBO:
2194 Opcode = TargetOpcode::G_SUB;
2195 ExtOpcode = TargetOpcode::G_SEXT;
2196 break;
2197 case TargetOpcode::G_UADDO:
2198 Opcode = TargetOpcode::G_ADD;
2199 ExtOpcode = TargetOpcode::G_ZEXT;
2200 break;
2201 case TargetOpcode::G_USUBO:
2202 Opcode = TargetOpcode::G_SUB;
2203 ExtOpcode = TargetOpcode::G_ZEXT;
2204 break;
2205 case TargetOpcode::G_SADDE:
2206 Opcode = TargetOpcode::G_UADDE;
2207 ExtOpcode = TargetOpcode::G_SEXT;
2208 CarryIn = MI.getOperand(4).getReg();
2209 break;
2210 case TargetOpcode::G_SSUBE:
2211 Opcode = TargetOpcode::G_USUBE;
2212 ExtOpcode = TargetOpcode::G_SEXT;
2213 CarryIn = MI.getOperand(4).getReg();
2214 break;
2215 case TargetOpcode::G_UADDE:
2216 Opcode = TargetOpcode::G_UADDE;
2217 ExtOpcode = TargetOpcode::G_ZEXT;
2218 CarryIn = MI.getOperand(4).getReg();
2219 break;
2220 case TargetOpcode::G_USUBE:
2221 Opcode = TargetOpcode::G_USUBE;
2222 ExtOpcode = TargetOpcode::G_ZEXT;
2223 CarryIn = MI.getOperand(4).getReg();
2224 break;
2225 }
2226
Matt Arsenault0e489922022-04-12 11:49:22 -04002227 if (TypeIdx == 1) {
2228 unsigned BoolExtOp = MIRBuilder.getBoolExtOp(WideTy.isVector(), false);
2229
2230 Observer.changingInstr(MI);
Matt Arsenault0e489922022-04-12 11:49:22 -04002231 if (CarryIn)
2232 widenScalarSrc(MI, WideTy, 4, BoolExtOp);
Tomas Matheson9a390d62022-08-23 17:01:53 +01002233 widenScalarDst(MI, WideTy, 1);
Matt Arsenault0e489922022-04-12 11:49:22 -04002234
2235 Observer.changedInstr(MI);
2236 return Legalized;
2237 }
2238
Mitch Phillipsc9466ed2021-01-22 14:25:31 -08002239 auto LHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(2)});
2240 auto RHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(3)});
2241 // Do the arithmetic in the larger type.
Cassie Jonesf22f4552021-01-28 13:20:35 -05002242 Register NewOp;
2243 if (CarryIn) {
2244 LLT CarryOutTy = MRI.getType(MI.getOperand(1).getReg());
2245 NewOp = MIRBuilder
2246 .buildInstr(Opcode, {WideTy, CarryOutTy},
2247 {LHSExt, RHSExt, *CarryIn})
2248 .getReg(0);
2249 } else {
2250 NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSExt, RHSExt}).getReg(0);
2251 }
Mitch Phillipsc9466ed2021-01-22 14:25:31 -08002252 LLT OrigTy = MRI.getType(MI.getOperand(0).getReg());
2253 auto TruncOp = MIRBuilder.buildTrunc(OrigTy, NewOp);
2254 auto ExtOp = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {TruncOp});
2255 // There is no overflow if the ExtOp is the same as NewOp.
2256 MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, ExtOp);
2257 // Now trunc the NewOp to the original result.
2258 MIRBuilder.buildTrunc(MI.getOperand(0), NewOp);
2259 MI.eraseFromParent();
2260 return Legalized;
2261}
2262
2263LegalizerHelper::LegalizeResult
Bevin Hansson5de6c562020-07-16 17:02:04 +02002264LegalizerHelper::widenScalarAddSubShlSat(MachineInstr &MI, unsigned TypeIdx,
2265 LLT WideTy) {
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002266 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SADDSAT ||
Bevin Hansson5de6c562020-07-16 17:02:04 +02002267 MI.getOpcode() == TargetOpcode::G_SSUBSAT ||
2268 MI.getOpcode() == TargetOpcode::G_SSHLSAT;
2269 bool IsShift = MI.getOpcode() == TargetOpcode::G_SSHLSAT ||
2270 MI.getOpcode() == TargetOpcode::G_USHLSAT;
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002271 // We can convert this to:
2272 // 1. Any extend iN to iM
2273 // 2. SHL by M-N
Bevin Hansson5de6c562020-07-16 17:02:04 +02002274 // 3. [US][ADD|SUB|SHL]SAT
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002275 // 4. L/ASHR by M-N
2276 //
2277 // It may be more efficient to lower this to a min and a max operation in
2278 // the higher precision arithmetic if the promoted operation isn't legal,
2279 // but this decision is up to the target's lowering request.
2280 Register DstReg = MI.getOperand(0).getReg();
2281
2282 unsigned NewBits = WideTy.getScalarSizeInBits();
2283 unsigned SHLAmount = NewBits - MRI.getType(DstReg).getScalarSizeInBits();
2284
Bevin Hansson5de6c562020-07-16 17:02:04 +02002285 // Shifts must zero-extend the RHS to preserve the unsigned quantity, and
2286 // must not left shift the RHS to preserve the shift amount.
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002287 auto LHS = MIRBuilder.buildAnyExt(WideTy, MI.getOperand(1));
Bevin Hansson5de6c562020-07-16 17:02:04 +02002288 auto RHS = IsShift ? MIRBuilder.buildZExt(WideTy, MI.getOperand(2))
2289 : MIRBuilder.buildAnyExt(WideTy, MI.getOperand(2));
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002290 auto ShiftK = MIRBuilder.buildConstant(WideTy, SHLAmount);
2291 auto ShiftL = MIRBuilder.buildShl(WideTy, LHS, ShiftK);
Bevin Hansson5de6c562020-07-16 17:02:04 +02002292 auto ShiftR = IsShift ? RHS : MIRBuilder.buildShl(WideTy, RHS, ShiftK);
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002293
2294 auto WideInst = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy},
2295 {ShiftL, ShiftR}, MI.getFlags());
2296
2297 // Use a shift that will preserve the number of sign bits when the trunc is
2298 // folded away.
2299 auto Result = IsSigned ? MIRBuilder.buildAShr(WideTy, WideInst, ShiftK)
2300 : MIRBuilder.buildLShr(WideTy, WideInst, ShiftK);
2301
2302 MIRBuilder.buildTrunc(DstReg, Result);
2303 MI.eraseFromParent();
2304 return Legalized;
2305}
2306
2307LegalizerHelper::LegalizeResult
Pushpinder Singhd0e54222021-03-09 06:10:00 +00002308LegalizerHelper::widenScalarMulo(MachineInstr &MI, unsigned TypeIdx,
2309 LLT WideTy) {
Matt Arsenault95c2bcb2022-04-12 12:03:04 -04002310 if (TypeIdx == 1) {
2311 Observer.changingInstr(MI);
2312 widenScalarDst(MI, WideTy, 1);
2313 Observer.changedInstr(MI);
2314 return Legalized;
2315 }
Pushpinder Singhd0e54222021-03-09 06:10:00 +00002316
2317 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULO;
Amara Emerson719024a2023-02-23 16:35:39 -08002318 auto [Result, OriginalOverflow, LHS, RHS] = MI.getFirst4Regs();
Pushpinder Singhd0e54222021-03-09 06:10:00 +00002319 LLT SrcTy = MRI.getType(LHS);
2320 LLT OverflowTy = MRI.getType(OriginalOverflow);
2321 unsigned SrcBitWidth = SrcTy.getScalarSizeInBits();
2322
2323 // To determine if the result overflowed in the larger type, we extend the
2324 // input to the larger type, do the multiply (checking if it overflows),
2325 // then also check the high bits of the result to see if overflow happened
2326 // there.
2327 unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
2328 auto LeftOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {LHS});
2329 auto RightOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {RHS});
2330
Craig Topper37505582023-10-13 20:34:45 -07002331 // Multiplication cannot overflow if the WideTy is >= 2 * original width,
2332 // so we don't need to check the overflow result of larger type Mulo.
2333 bool WideMulCanOverflow = WideTy.getScalarSizeInBits() < 2 * SrcBitWidth;
2334
2335 unsigned MulOpc =
2336 WideMulCanOverflow ? MI.getOpcode() : (unsigned)TargetOpcode::G_MUL;
2337
2338 MachineInstrBuilder Mulo;
2339 if (WideMulCanOverflow)
2340 Mulo = MIRBuilder.buildInstr(MulOpc, {WideTy, OverflowTy},
2341 {LeftOperand, RightOperand});
2342 else
2343 Mulo = MIRBuilder.buildInstr(MulOpc, {WideTy}, {LeftOperand, RightOperand});
2344
Pushpinder Singhd0e54222021-03-09 06:10:00 +00002345 auto Mul = Mulo->getOperand(0);
2346 MIRBuilder.buildTrunc(Result, Mul);
2347
2348 MachineInstrBuilder ExtResult;
2349 // Overflow occurred if it occurred in the larger type, or if the high part
2350 // of the result does not zero/sign-extend the low part. Check this second
2351 // possibility first.
2352 if (IsSigned) {
2353 // For signed, overflow occurred when the high part does not sign-extend
2354 // the low part.
2355 ExtResult = MIRBuilder.buildSExtInReg(WideTy, Mul, SrcBitWidth);
2356 } else {
2357 // Unsigned overflow occurred when the high part does not zero-extend the
2358 // low part.
2359 ExtResult = MIRBuilder.buildZExtInReg(WideTy, Mul, SrcBitWidth);
2360 }
2361
Craig Topper37505582023-10-13 20:34:45 -07002362 if (WideMulCanOverflow) {
Pushpinder Singhd0e54222021-03-09 06:10:00 +00002363 auto Overflow =
2364 MIRBuilder.buildICmp(CmpInst::ICMP_NE, OverflowTy, Mul, ExtResult);
2365 // Finally check if the multiplication in the larger type itself overflowed.
2366 MIRBuilder.buildOr(OriginalOverflow, Mulo->getOperand(1), Overflow);
2367 } else {
2368 MIRBuilder.buildICmp(CmpInst::ICMP_NE, OriginalOverflow, Mul, ExtResult);
2369 }
2370 MI.eraseFromParent();
2371 return Legalized;
2372}
2373
2374LegalizerHelper::LegalizeResult
Tim Northover69fa84a2016-10-14 22:18:18 +00002375LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
Tim Northover32335812016-08-04 18:35:11 +00002376 switch (MI.getOpcode()) {
2377 default:
2378 return UnableToLegalize;
Tim Northover291e0da2021-07-21 09:05:56 +01002379 case TargetOpcode::G_ATOMICRMW_XCHG:
2380 case TargetOpcode::G_ATOMICRMW_ADD:
2381 case TargetOpcode::G_ATOMICRMW_SUB:
2382 case TargetOpcode::G_ATOMICRMW_AND:
2383 case TargetOpcode::G_ATOMICRMW_OR:
2384 case TargetOpcode::G_ATOMICRMW_XOR:
2385 case TargetOpcode::G_ATOMICRMW_MIN:
2386 case TargetOpcode::G_ATOMICRMW_MAX:
2387 case TargetOpcode::G_ATOMICRMW_UMIN:
2388 case TargetOpcode::G_ATOMICRMW_UMAX:
2389 assert(TypeIdx == 0 && "atomicrmw with second scalar type");
2390 Observer.changingInstr(MI);
2391 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2392 widenScalarDst(MI, WideTy, 0);
2393 Observer.changedInstr(MI);
2394 return Legalized;
2395 case TargetOpcode::G_ATOMIC_CMPXCHG:
2396 assert(TypeIdx == 0 && "G_ATOMIC_CMPXCHG with second scalar type");
2397 Observer.changingInstr(MI);
2398 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2399 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
2400 widenScalarDst(MI, WideTy, 0);
2401 Observer.changedInstr(MI);
2402 return Legalized;
2403 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS:
2404 if (TypeIdx == 0) {
2405 Observer.changingInstr(MI);
2406 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
2407 widenScalarSrc(MI, WideTy, 4, TargetOpcode::G_ANYEXT);
2408 widenScalarDst(MI, WideTy, 0);
2409 Observer.changedInstr(MI);
2410 return Legalized;
2411 }
2412 assert(TypeIdx == 1 &&
2413 "G_ATOMIC_CMPXCHG_WITH_SUCCESS with third scalar type");
2414 Observer.changingInstr(MI);
2415 widenScalarDst(MI, WideTy, 1);
2416 Observer.changedInstr(MI);
2417 return Legalized;
Matt Arsenault1cf713662019-02-12 14:54:52 +00002418 case TargetOpcode::G_EXTRACT:
2419 return widenScalarExtract(MI, TypeIdx, WideTy);
2420 case TargetOpcode::G_INSERT:
2421 return widenScalarInsert(MI, TypeIdx, WideTy);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00002422 case TargetOpcode::G_MERGE_VALUES:
2423 return widenScalarMergeValues(MI, TypeIdx, WideTy);
2424 case TargetOpcode::G_UNMERGE_VALUES:
2425 return widenScalarUnmergeValues(MI, TypeIdx, WideTy);
Cassie Jonesaa8f3672021-01-25 16:57:20 -05002426 case TargetOpcode::G_SADDO:
Mitch Phillipsc9466ed2021-01-22 14:25:31 -08002427 case TargetOpcode::G_SSUBO:
Aditya Nandakumar6d47a412018-08-29 03:17:08 +00002428 case TargetOpcode::G_UADDO:
Mitch Phillipsc9466ed2021-01-22 14:25:31 -08002429 case TargetOpcode::G_USUBO:
Cassie Jonesf22f4552021-01-28 13:20:35 -05002430 case TargetOpcode::G_SADDE:
2431 case TargetOpcode::G_SSUBE:
2432 case TargetOpcode::G_UADDE:
2433 case TargetOpcode::G_USUBE:
2434 return widenScalarAddSubOverflow(MI, TypeIdx, WideTy);
Pushpinder Singhd0e54222021-03-09 06:10:00 +00002435 case TargetOpcode::G_UMULO:
2436 case TargetOpcode::G_SMULO:
2437 return widenScalarMulo(MI, TypeIdx, WideTy);
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002438 case TargetOpcode::G_SADDSAT:
2439 case TargetOpcode::G_SSUBSAT:
Bevin Hansson5de6c562020-07-16 17:02:04 +02002440 case TargetOpcode::G_SSHLSAT:
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002441 case TargetOpcode::G_UADDSAT:
2442 case TargetOpcode::G_USUBSAT:
Bevin Hansson5de6c562020-07-16 17:02:04 +02002443 case TargetOpcode::G_USHLSAT:
2444 return widenScalarAddSubShlSat(MI, TypeIdx, WideTy);
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002445 case TargetOpcode::G_CTTZ:
2446 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
2447 case TargetOpcode::G_CTLZ:
2448 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
2449 case TargetOpcode::G_CTPOP: {
Matt Arsenaultd5684f72019-01-31 02:09:57 +00002450 if (TypeIdx == 0) {
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002451 Observer.changingInstr(MI);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00002452 widenScalarDst(MI, WideTy, 0);
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002453 Observer.changedInstr(MI);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00002454 return Legalized;
2455 }
2456
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002457 Register SrcReg = MI.getOperand(1).getReg();
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002458
Jay Foad57b91072021-08-06 11:05:42 +01002459 // First extend the input.
2460 unsigned ExtOpc = MI.getOpcode() == TargetOpcode::G_CTTZ ||
2461 MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF
2462 ? TargetOpcode::G_ANYEXT
2463 : TargetOpcode::G_ZEXT;
2464 auto MIBSrc = MIRBuilder.buildInstr(ExtOpc, {WideTy}, {SrcReg});
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002465 LLT CurTy = MRI.getType(SrcReg);
Jay Foadcd2594e2021-08-04 14:37:45 +01002466 unsigned NewOpc = MI.getOpcode();
2467 if (NewOpc == TargetOpcode::G_CTTZ) {
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002468 // The count is the same in the larger type except if the original
2469 // value was zero. This can be handled by setting the bit just off
2470 // the top of the original type.
2471 auto TopBit =
2472 APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits());
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002473 MIBSrc = MIRBuilder.buildOr(
2474 WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit));
Jay Foadcd2594e2021-08-04 14:37:45 +01002475 // Now we know the operand is non-zero, use the more relaxed opcode.
2476 NewOpc = TargetOpcode::G_CTTZ_ZERO_UNDEF;
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002477 }
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002478
Manish Kausik H69192e02024-07-08 18:31:32 +05302479 unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits();
2480
2481 if (MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) {
2482 // An optimization where the result is the CTLZ after the left shift by
2483 // (Difference in widety and current ty), that is,
2484 // MIBSrc = MIBSrc << (sizeinbits(WideTy) - sizeinbits(CurTy))
2485 // Result = ctlz MIBSrc
2486 MIBSrc = MIRBuilder.buildShl(WideTy, MIBSrc,
2487 MIRBuilder.buildConstant(WideTy, SizeDiff));
2488 }
2489
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002490 // Perform the operation at the larger size.
Jay Foadcd2594e2021-08-04 14:37:45 +01002491 auto MIBNewOp = MIRBuilder.buildInstr(NewOpc, {WideTy}, {MIBSrc});
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002492 // This is already the correct result for CTPOP and CTTZs
Manish Kausik H69192e02024-07-08 18:31:32 +05302493 if (MI.getOpcode() == TargetOpcode::G_CTLZ) {
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002494 // The correct result is NewOp - (Difference in widety and current ty).
Jay Foad28bb43b2020-01-16 12:09:48 +00002495 MIBNewOp = MIRBuilder.buildSub(
2496 WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff));
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002497 }
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002498
2499 MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp);
2500 MI.eraseFromParent();
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002501 return Legalized;
2502 }
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00002503 case TargetOpcode::G_BSWAP: {
2504 Observer.changingInstr(MI);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002505 Register DstReg = MI.getOperand(0).getReg();
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002506
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002507 Register ShrReg = MRI.createGenericVirtualRegister(WideTy);
2508 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
2509 Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy);
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00002510 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2511
2512 MI.getOperand(0).setReg(DstExt);
2513
2514 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
2515
2516 LLT Ty = MRI.getType(DstReg);
2517 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
2518 MIRBuilder.buildConstant(ShiftAmtReg, DiffBits);
Jay Foad28bb43b2020-01-16 12:09:48 +00002519 MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg);
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00002520
2521 MIRBuilder.buildTrunc(DstReg, ShrReg);
2522 Observer.changedInstr(MI);
2523 return Legalized;
2524 }
Matt Arsenault5ff310e2019-09-04 20:46:15 +00002525 case TargetOpcode::G_BITREVERSE: {
2526 Observer.changingInstr(MI);
2527
2528 Register DstReg = MI.getOperand(0).getReg();
2529 LLT Ty = MRI.getType(DstReg);
2530 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
2531
2532 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
2533 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2534 MI.getOperand(0).setReg(DstExt);
2535 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
2536
2537 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits);
2538 auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt);
2539 MIRBuilder.buildTrunc(DstReg, Shift);
2540 Observer.changedInstr(MI);
2541 return Legalized;
2542 }
Dominik Montada55e3a7c2020-04-14 11:25:05 +02002543 case TargetOpcode::G_FREEZE:
Yingwei Zheng821bcba2024-05-22 23:35:37 +08002544 case TargetOpcode::G_CONSTANT_FOLD_BARRIER:
Dominik Montada55e3a7c2020-04-14 11:25:05 +02002545 Observer.changingInstr(MI);
2546 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2547 widenScalarDst(MI, WideTy);
2548 Observer.changedInstr(MI);
2549 return Legalized;
2550
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02002551 case TargetOpcode::G_ABS:
2552 Observer.changingInstr(MI);
2553 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
2554 widenScalarDst(MI, WideTy);
2555 Observer.changedInstr(MI);
2556 return Legalized;
2557
Tim Northover61c16142016-08-04 21:39:49 +00002558 case TargetOpcode::G_ADD:
2559 case TargetOpcode::G_AND:
2560 case TargetOpcode::G_MUL:
2561 case TargetOpcode::G_OR:
2562 case TargetOpcode::G_XOR:
Justin Bognerddb80ae2017-01-19 07:51:17 +00002563 case TargetOpcode::G_SUB:
Tuan Chuong Goh13a78fd2024-03-04 14:27:21 +00002564 case TargetOpcode::G_SHUFFLE_VECTOR:
Matt Arsenault1cf713662019-02-12 14:54:52 +00002565 // Perform operation at larger width (any extension is fines here, high bits
Tim Northover32335812016-08-04 18:35:11 +00002566 // don't affect the result) and then truncate the result back to the
2567 // original type.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002568 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002569 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2570 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2571 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002572 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002573 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002574
Brendon Cahoonf9f5d412021-04-30 09:57:44 -04002575 case TargetOpcode::G_SBFX:
2576 case TargetOpcode::G_UBFX:
2577 Observer.changingInstr(MI);
2578
2579 if (TypeIdx == 0) {
2580 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2581 widenScalarDst(MI, WideTy);
2582 } else {
2583 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2584 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT);
2585 }
2586
2587 Observer.changedInstr(MI);
2588 return Legalized;
2589
Roman Tereshin6d266382018-05-09 21:43:30 +00002590 case TargetOpcode::G_SHL:
Matt Arsenault012ecbb2019-05-16 04:08:46 +00002591 Observer.changingInstr(MI);
Matt Arsenault30989e42019-01-22 21:42:11 +00002592
2593 if (TypeIdx == 0) {
2594 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2595 widenScalarDst(MI, WideTy);
2596 } else {
2597 assert(TypeIdx == 1);
2598 // The "number of bits to shift" operand must preserve its value as an
2599 // unsigned integer:
2600 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2601 }
2602
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002603 Observer.changedInstr(MI);
Roman Tereshin6d266382018-05-09 21:43:30 +00002604 return Legalized;
2605
Craig Topperd605d9d2023-12-04 13:00:34 -08002606 case TargetOpcode::G_ROTR:
2607 case TargetOpcode::G_ROTL:
2608 if (TypeIdx != 1)
2609 return UnableToLegalize;
2610
2611 Observer.changingInstr(MI);
2612 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2613 Observer.changedInstr(MI);
2614 return Legalized;
2615
Tim Northover7a753d92016-08-26 17:46:06 +00002616 case TargetOpcode::G_SDIV:
Roman Tereshin27bba442018-05-09 01:43:12 +00002617 case TargetOpcode::G_SREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00002618 case TargetOpcode::G_SMIN:
2619 case TargetOpcode::G_SMAX:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002620 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002621 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
2622 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
2623 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002624 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002625 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002626
Christudasan Devadasan90d78402021-04-12 15:49:47 +05302627 case TargetOpcode::G_SDIVREM:
2628 Observer.changingInstr(MI);
2629 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
2630 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT);
2631 widenScalarDst(MI, WideTy);
2632 widenScalarDst(MI, WideTy, 1);
2633 Observer.changedInstr(MI);
2634 return Legalized;
2635
Roman Tereshin6d266382018-05-09 21:43:30 +00002636 case TargetOpcode::G_ASHR:
Matt Arsenault30989e42019-01-22 21:42:11 +00002637 case TargetOpcode::G_LSHR:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002638 Observer.changingInstr(MI);
Matt Arsenault30989e42019-01-22 21:42:11 +00002639
2640 if (TypeIdx == 0) {
2641 unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ?
2642 TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
2643
2644 widenScalarSrc(MI, WideTy, 1, CvtOp);
2645 widenScalarDst(MI, WideTy);
2646 } else {
2647 assert(TypeIdx == 1);
2648 // The "number of bits to shift" operand must preserve its value as an
2649 // unsigned integer:
2650 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2651 }
2652
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002653 Observer.changedInstr(MI);
Roman Tereshin6d266382018-05-09 21:43:30 +00002654 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002655 case TargetOpcode::G_UDIV:
2656 case TargetOpcode::G_UREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00002657 case TargetOpcode::G_UMIN:
2658 case TargetOpcode::G_UMAX:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002659 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002660 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2661 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2662 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002663 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002664 return Legalized;
2665
Christudasan Devadasan90d78402021-04-12 15:49:47 +05302666 case TargetOpcode::G_UDIVREM:
2667 Observer.changingInstr(MI);
2668 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2669 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT);
2670 widenScalarDst(MI, WideTy);
2671 widenScalarDst(MI, WideTy, 1);
2672 Observer.changedInstr(MI);
2673 return Legalized;
2674
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002675 case TargetOpcode::G_SELECT:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002676 Observer.changingInstr(MI);
Petar Avramovic09dff332018-12-25 14:42:30 +00002677 if (TypeIdx == 0) {
2678 // Perform operation at larger width (any extension is fine here, high
2679 // bits don't affect the result) and then truncate the result back to the
2680 // original type.
2681 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2682 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
2683 widenScalarDst(MI, WideTy);
2684 } else {
Matt Arsenault6d8e1b42019-01-30 02:57:43 +00002685 bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector();
Petar Avramovic09dff332018-12-25 14:42:30 +00002686 // Explicit extension is required here since high bits affect the result.
Matt Arsenault6d8e1b42019-01-30 02:57:43 +00002687 widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false));
Petar Avramovic09dff332018-12-25 14:42:30 +00002688 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002689 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002690 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002691
Ahmed Bougachab6137062017-01-23 21:10:14 +00002692 case TargetOpcode::G_FPTOSI:
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002693 case TargetOpcode::G_FPTOUI:
David Green28d28d52024-04-15 09:41:08 +01002694 case TargetOpcode::G_INTRINSIC_LRINT:
David Green8d49ce12024-04-17 18:38:24 +01002695 case TargetOpcode::G_INTRINSIC_LLRINT:
Min-Yih Hsu7c3c8a12023-11-22 16:43:20 -08002696 case TargetOpcode::G_IS_FPCLASS:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002697 Observer.changingInstr(MI);
Matt Arsenaulted85b0c2019-10-01 01:06:48 +00002698
2699 if (TypeIdx == 0)
2700 widenScalarDst(MI, WideTy);
2701 else
2702 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
2703
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002704 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002705 return Legalized;
Ahmed Bougachad2948232017-01-20 01:37:24 +00002706 case TargetOpcode::G_SITOFP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002707 Observer.changingInstr(MI);
Petar Avramovic68500332020-07-16 16:31:57 +02002708
2709 if (TypeIdx == 0)
2710 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2711 else
2712 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
2713
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002714 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002715 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002716 case TargetOpcode::G_UITOFP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002717 Observer.changingInstr(MI);
Petar Avramovic68500332020-07-16 16:31:57 +02002718
2719 if (TypeIdx == 0)
2720 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2721 else
2722 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2723
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002724 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002725 return Legalized;
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002726 case TargetOpcode::G_LOAD:
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002727 case TargetOpcode::G_SEXTLOAD:
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002728 case TargetOpcode::G_ZEXTLOAD:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002729 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002730 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002731 Observer.changedInstr(MI);
Tim Northover3c73e362016-08-23 18:20:09 +00002732 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002733
Tim Northover3c73e362016-08-23 18:20:09 +00002734 case TargetOpcode::G_STORE: {
Matt Arsenault92c50012019-01-30 02:04:31 +00002735 if (TypeIdx != 0)
2736 return UnableToLegalize;
2737
2738 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
Matt Arsenault88bdcbb2020-08-22 12:34:38 -04002739 if (!Ty.isScalar())
Tim Northover548feee2017-03-21 22:22:05 +00002740 return UnableToLegalize;
2741
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002742 Observer.changingInstr(MI);
Matt Arsenault92c50012019-01-30 02:04:31 +00002743
2744 unsigned ExtType = Ty.getScalarSizeInBits() == 1 ?
2745 TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT;
2746 widenScalarSrc(MI, WideTy, 0, ExtType);
2747
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002748 Observer.changedInstr(MI);
Tim Northover3c73e362016-08-23 18:20:09 +00002749 return Legalized;
2750 }
Tim Northoverea904f92016-08-19 22:40:00 +00002751 case TargetOpcode::G_CONSTANT: {
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002752 MachineOperand &SrcMO = MI.getOperand(1);
2753 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
Aditya Nandakumar6da7dbb2019-12-03 10:40:03 -08002754 unsigned ExtOpc = LI.getExtOpcodeForWideningConstant(
2755 MRI.getType(MI.getOperand(0).getReg()));
2756 assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT ||
2757 ExtOpc == TargetOpcode::G_ANYEXT) &&
2758 "Illegal Extend");
2759 const APInt &SrcVal = SrcMO.getCImm()->getValue();
2760 const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT)
2761 ? SrcVal.sext(WideTy.getSizeInBits())
2762 : SrcVal.zext(WideTy.getSizeInBits());
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002763 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002764 SrcMO.setCImm(ConstantInt::get(Ctx, Val));
2765
2766 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002767 Observer.changedInstr(MI);
Tim Northoverea904f92016-08-19 22:40:00 +00002768 return Legalized;
2769 }
Tim Northovera11be042016-08-19 22:40:08 +00002770 case TargetOpcode::G_FCONSTANT: {
Amara Emersond4f84df2022-07-14 00:53:59 -07002771 // To avoid changing the bits of the constant due to extension to a larger
2772 // type and then using G_FPTRUNC, we simply convert to a G_CONSTANT.
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002773 MachineOperand &SrcMO = MI.getOperand(1);
Amara Emersond4f84df2022-07-14 00:53:59 -07002774 APInt Val = SrcMO.getFPImm()->getValueAPF().bitcastToAPInt();
2775 MIRBuilder.setInstrAndDebugLoc(MI);
2776 auto IntCst = MIRBuilder.buildConstant(MI.getOperand(0).getReg(), Val);
2777 widenScalarDst(*IntCst, WideTy, 0, TargetOpcode::G_TRUNC);
2778 MI.eraseFromParent();
Roman Tereshin25cbfe62018-05-08 22:53:09 +00002779 return Legalized;
Roman Tereshin27bba442018-05-09 01:43:12 +00002780 }
Matt Arsenaultbefee402019-01-09 07:34:14 +00002781 case TargetOpcode::G_IMPLICIT_DEF: {
2782 Observer.changingInstr(MI);
2783 widenScalarDst(MI, WideTy);
2784 Observer.changedInstr(MI);
2785 return Legalized;
2786 }
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002787 case TargetOpcode::G_BRCOND:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002788 Observer.changingInstr(MI);
Petar Avramovic5d9b8ee2019-02-14 11:39:53 +00002789 widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002790 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002791 return Legalized;
2792
2793 case TargetOpcode::G_FCMP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002794 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002795 if (TypeIdx == 0)
2796 widenScalarDst(MI, WideTy);
2797 else {
2798 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
2799 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT);
Roman Tereshin27bba442018-05-09 01:43:12 +00002800 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002801 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002802 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002803
2804 case TargetOpcode::G_ICMP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002805 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002806 if (TypeIdx == 0)
2807 widenScalarDst(MI, WideTy);
2808 else {
2809 unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>(
2810 MI.getOperand(1).getPredicate()))
2811 ? TargetOpcode::G_SEXT
2812 : TargetOpcode::G_ZEXT;
2813 widenScalarSrc(MI, WideTy, 2, ExtOpcode);
2814 widenScalarSrc(MI, WideTy, 3, ExtOpcode);
2815 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002816 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002817 return Legalized;
2818
Daniel Sanderse74c5b92019-11-01 13:18:00 -07002819 case TargetOpcode::G_PTR_ADD:
2820 assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD");
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002821 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002822 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002823 Observer.changedInstr(MI);
Tim Northover22d82cf2016-09-15 11:02:19 +00002824 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002825
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002826 case TargetOpcode::G_PHI: {
2827 assert(TypeIdx == 0 && "Expecting only Idx 0");
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002828
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002829 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002830 for (unsigned I = 1; I < MI.getNumOperands(); I += 2) {
2831 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
Amara Emerson53445f52022-11-13 01:43:04 -08002832 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward());
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002833 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT);
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002834 }
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002835
2836 MachineBasicBlock &MBB = *MI.getParent();
Amara Emerson9d647212019-09-16 23:46:03 +00002837 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002838 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002839 Observer.changedInstr(MI);
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002840 return Legalized;
2841 }
Matt Arsenault63786292019-01-22 20:38:15 +00002842 case TargetOpcode::G_EXTRACT_VECTOR_ELT: {
2843 if (TypeIdx == 0) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002844 Register VecReg = MI.getOperand(1).getReg();
Matt Arsenault63786292019-01-22 20:38:15 +00002845 LLT VecTy = MRI.getType(VecReg);
2846 Observer.changingInstr(MI);
2847
Sander de Smalend5e14ba2021-06-24 09:58:21 +01002848 widenScalarSrc(
2849 MI, LLT::vector(VecTy.getElementCount(), WideTy.getSizeInBits()), 1,
Amara Emersondafcbfd2021-09-24 22:52:30 -07002850 TargetOpcode::G_ANYEXT);
Matt Arsenault63786292019-01-22 20:38:15 +00002851
2852 widenScalarDst(MI, WideTy, 0);
2853 Observer.changedInstr(MI);
2854 return Legalized;
2855 }
2856
Amara Emersoncbd86d82018-10-25 14:04:54 +00002857 if (TypeIdx != 2)
2858 return UnableToLegalize;
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002859 Observer.changingInstr(MI);
Matt Arsenault1a276d12019-10-01 15:51:37 -04002860 // TODO: Probably should be zext
Amara Emersoncbd86d82018-10-25 14:04:54 +00002861 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002862 Observer.changedInstr(MI);
Amara Emersoncbd86d82018-10-25 14:04:54 +00002863 return Legalized;
Matt Arsenault63786292019-01-22 20:38:15 +00002864 }
Matt Arsenault1a276d12019-10-01 15:51:37 -04002865 case TargetOpcode::G_INSERT_VECTOR_ELT: {
Alleneaf23b22023-09-12 21:15:01 +08002866 if (TypeIdx == 0) {
2867 Observer.changingInstr(MI);
2868 const LLT WideEltTy = WideTy.getElementType();
2869
2870 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2871 widenScalarSrc(MI, WideEltTy, 2, TargetOpcode::G_ANYEXT);
2872 widenScalarDst(MI, WideTy, 0);
2873 Observer.changedInstr(MI);
2874 return Legalized;
2875 }
2876
Matt Arsenault1a276d12019-10-01 15:51:37 -04002877 if (TypeIdx == 1) {
2878 Observer.changingInstr(MI);
2879
2880 Register VecReg = MI.getOperand(1).getReg();
2881 LLT VecTy = MRI.getType(VecReg);
Sander de Smalend5e14ba2021-06-24 09:58:21 +01002882 LLT WideVecTy = LLT::vector(VecTy.getElementCount(), WideTy);
Matt Arsenault1a276d12019-10-01 15:51:37 -04002883
2884 widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT);
2885 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2886 widenScalarDst(MI, WideVecTy, 0);
2887 Observer.changedInstr(MI);
2888 return Legalized;
2889 }
2890
2891 if (TypeIdx == 2) {
2892 Observer.changingInstr(MI);
2893 // TODO: Probably should be zext
2894 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT);
2895 Observer.changedInstr(MI);
Matt Arsenaulte4f19d12020-06-16 11:39:44 -04002896 return Legalized;
Matt Arsenault1a276d12019-10-01 15:51:37 -04002897 }
2898
Matt Arsenaulte4f19d12020-06-16 11:39:44 -04002899 return UnableToLegalize;
Matt Arsenault1a276d12019-10-01 15:51:37 -04002900 }
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002901 case TargetOpcode::G_FADD:
2902 case TargetOpcode::G_FMUL:
2903 case TargetOpcode::G_FSUB:
2904 case TargetOpcode::G_FMA:
Matt Arsenaultcf103722019-09-06 20:49:10 +00002905 case TargetOpcode::G_FMAD:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002906 case TargetOpcode::G_FNEG:
2907 case TargetOpcode::G_FABS:
Matt Arsenault9dba67f2019-02-11 17:05:20 +00002908 case TargetOpcode::G_FCANONICALIZE:
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00002909 case TargetOpcode::G_FMINNUM:
2910 case TargetOpcode::G_FMAXNUM:
2911 case TargetOpcode::G_FMINNUM_IEEE:
2912 case TargetOpcode::G_FMAXNUM_IEEE:
2913 case TargetOpcode::G_FMINIMUM:
2914 case TargetOpcode::G_FMAXIMUM:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002915 case TargetOpcode::G_FDIV:
2916 case TargetOpcode::G_FREM:
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002917 case TargetOpcode::G_FCEIL:
Jessica Paquetteebdb0212019-02-11 17:22:58 +00002918 case TargetOpcode::G_FFLOOR:
Jessica Paquette7db82d72019-01-28 18:34:18 +00002919 case TargetOpcode::G_FCOS:
2920 case TargetOpcode::G_FSIN:
Farzon Lotfi1d874332024-06-05 15:01:33 -04002921 case TargetOpcode::G_FTAN:
Farzon Lotfi0b58f342024-07-11 15:58:43 -04002922 case TargetOpcode::G_FACOS:
2923 case TargetOpcode::G_FASIN:
2924 case TargetOpcode::G_FATAN:
2925 case TargetOpcode::G_FCOSH:
2926 case TargetOpcode::G_FSINH:
2927 case TargetOpcode::G_FTANH:
Jessica Paquettec49428a2019-01-28 19:53:14 +00002928 case TargetOpcode::G_FLOG10:
Jessica Paquette2d73ecd2019-01-28 21:27:23 +00002929 case TargetOpcode::G_FLOG:
Jessica Paquette0154bd12019-01-30 21:16:04 +00002930 case TargetOpcode::G_FLOG2:
Jessica Paquetted5c69e02019-04-19 23:41:52 +00002931 case TargetOpcode::G_FRINT:
Jessica Paquetteba557672019-04-25 16:44:40 +00002932 case TargetOpcode::G_FNEARBYINT:
Jessica Paquette22457f82019-01-30 21:03:52 +00002933 case TargetOpcode::G_FSQRT:
Jessica Paquette84bedac2019-01-30 23:46:15 +00002934 case TargetOpcode::G_FEXP:
Jessica Paquettee7941212019-04-03 16:58:32 +00002935 case TargetOpcode::G_FEXP2:
Matt Arsenaultb14e83d2023-08-12 07:20:00 -04002936 case TargetOpcode::G_FEXP10:
Jessica Paquettedfd87f62019-04-19 16:28:08 +00002937 case TargetOpcode::G_FPOW:
Jessica Paquette56342642019-04-23 18:20:44 +00002938 case TargetOpcode::G_INTRINSIC_TRUNC:
Jessica Paquette3cc6d1f2019-04-23 21:11:57 +00002939 case TargetOpcode::G_INTRINSIC_ROUND:
Matt Arsenault0da582d2020-07-19 09:56:15 -04002940 case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002941 assert(TypeIdx == 0);
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002942 Observer.changingInstr(MI);
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002943
2944 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
2945 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT);
2946
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002947 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2948 Observer.changedInstr(MI);
2949 return Legalized;
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04002950 case TargetOpcode::G_FPOWI:
2951 case TargetOpcode::G_FLDEXP:
2952 case TargetOpcode::G_STRICT_FLDEXP: {
2953 if (TypeIdx == 0) {
2954 if (MI.getOpcode() == TargetOpcode::G_STRICT_FLDEXP)
2955 return UnableToLegalize;
2956
2957 Observer.changingInstr(MI);
2958 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
2959 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2960 Observer.changedInstr(MI);
2961 return Legalized;
2962 }
2963
2964 if (TypeIdx == 1) {
2965 // For some reason SelectionDAG tries to promote to a libcall without
2966 // actually changing the integer type for promotion.
2967 Observer.changingInstr(MI);
2968 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
2969 Observer.changedInstr(MI);
2970 return Legalized;
2971 }
2972
2973 return UnableToLegalize;
Matt Arsenault7cd8a022020-07-17 11:01:15 -04002974 }
Matt Arsenault003b58f2023-04-26 21:57:10 -04002975 case TargetOpcode::G_FFREXP: {
2976 Observer.changingInstr(MI);
2977
2978 if (TypeIdx == 0) {
2979 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
2980 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2981 } else {
2982 widenScalarDst(MI, WideTy, 1);
2983 }
2984
2985 Observer.changedInstr(MI);
2986 return Legalized;
2987 }
Matt Arsenaultcbaada62019-02-02 23:29:55 +00002988 case TargetOpcode::G_INTTOPTR:
2989 if (TypeIdx != 1)
2990 return UnableToLegalize;
2991
2992 Observer.changingInstr(MI);
2993 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2994 Observer.changedInstr(MI);
2995 return Legalized;
2996 case TargetOpcode::G_PTRTOINT:
2997 if (TypeIdx != 0)
2998 return UnableToLegalize;
2999
3000 Observer.changingInstr(MI);
3001 widenScalarDst(MI, WideTy, 0);
3002 Observer.changedInstr(MI);
3003 return Legalized;
Matt Arsenaultbd791b52019-07-08 13:48:06 +00003004 case TargetOpcode::G_BUILD_VECTOR: {
3005 Observer.changingInstr(MI);
3006
3007 const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType();
3008 for (int I = 1, E = MI.getNumOperands(); I != E; ++I)
3009 widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT);
3010
3011 // Avoid changing the result vector type if the source element type was
3012 // requested.
3013 if (TypeIdx == 1) {
Matt Arsenaulta679f272020-07-19 12:29:48 -04003014 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BUILD_VECTOR_TRUNC));
Matt Arsenaultbd791b52019-07-08 13:48:06 +00003015 } else {
3016 widenScalarDst(MI, WideTy, 0);
3017 }
3018
3019 Observer.changedInstr(MI);
3020 return Legalized;
3021 }
Daniel Sanderse9a57c22019-08-09 21:11:20 +00003022 case TargetOpcode::G_SEXT_INREG:
3023 if (TypeIdx != 0)
3024 return UnableToLegalize;
3025
3026 Observer.changingInstr(MI);
3027 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
3028 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC);
3029 Observer.changedInstr(MI);
3030 return Legalized;
Matt Arsenaultef3e83122020-05-23 18:10:34 -04003031 case TargetOpcode::G_PTRMASK: {
3032 if (TypeIdx != 1)
3033 return UnableToLegalize;
3034 Observer.changingInstr(MI);
3035 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
3036 Observer.changedInstr(MI);
3037 return Legalized;
3038 }
David Green295edaa2023-11-27 08:20:54 +00003039 case TargetOpcode::G_VECREDUCE_FADD:
David Green5b5614c2024-01-03 07:49:20 +00003040 case TargetOpcode::G_VECREDUCE_FMUL:
David Greend199478a2023-08-14 09:19:47 +01003041 case TargetOpcode::G_VECREDUCE_FMIN:
3042 case TargetOpcode::G_VECREDUCE_FMAX:
David Greena3f27512023-08-14 10:03:25 +01003043 case TargetOpcode::G_VECREDUCE_FMINIMUM:
Nikita Popovf2f18452024-06-21 08:33:40 +02003044 case TargetOpcode::G_VECREDUCE_FMAXIMUM: {
David Greend199478a2023-08-14 09:19:47 +01003045 if (TypeIdx != 0)
3046 return UnableToLegalize;
3047 Observer.changingInstr(MI);
3048 Register VecReg = MI.getOperand(1).getReg();
3049 LLT VecTy = MRI.getType(VecReg);
3050 LLT WideVecTy = VecTy.isVector()
3051 ? LLT::vector(VecTy.getElementCount(), WideTy)
3052 : WideTy;
3053 widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_FPEXT);
3054 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
3055 Observer.changedInstr(MI);
3056 return Legalized;
Tim Northover32335812016-08-04 18:35:11 +00003057 }
Michael Maitland54a9f0e2024-03-26 20:17:22 -04003058 case TargetOpcode::G_VSCALE: {
3059 MachineOperand &SrcMO = MI.getOperand(1);
3060 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
3061 const APInt &SrcVal = SrcMO.getCImm()->getValue();
3062 // The CImm is always a signed value
3063 const APInt Val = SrcVal.sext(WideTy.getSizeInBits());
3064 Observer.changingInstr(MI);
3065 SrcMO.setCImm(ConstantInt::get(Ctx, Val));
3066 widenScalarDst(MI, WideTy);
3067 Observer.changedInstr(MI);
3068 return Legalized;
3069 }
Michael Maitland8aa3a772024-03-07 13:40:30 -08003070 case TargetOpcode::G_SPLAT_VECTOR: {
3071 if (TypeIdx != 1)
3072 return UnableToLegalize;
3073
3074 Observer.changingInstr(MI);
3075 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
3076 Observer.changedInstr(MI);
3077 return Legalized;
3078 }
Michael Maitland54a9f0e2024-03-26 20:17:22 -04003079 }
Tim Northover33b07d62016-07-22 20:03:43 +00003080}
3081
Matt Arsenault936483f2020-01-09 21:53:28 -05003082static void getUnmergePieces(SmallVectorImpl<Register> &Pieces,
3083 MachineIRBuilder &B, Register Src, LLT Ty) {
3084 auto Unmerge = B.buildUnmerge(Ty, Src);
3085 for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I)
3086 Pieces.push_back(Unmerge.getReg(I));
3087}
3088
Mikhail Gudim35cfaec2024-02-16 18:51:44 -05003089static void emitLoadFromConstantPool(Register DstReg, const Constant *ConstVal,
3090 MachineIRBuilder &MIRBuilder) {
3091 MachineRegisterInfo &MRI = *MIRBuilder.getMRI();
Chen Zheng6ee2f772022-12-12 09:53:53 +00003092 MachineFunction &MF = MIRBuilder.getMF();
3093 const DataLayout &DL = MIRBuilder.getDataLayout();
Chen Zheng6ee2f772022-12-12 09:53:53 +00003094 unsigned AddrSpace = DL.getDefaultGlobalsAddressSpace();
3095 LLT AddrPtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace));
Mikhail Gudim35cfaec2024-02-16 18:51:44 -05003096 LLT DstLLT = MRI.getType(DstReg);
3097
3098 Align Alignment(DL.getABITypeAlign(ConstVal->getType()));
Chen Zheng6ee2f772022-12-12 09:53:53 +00003099
3100 auto Addr = MIRBuilder.buildConstantPool(
Mikhail Gudim35cfaec2024-02-16 18:51:44 -05003101 AddrPtrTy,
3102 MF.getConstantPool()->getConstantPoolIndex(ConstVal, Alignment));
Chen Zheng6ee2f772022-12-12 09:53:53 +00003103
Mikhail Gudim35cfaec2024-02-16 18:51:44 -05003104 MachineMemOperand *MMO =
3105 MF.getMachineMemOperand(MachinePointerInfo::getConstantPool(MF),
3106 MachineMemOperand::MOLoad, DstLLT, Alignment);
Chen Zheng6ee2f772022-12-12 09:53:53 +00003107
Mikhail Gudim35cfaec2024-02-16 18:51:44 -05003108 MIRBuilder.buildLoadInstr(TargetOpcode::G_LOAD, DstReg, Addr, *MMO);
3109}
3110
3111LegalizerHelper::LegalizeResult
3112LegalizerHelper::lowerConstant(MachineInstr &MI) {
3113 const MachineOperand &ConstOperand = MI.getOperand(1);
3114 const Constant *ConstantVal = ConstOperand.getCImm();
3115
3116 emitLoadFromConstantPool(MI.getOperand(0).getReg(), ConstantVal, MIRBuilder);
3117 MI.eraseFromParent();
3118
3119 return Legalized;
3120}
3121
3122LegalizerHelper::LegalizeResult
3123LegalizerHelper::lowerFConstant(MachineInstr &MI) {
3124 const MachineOperand &ConstOperand = MI.getOperand(1);
3125 const Constant *ConstantVal = ConstOperand.getFPImm();
3126
3127 emitLoadFromConstantPool(MI.getOperand(0).getReg(), ConstantVal, MIRBuilder);
Chen Zheng6ee2f772022-12-12 09:53:53 +00003128 MI.eraseFromParent();
3129
3130 return Legalized;
3131}
3132
3133LegalizerHelper::LegalizeResult
Matt Arsenault936483f2020-01-09 21:53:28 -05003134LegalizerHelper::lowerBitcast(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08003135 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault33e90862020-06-09 11:19:12 -04003136 if (SrcTy.isVector()) {
3137 LLT SrcEltTy = SrcTy.getElementType();
Matt Arsenault936483f2020-01-09 21:53:28 -05003138 SmallVector<Register, 8> SrcRegs;
Matt Arsenault33e90862020-06-09 11:19:12 -04003139
3140 if (DstTy.isVector()) {
3141 int NumDstElt = DstTy.getNumElements();
3142 int NumSrcElt = SrcTy.getNumElements();
3143
3144 LLT DstEltTy = DstTy.getElementType();
3145 LLT DstCastTy = DstEltTy; // Intermediate bitcast result type
3146 LLT SrcPartTy = SrcEltTy; // Original unmerge result type.
3147
3148 // If there's an element size mismatch, insert intermediate casts to match
3149 // the result element type.
3150 if (NumSrcElt < NumDstElt) { // Source element type is larger.
3151 // %1:_(<4 x s8>) = G_BITCAST %0:_(<2 x s16>)
3152 //
3153 // =>
3154 //
3155 // %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0
3156 // %3:_(<2 x s8>) = G_BITCAST %2
3157 // %4:_(<2 x s8>) = G_BITCAST %3
3158 // %1:_(<4 x s16>) = G_CONCAT_VECTORS %3, %4
Sander de Smalend5e14ba2021-06-24 09:58:21 +01003159 DstCastTy = LLT::fixed_vector(NumDstElt / NumSrcElt, DstEltTy);
Matt Arsenault33e90862020-06-09 11:19:12 -04003160 SrcPartTy = SrcEltTy;
3161 } else if (NumSrcElt > NumDstElt) { // Source element type is smaller.
3162 //
3163 // %1:_(<2 x s16>) = G_BITCAST %0:_(<4 x s8>)
3164 //
3165 // =>
3166 //
3167 // %2:_(<2 x s8>), %3:_(<2 x s8>) = G_UNMERGE_VALUES %0
3168 // %3:_(s16) = G_BITCAST %2
3169 // %4:_(s16) = G_BITCAST %3
3170 // %1:_(<2 x s16>) = G_BUILD_VECTOR %3, %4
Sander de Smalend5e14ba2021-06-24 09:58:21 +01003171 SrcPartTy = LLT::fixed_vector(NumSrcElt / NumDstElt, SrcEltTy);
Matt Arsenault33e90862020-06-09 11:19:12 -04003172 DstCastTy = DstEltTy;
3173 }
3174
3175 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcPartTy);
3176 for (Register &SrcReg : SrcRegs)
3177 SrcReg = MIRBuilder.buildBitcast(DstCastTy, SrcReg).getReg(0);
3178 } else
3179 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcEltTy);
3180
Diana Picusf95a5fb2023-01-09 11:59:00 +01003181 MIRBuilder.buildMergeLikeInstr(Dst, SrcRegs);
Matt Arsenault936483f2020-01-09 21:53:28 -05003182 MI.eraseFromParent();
3183 return Legalized;
3184 }
3185
Matt Arsenault33e90862020-06-09 11:19:12 -04003186 if (DstTy.isVector()) {
Matt Arsenault936483f2020-01-09 21:53:28 -05003187 SmallVector<Register, 8> SrcRegs;
3188 getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType());
Diana Picusf95a5fb2023-01-09 11:59:00 +01003189 MIRBuilder.buildMergeLikeInstr(Dst, SrcRegs);
Matt Arsenault936483f2020-01-09 21:53:28 -05003190 MI.eraseFromParent();
3191 return Legalized;
3192 }
3193
3194 return UnableToLegalize;
3195}
3196
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04003197/// Figure out the bit offset into a register when coercing a vector index for
3198/// the wide element type. This is only for the case when promoting vector to
3199/// one with larger elements.
3200//
3201///
3202/// %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize))
3203/// %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize)
3204static Register getBitcastWiderVectorElementOffset(MachineIRBuilder &B,
3205 Register Idx,
3206 unsigned NewEltSize,
3207 unsigned OldEltSize) {
3208 const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
3209 LLT IdxTy = B.getMRI()->getType(Idx);
3210
3211 // Now figure out the amount we need to shift to get the target bits.
3212 auto OffsetMask = B.buildConstant(
Chris Lattner735f4672021-09-08 22:13:13 -07003213 IdxTy, ~(APInt::getAllOnes(IdxTy.getSizeInBits()) << Log2EltRatio));
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04003214 auto OffsetIdx = B.buildAnd(IdxTy, Idx, OffsetMask);
3215 return B.buildShl(IdxTy, OffsetIdx,
3216 B.buildConstant(IdxTy, Log2_32(OldEltSize))).getReg(0);
3217}
3218
Matt Arsenault212570a2020-06-15 11:54:49 -04003219/// Perform a G_EXTRACT_VECTOR_ELT in a different sized vector element. If this
3220/// is casting to a vector with a smaller element size, perform multiple element
3221/// extracts and merge the results. If this is coercing to a vector with larger
3222/// elements, index the bitcasted vector and extract the target element with bit
3223/// operations. This is intended to force the indexing in the native register
3224/// size for architectures that can dynamically index the register file.
3225LegalizerHelper::LegalizeResult
3226LegalizerHelper::bitcastExtractVectorElt(MachineInstr &MI, unsigned TypeIdx,
3227 LLT CastTy) {
3228 if (TypeIdx != 1)
3229 return UnableToLegalize;
3230
Amara Emerson719024a2023-02-23 16:35:39 -08003231 auto [Dst, DstTy, SrcVec, SrcVecTy, Idx, IdxTy] = MI.getFirst3RegLLTs();
Matt Arsenault212570a2020-06-15 11:54:49 -04003232
3233 LLT SrcEltTy = SrcVecTy.getElementType();
3234 unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1;
3235 unsigned OldNumElts = SrcVecTy.getNumElements();
3236
3237 LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy;
3238 Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0);
3239
3240 const unsigned NewEltSize = NewEltTy.getSizeInBits();
3241 const unsigned OldEltSize = SrcEltTy.getSizeInBits();
3242 if (NewNumElts > OldNumElts) {
3243 // Decreasing the vector element size
3244 //
3245 // e.g. i64 = extract_vector_elt x:v2i64, y:i32
3246 // =>
3247 // v4i32:castx = bitcast x:v2i64
3248 //
3249 // i64 = bitcast
3250 // (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))),
3251 // (i32 (extract_vector_elt castx, (2 * y + 1)))
3252 //
3253 if (NewNumElts % OldNumElts != 0)
3254 return UnableToLegalize;
3255
3256 // Type of the intermediate result vector.
3257 const unsigned NewEltsPerOldElt = NewNumElts / OldNumElts;
Sander de Smalen968980e2021-06-25 08:25:41 +01003258 LLT MidTy =
3259 LLT::scalarOrVector(ElementCount::getFixed(NewEltsPerOldElt), NewEltTy);
Matt Arsenault212570a2020-06-15 11:54:49 -04003260
3261 auto NewEltsPerOldEltK = MIRBuilder.buildConstant(IdxTy, NewEltsPerOldElt);
3262
3263 SmallVector<Register, 8> NewOps(NewEltsPerOldElt);
3264 auto NewBaseIdx = MIRBuilder.buildMul(IdxTy, Idx, NewEltsPerOldEltK);
3265
3266 for (unsigned I = 0; I < NewEltsPerOldElt; ++I) {
3267 auto IdxOffset = MIRBuilder.buildConstant(IdxTy, I);
3268 auto TmpIdx = MIRBuilder.buildAdd(IdxTy, NewBaseIdx, IdxOffset);
3269 auto Elt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, TmpIdx);
3270 NewOps[I] = Elt.getReg(0);
3271 }
3272
3273 auto NewVec = MIRBuilder.buildBuildVector(MidTy, NewOps);
3274 MIRBuilder.buildBitcast(Dst, NewVec);
3275 MI.eraseFromParent();
3276 return Legalized;
3277 }
3278
3279 if (NewNumElts < OldNumElts) {
3280 if (NewEltSize % OldEltSize != 0)
3281 return UnableToLegalize;
3282
3283 // This only depends on powers of 2 because we use bit tricks to figure out
3284 // the bit offset we need to shift to get the target element. A general
3285 // expansion could emit division/multiply.
3286 if (!isPowerOf2_32(NewEltSize / OldEltSize))
3287 return UnableToLegalize;
3288
3289 // Increasing the vector element size.
3290 // %elt:_(small_elt) = G_EXTRACT_VECTOR_ELT %vec:_(<N x small_elt>), %idx
3291 //
3292 // =>
3293 //
3294 // %cast = G_BITCAST %vec
3295 // %scaled_idx = G_LSHR %idx, Log2(DstEltSize / SrcEltSize)
3296 // %wide_elt = G_EXTRACT_VECTOR_ELT %cast, %scaled_idx
3297 // %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize))
3298 // %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize)
3299 // %elt_bits = G_LSHR %wide_elt, %offset_bits
3300 // %elt = G_TRUNC %elt_bits
3301
3302 const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
3303 auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio);
3304
3305 // Divide to get the index in the wider element type.
3306 auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio);
3307
3308 Register WideElt = CastVec;
3309 if (CastTy.isVector()) {
3310 WideElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec,
3311 ScaledIdx).getReg(0);
3312 }
3313
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04003314 // Compute the bit offset into the register of the target element.
3315 Register OffsetBits = getBitcastWiderVectorElementOffset(
3316 MIRBuilder, Idx, NewEltSize, OldEltSize);
Matt Arsenault212570a2020-06-15 11:54:49 -04003317
3318 // Shift the wide element to get the target element.
3319 auto ExtractedBits = MIRBuilder.buildLShr(NewEltTy, WideElt, OffsetBits);
3320 MIRBuilder.buildTrunc(Dst, ExtractedBits);
3321 MI.eraseFromParent();
3322 return Legalized;
3323 }
3324
3325 return UnableToLegalize;
3326}
3327
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04003328/// Emit code to insert \p InsertReg into \p TargetRet at \p OffsetBits in \p
3329/// TargetReg, while preserving other bits in \p TargetReg.
3330///
3331/// (InsertReg << Offset) | (TargetReg & ~(-1 >> InsertReg.size()) << Offset)
3332static Register buildBitFieldInsert(MachineIRBuilder &B,
3333 Register TargetReg, Register InsertReg,
3334 Register OffsetBits) {
3335 LLT TargetTy = B.getMRI()->getType(TargetReg);
3336 LLT InsertTy = B.getMRI()->getType(InsertReg);
3337 auto ZextVal = B.buildZExt(TargetTy, InsertReg);
3338 auto ShiftedInsertVal = B.buildShl(TargetTy, ZextVal, OffsetBits);
3339
3340 // Produce a bitmask of the value to insert
3341 auto EltMask = B.buildConstant(
3342 TargetTy, APInt::getLowBitsSet(TargetTy.getSizeInBits(),
3343 InsertTy.getSizeInBits()));
3344 // Shift it into position
3345 auto ShiftedMask = B.buildShl(TargetTy, EltMask, OffsetBits);
3346 auto InvShiftedMask = B.buildNot(TargetTy, ShiftedMask);
3347
3348 // Clear out the bits in the wide element
3349 auto MaskedOldElt = B.buildAnd(TargetTy, TargetReg, InvShiftedMask);
3350
3351 // The value to insert has all zeros already, so stick it into the masked
3352 // wide element.
3353 return B.buildOr(TargetTy, MaskedOldElt, ShiftedInsertVal).getReg(0);
3354}
3355
3356/// Perform a G_INSERT_VECTOR_ELT in a different sized vector element. If this
3357/// is increasing the element size, perform the indexing in the target element
3358/// type, and use bit operations to insert at the element position. This is
3359/// intended for architectures that can dynamically index the register file and
3360/// want to force indexing in the native register size.
3361LegalizerHelper::LegalizeResult
3362LegalizerHelper::bitcastInsertVectorElt(MachineInstr &MI, unsigned TypeIdx,
3363 LLT CastTy) {
3364 if (TypeIdx != 0)
3365 return UnableToLegalize;
3366
Amara Emerson719024a2023-02-23 16:35:39 -08003367 auto [Dst, DstTy, SrcVec, SrcVecTy, Val, ValTy, Idx, IdxTy] =
3368 MI.getFirst4RegLLTs();
3369 LLT VecTy = DstTy;
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04003370
3371 LLT VecEltTy = VecTy.getElementType();
3372 LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy;
3373 const unsigned NewEltSize = NewEltTy.getSizeInBits();
3374 const unsigned OldEltSize = VecEltTy.getSizeInBits();
3375
3376 unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1;
3377 unsigned OldNumElts = VecTy.getNumElements();
3378
3379 Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0);
3380 if (NewNumElts < OldNumElts) {
3381 if (NewEltSize % OldEltSize != 0)
3382 return UnableToLegalize;
3383
3384 // This only depends on powers of 2 because we use bit tricks to figure out
3385 // the bit offset we need to shift to get the target element. A general
3386 // expansion could emit division/multiply.
3387 if (!isPowerOf2_32(NewEltSize / OldEltSize))
3388 return UnableToLegalize;
3389
3390 const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
3391 auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio);
3392
3393 // Divide to get the index in the wider element type.
3394 auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio);
3395
3396 Register ExtractedElt = CastVec;
3397 if (CastTy.isVector()) {
3398 ExtractedElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec,
3399 ScaledIdx).getReg(0);
3400 }
3401
3402 // Compute the bit offset into the register of the target element.
3403 Register OffsetBits = getBitcastWiderVectorElementOffset(
3404 MIRBuilder, Idx, NewEltSize, OldEltSize);
3405
3406 Register InsertedElt = buildBitFieldInsert(MIRBuilder, ExtractedElt,
3407 Val, OffsetBits);
3408 if (CastTy.isVector()) {
3409 InsertedElt = MIRBuilder.buildInsertVectorElement(
3410 CastTy, CastVec, InsertedElt, ScaledIdx).getReg(0);
3411 }
3412
3413 MIRBuilder.buildBitcast(Dst, InsertedElt);
3414 MI.eraseFromParent();
3415 return Legalized;
3416 }
3417
3418 return UnableToLegalize;
3419}
3420
chuongg30d5db4e2024-07-15 12:00:47 +01003421// This attempts to handle G_CONCAT_VECTORS with illegal operands, particularly
3422// those that have smaller than legal operands.
3423//
3424// <16 x s8> = G_CONCAT_VECTORS <4 x s8>, <4 x s8>, <4 x s8>, <4 x s8>
3425//
3426// ===>
3427//
3428// s32 = G_BITCAST <4 x s8>
3429// s32 = G_BITCAST <4 x s8>
3430// s32 = G_BITCAST <4 x s8>
3431// s32 = G_BITCAST <4 x s8>
3432// <4 x s32> = G_BUILD_VECTOR s32, s32, s32, s32
3433// <16 x s8> = G_BITCAST <4 x s32>
3434LegalizerHelper::LegalizeResult
3435LegalizerHelper::bitcastConcatVector(MachineInstr &MI, unsigned TypeIdx,
3436 LLT CastTy) {
3437 // Convert it to CONCAT instruction
3438 auto ConcatMI = dyn_cast<GConcatVectors>(&MI);
3439 if (!ConcatMI) {
3440 return UnableToLegalize;
3441 }
3442
3443 // Check if bitcast is Legal
3444 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
3445 LLT SrcScalTy = LLT::scalar(SrcTy.getSizeInBits());
3446
3447 // Check if the build vector is Legal
3448 if (!LI.isLegal({TargetOpcode::G_BUILD_VECTOR, {CastTy, SrcScalTy}})) {
3449 return UnableToLegalize;
3450 }
3451
3452 // Bitcast the sources
3453 SmallVector<Register> BitcastRegs;
3454 for (unsigned i = 0; i < ConcatMI->getNumSources(); i++) {
3455 BitcastRegs.push_back(
3456 MIRBuilder.buildBitcast(SrcScalTy, ConcatMI->getSourceReg(i))
3457 .getReg(0));
3458 }
3459
3460 // Build the scalar values into a vector
3461 Register BuildReg =
3462 MIRBuilder.buildBuildVector(CastTy, BitcastRegs).getReg(0);
3463 MIRBuilder.buildBitcast(DstReg, BuildReg);
3464
3465 MI.eraseFromParent();
3466 return Legalized;
3467}
3468
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003469LegalizerHelper::LegalizeResult LegalizerHelper::lowerLoad(GAnyLoad &LoadMI) {
Matt Arsenault54615ec2020-07-31 10:09:00 -04003470 // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003471 Register DstReg = LoadMI.getDstReg();
3472 Register PtrReg = LoadMI.getPointerReg();
Matt Arsenault54615ec2020-07-31 10:09:00 -04003473 LLT DstTy = MRI.getType(DstReg);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003474 MachineMemOperand &MMO = LoadMI.getMMO();
Matt Arsenaulta601b302021-06-08 17:11:12 -04003475 LLT MemTy = MMO.getMemoryType();
3476 MachineFunction &MF = MIRBuilder.getMF();
Matt Arsenaulta601b302021-06-08 17:11:12 -04003477
3478 unsigned MemSizeInBits = MemTy.getSizeInBits();
3479 unsigned MemStoreSizeInBits = 8 * MemTy.getSizeInBytes();
3480
3481 if (MemSizeInBits != MemStoreSizeInBits) {
Matt Arsenaulte46badd2021-07-26 14:10:26 -04003482 if (MemTy.isVector())
3483 return UnableToLegalize;
3484
Matt Arsenaulta601b302021-06-08 17:11:12 -04003485 // Promote to a byte-sized load if not loading an integral number of
3486 // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
3487 LLT WideMemTy = LLT::scalar(MemStoreSizeInBits);
3488 MachineMemOperand *NewMMO =
3489 MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideMemTy);
3490
3491 Register LoadReg = DstReg;
3492 LLT LoadTy = DstTy;
3493
3494 // If this wasn't already an extending load, we need to widen the result
3495 // register to avoid creating a load with a narrower result than the source.
3496 if (MemStoreSizeInBits > DstTy.getSizeInBits()) {
3497 LoadTy = WideMemTy;
3498 LoadReg = MRI.createGenericVirtualRegister(WideMemTy);
3499 }
3500
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003501 if (isa<GSExtLoad>(LoadMI)) {
Matt Arsenaulta601b302021-06-08 17:11:12 -04003502 auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO);
3503 MIRBuilder.buildSExtInReg(LoadReg, NewLoad, MemSizeInBits);
Matt Arsenaultd1f97a32022-04-10 19:50:47 -04003504 } else if (isa<GZExtLoad>(LoadMI) || WideMemTy == LoadTy) {
Matt Arsenaulta601b302021-06-08 17:11:12 -04003505 auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO);
3506 // The extra bits are guaranteed to be zero, since we stored them that
3507 // way. A zext load from Wide thus automatically gives zext from MemVT.
3508 MIRBuilder.buildAssertZExt(LoadReg, NewLoad, MemSizeInBits);
3509 } else {
3510 MIRBuilder.buildLoad(LoadReg, PtrReg, *NewMMO);
3511 }
3512
3513 if (DstTy != LoadTy)
3514 MIRBuilder.buildTrunc(DstReg, LoadReg);
3515
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003516 LoadMI.eraseFromParent();
Matt Arsenaulta601b302021-06-08 17:11:12 -04003517 return Legalized;
3518 }
Matt Arsenault54615ec2020-07-31 10:09:00 -04003519
Matt Arsenault47269da2021-06-10 09:28:20 -04003520 // Big endian lowering not implemented.
3521 if (MIRBuilder.getDataLayout().isBigEndian())
Matt Arsenault9d7299b2021-06-09 21:22:00 -04003522 return UnableToLegalize;
Matt Arsenault54615ec2020-07-31 10:09:00 -04003523
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003524 // This load needs splitting into power of 2 sized loads.
3525 //
Matt Arsenault47269da2021-06-10 09:28:20 -04003526 // Our strategy here is to generate anyextending loads for the smaller
3527 // types up to next power-2 result type, and then combine the two larger
3528 // result values together, before truncating back down to the non-pow-2
3529 // type.
3530 // E.g. v1 = i24 load =>
3531 // v2 = i32 zextload (2 byte)
3532 // v3 = i32 load (1 byte)
3533 // v4 = i32 shl v3, 16
3534 // v5 = i32 or v4, v2
3535 // v1 = i24 trunc v5
3536 // By doing this we generate the correct truncate which should get
3537 // combined away as an artifact with a matching extend.
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003538
3539 uint64_t LargeSplitSize, SmallSplitSize;
3540
3541 if (!isPowerOf2_32(MemSizeInBits)) {
Matt Arsenaulte46badd2021-07-26 14:10:26 -04003542 // This load needs splitting into power of 2 sized loads.
Kazu Hirataf20b5072023-01-28 09:06:31 -08003543 LargeSplitSize = llvm::bit_floor(MemSizeInBits);
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003544 SmallSplitSize = MemSizeInBits - LargeSplitSize;
3545 } else {
Matt Arsenaulte46badd2021-07-26 14:10:26 -04003546 // This is already a power of 2, but we still need to split this in half.
3547 //
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003548 // Assume we're being asked to decompose an unaligned load.
3549 // TODO: If this requires multiple splits, handle them all at once.
3550 auto &Ctx = MF.getFunction().getContext();
3551 if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO))
3552 return UnableToLegalize;
3553
3554 SmallSplitSize = LargeSplitSize = MemSizeInBits / 2;
3555 }
Matt Arsenault54615ec2020-07-31 10:09:00 -04003556
Matt Arsenaulte46badd2021-07-26 14:10:26 -04003557 if (MemTy.isVector()) {
3558 // TODO: Handle vector extloads
3559 if (MemTy != DstTy)
3560 return UnableToLegalize;
3561
3562 // TODO: We can do better than scalarizing the vector and at least split it
3563 // in half.
3564 return reduceLoadStoreWidth(LoadMI, 0, DstTy.getElementType());
3565 }
3566
Matt Arsenault47269da2021-06-10 09:28:20 -04003567 MachineMemOperand *LargeMMO =
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003568 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
3569 MachineMemOperand *SmallMMO =
3570 MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003571
Matt Arsenault47269da2021-06-10 09:28:20 -04003572 LLT PtrTy = MRI.getType(PtrReg);
3573 unsigned AnyExtSize = PowerOf2Ceil(DstTy.getSizeInBits());
3574 LLT AnyExtTy = LLT::scalar(AnyExtSize);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003575 auto LargeLoad = MIRBuilder.buildLoadInstr(TargetOpcode::G_ZEXTLOAD, AnyExtTy,
3576 PtrReg, *LargeMMO);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003577
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003578 auto OffsetCst = MIRBuilder.buildConstant(LLT::scalar(PtrTy.getSizeInBits()),
3579 LargeSplitSize / 8);
Matt Arsenault47269da2021-06-10 09:28:20 -04003580 Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003581 auto SmallPtr = MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst);
3582 auto SmallLoad = MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), AnyExtTy,
3583 SmallPtr, *SmallMMO);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003584
Matt Arsenault47269da2021-06-10 09:28:20 -04003585 auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize);
3586 auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003587
Matt Arsenault47269da2021-06-10 09:28:20 -04003588 if (AnyExtTy == DstTy)
3589 MIRBuilder.buildOr(DstReg, Shift, LargeLoad);
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003590 else if (AnyExtTy.getSizeInBits() != DstTy.getSizeInBits()) {
Matt Arsenault9d7299b2021-06-09 21:22:00 -04003591 auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad);
3592 MIRBuilder.buildTrunc(DstReg, {Or});
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003593 } else {
3594 assert(DstTy.isPointer() && "expected pointer");
3595 auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad);
3596
3597 // FIXME: We currently consider this to be illegal for non-integral address
3598 // spaces, but we need still need a way to reinterpret the bits.
3599 MIRBuilder.buildIntToPtr(DstReg, Or);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003600 }
3601
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003602 LoadMI.eraseFromParent();
Matt Arsenault47269da2021-06-10 09:28:20 -04003603 return Legalized;
Matt Arsenault54615ec2020-07-31 10:09:00 -04003604}
3605
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003606LegalizerHelper::LegalizeResult LegalizerHelper::lowerStore(GStore &StoreMI) {
Matt Arsenault54615ec2020-07-31 10:09:00 -04003607 // Lower a non-power of 2 store into multiple pow-2 stores.
3608 // E.g. split an i24 store into an i16 store + i8 store.
3609 // We do this by first extending the stored value to the next largest power
3610 // of 2 type, and then using truncating stores to store the components.
3611 // By doing this, likewise with G_LOAD, generate an extend that can be
3612 // artifact-combined away instead of leaving behind extracts.
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003613 Register SrcReg = StoreMI.getValueReg();
3614 Register PtrReg = StoreMI.getPointerReg();
Matt Arsenault54615ec2020-07-31 10:09:00 -04003615 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenaulta601b302021-06-08 17:11:12 -04003616 MachineFunction &MF = MIRBuilder.getMF();
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003617 MachineMemOperand &MMO = **StoreMI.memoperands_begin();
Matt Arsenaulta601b302021-06-08 17:11:12 -04003618 LLT MemTy = MMO.getMemoryType();
3619
Matt Arsenaulta601b302021-06-08 17:11:12 -04003620 unsigned StoreWidth = MemTy.getSizeInBits();
3621 unsigned StoreSizeInBits = 8 * MemTy.getSizeInBytes();
3622
3623 if (StoreWidth != StoreSizeInBits) {
Matt Arsenaultebc17a02021-07-27 11:08:06 -04003624 if (SrcTy.isVector())
3625 return UnableToLegalize;
3626
Matt Arsenaulta601b302021-06-08 17:11:12 -04003627 // Promote to a byte-sized store with upper bits zero if not
3628 // storing an integral number of bytes. For example, promote
3629 // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
3630 LLT WideTy = LLT::scalar(StoreSizeInBits);
3631
3632 if (StoreSizeInBits > SrcTy.getSizeInBits()) {
3633 // Avoid creating a store with a narrower source than result.
3634 SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0);
3635 SrcTy = WideTy;
3636 }
3637
3638 auto ZextInReg = MIRBuilder.buildZExtInReg(SrcTy, SrcReg, StoreWidth);
3639
3640 MachineMemOperand *NewMMO =
3641 MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideTy);
3642 MIRBuilder.buildStore(ZextInReg, PtrReg, *NewMMO);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003643 StoreMI.eraseFromParent();
Matt Arsenaulta601b302021-06-08 17:11:12 -04003644 return Legalized;
3645 }
3646
Matt Arsenaultebc17a02021-07-27 11:08:06 -04003647 if (MemTy.isVector()) {
3648 // TODO: Handle vector trunc stores
3649 if (MemTy != SrcTy)
3650 return UnableToLegalize;
3651
3652 // TODO: We can do better than scalarizing the vector and at least split it
3653 // in half.
3654 return reduceLoadStoreWidth(StoreMI, 0, SrcTy.getElementType());
3655 }
3656
Matt Arsenaultbc2cb912021-07-26 19:41:48 -04003657 unsigned MemSizeInBits = MemTy.getSizeInBits();
3658 uint64_t LargeSplitSize, SmallSplitSize;
3659
3660 if (!isPowerOf2_32(MemSizeInBits)) {
Kazu Hirataf20b5072023-01-28 09:06:31 -08003661 LargeSplitSize = llvm::bit_floor<uint64_t>(MemTy.getSizeInBits());
Matt Arsenaultbc2cb912021-07-26 19:41:48 -04003662 SmallSplitSize = MemTy.getSizeInBits() - LargeSplitSize;
3663 } else {
3664 auto &Ctx = MF.getFunction().getContext();
3665 if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO))
3666 return UnableToLegalize; // Don't know what we're being asked to do.
3667
3668 SmallSplitSize = LargeSplitSize = MemSizeInBits / 2;
3669 }
Matt Arsenault54615ec2020-07-31 10:09:00 -04003670
Amara Emerson96378482021-07-16 12:56:11 -07003671 // Extend to the next pow-2. If this store was itself the result of lowering,
3672 // e.g. an s56 store being broken into s32 + s24, we might have a stored type
Matt Arsenaultbc2cb912021-07-26 19:41:48 -04003673 // that's wider than the stored size.
3674 unsigned AnyExtSize = PowerOf2Ceil(MemTy.getSizeInBits());
3675 const LLT NewSrcTy = LLT::scalar(AnyExtSize);
3676
3677 if (SrcTy.isPointer()) {
3678 const LLT IntPtrTy = LLT::scalar(SrcTy.getSizeInBits());
3679 SrcReg = MIRBuilder.buildPtrToInt(IntPtrTy, SrcReg).getReg(0);
3680 }
3681
Amara Emerson96378482021-07-16 12:56:11 -07003682 auto ExtVal = MIRBuilder.buildAnyExtOrTrunc(NewSrcTy, SrcReg);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003683
3684 // Obtain the smaller value by shifting away the larger value.
Amara Emerson96378482021-07-16 12:56:11 -07003685 auto ShiftAmt = MIRBuilder.buildConstant(NewSrcTy, LargeSplitSize);
3686 auto SmallVal = MIRBuilder.buildLShr(NewSrcTy, ExtVal, ShiftAmt);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003687
3688 // Generate the PtrAdd and truncating stores.
3689 LLT PtrTy = MRI.getType(PtrReg);
3690 auto OffsetCst = MIRBuilder.buildConstant(
3691 LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003692 auto SmallPtr =
Matt Arsenaultbc2cb912021-07-26 19:41:48 -04003693 MIRBuilder.buildPtrAdd(PtrTy, PtrReg, OffsetCst);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003694
Matt Arsenault54615ec2020-07-31 10:09:00 -04003695 MachineMemOperand *LargeMMO =
3696 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
3697 MachineMemOperand *SmallMMO =
3698 MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8);
Matt Arsenaultf6555b92021-06-07 14:11:52 -04003699 MIRBuilder.buildStore(ExtVal, PtrReg, *LargeMMO);
3700 MIRBuilder.buildStore(SmallVal, SmallPtr, *SmallMMO);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003701 StoreMI.eraseFromParent();
Matt Arsenault54615ec2020-07-31 10:09:00 -04003702 return Legalized;
3703}
3704
3705LegalizerHelper::LegalizeResult
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003706LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) {
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003707 switch (MI.getOpcode()) {
3708 case TargetOpcode::G_LOAD: {
3709 if (TypeIdx != 0)
3710 return UnableToLegalize;
Matt Arsenault92361252021-06-10 19:32:41 -04003711 MachineMemOperand &MMO = **MI.memoperands_begin();
3712
3713 // Not sure how to interpret a bitcast of an extending load.
3714 if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits())
3715 return UnableToLegalize;
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003716
3717 Observer.changingInstr(MI);
3718 bitcastDst(MI, CastTy, 0);
Matt Arsenault92361252021-06-10 19:32:41 -04003719 MMO.setType(CastTy);
Matt Arsenault70320762024-07-01 15:26:09 +02003720 // The range metadata is no longer valid when reinterpreted as a different
3721 // type.
3722 MMO.clearRanges();
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003723 Observer.changedInstr(MI);
3724 return Legalized;
3725 }
3726 case TargetOpcode::G_STORE: {
3727 if (TypeIdx != 0)
3728 return UnableToLegalize;
3729
Matt Arsenault92361252021-06-10 19:32:41 -04003730 MachineMemOperand &MMO = **MI.memoperands_begin();
3731
3732 // Not sure how to interpret a bitcast of a truncating store.
3733 if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits())
3734 return UnableToLegalize;
3735
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003736 Observer.changingInstr(MI);
3737 bitcastSrc(MI, CastTy, 0);
Matt Arsenault92361252021-06-10 19:32:41 -04003738 MMO.setType(CastTy);
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003739 Observer.changedInstr(MI);
3740 return Legalized;
3741 }
3742 case TargetOpcode::G_SELECT: {
3743 if (TypeIdx != 0)
3744 return UnableToLegalize;
3745
3746 if (MRI.getType(MI.getOperand(1).getReg()).isVector()) {
3747 LLVM_DEBUG(
3748 dbgs() << "bitcast action not implemented for vector select\n");
3749 return UnableToLegalize;
3750 }
3751
3752 Observer.changingInstr(MI);
3753 bitcastSrc(MI, CastTy, 2);
3754 bitcastSrc(MI, CastTy, 3);
3755 bitcastDst(MI, CastTy, 0);
3756 Observer.changedInstr(MI);
3757 return Legalized;
3758 }
3759 case TargetOpcode::G_AND:
3760 case TargetOpcode::G_OR:
3761 case TargetOpcode::G_XOR: {
3762 Observer.changingInstr(MI);
3763 bitcastSrc(MI, CastTy, 1);
3764 bitcastSrc(MI, CastTy, 2);
3765 bitcastDst(MI, CastTy, 0);
3766 Observer.changedInstr(MI);
3767 return Legalized;
3768 }
Matt Arsenault212570a2020-06-15 11:54:49 -04003769 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
3770 return bitcastExtractVectorElt(MI, TypeIdx, CastTy);
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04003771 case TargetOpcode::G_INSERT_VECTOR_ELT:
3772 return bitcastInsertVectorElt(MI, TypeIdx, CastTy);
chuongg30d5db4e2024-07-15 12:00:47 +01003773 case TargetOpcode::G_CONCAT_VECTORS:
3774 return bitcastConcatVector(MI, TypeIdx, CastTy);
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003775 default:
3776 return UnableToLegalize;
3777 }
3778}
3779
Matt Arsenault0da582d2020-07-19 09:56:15 -04003780// Legalize an instruction by changing the opcode in place.
3781void LegalizerHelper::changeOpcode(MachineInstr &MI, unsigned NewOpcode) {
3782 Observer.changingInstr(MI);
3783 MI.setDesc(MIRBuilder.getTII().get(NewOpcode));
3784 Observer.changedInstr(MI);
3785}
3786
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003787LegalizerHelper::LegalizeResult
Matt Arsenaulta1282922020-07-15 11:10:54 -04003788LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT LowerHintTy) {
Tim Northovercecee562016-08-26 17:46:13 +00003789 using namespace TargetOpcode;
Tim Northovercecee562016-08-26 17:46:13 +00003790
3791 switch(MI.getOpcode()) {
3792 default:
3793 return UnableToLegalize;
Chen Zheng6ee2f772022-12-12 09:53:53 +00003794 case TargetOpcode::G_FCONSTANT:
3795 return lowerFConstant(MI);
Matt Arsenault936483f2020-01-09 21:53:28 -05003796 case TargetOpcode::G_BITCAST:
3797 return lowerBitcast(MI);
Tim Northovercecee562016-08-26 17:46:13 +00003798 case TargetOpcode::G_SREM:
3799 case TargetOpcode::G_UREM: {
Matt Arsenaulta1282922020-07-15 11:10:54 -04003800 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003801 auto Quot =
3802 MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty},
3803 {MI.getOperand(1), MI.getOperand(2)});
Tim Northovercecee562016-08-26 17:46:13 +00003804
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003805 auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2));
3806 MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod);
Tim Northovercecee562016-08-26 17:46:13 +00003807 MI.eraseFromParent();
3808 return Legalized;
3809 }
Matt Arsenault34ed76e2019-10-16 20:46:32 +00003810 case TargetOpcode::G_SADDO:
3811 case TargetOpcode::G_SSUBO:
3812 return lowerSADDO_SSUBO(MI);
Pushpinder Singh41d66692020-08-10 05:47:50 -04003813 case TargetOpcode::G_UMULH:
3814 case TargetOpcode::G_SMULH:
3815 return lowerSMULH_UMULH(MI);
Tim Northover0a9b2792017-02-08 21:22:15 +00003816 case TargetOpcode::G_SMULO:
3817 case TargetOpcode::G_UMULO: {
3818 // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
3819 // result.
Amara Emerson719024a2023-02-23 16:35:39 -08003820 auto [Res, Overflow, LHS, RHS] = MI.getFirst4Regs();
Matt Arsenaulta1282922020-07-15 11:10:54 -04003821 LLT Ty = MRI.getType(Res);
Tim Northover0a9b2792017-02-08 21:22:15 +00003822
Tim Northover0a9b2792017-02-08 21:22:15 +00003823 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
3824 ? TargetOpcode::G_SMULH
3825 : TargetOpcode::G_UMULH;
3826
Jay Foadf465b1a2020-01-16 14:46:36 +00003827 Observer.changingInstr(MI);
3828 const auto &TII = MIRBuilder.getTII();
3829 MI.setDesc(TII.get(TargetOpcode::G_MUL));
Shengchen Kan37b37832022-03-16 20:21:25 +08003830 MI.removeOperand(1);
Jay Foadf465b1a2020-01-16 14:46:36 +00003831 Observer.changedInstr(MI);
3832
Jay Foadf465b1a2020-01-16 14:46:36 +00003833 auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS});
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003834 auto Zero = MIRBuilder.buildConstant(Ty, 0);
Amara Emerson9de62132018-01-03 04:56:56 +00003835
Amara Emerson1d54e752020-09-29 14:39:54 -07003836 // Move insert point forward so we can use the Res register if needed.
3837 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
3838
Amara Emerson9de62132018-01-03 04:56:56 +00003839 // For *signed* multiply, overflow is detected by checking:
3840 // (hi != (lo >> bitwidth-1))
3841 if (Opcode == TargetOpcode::G_SMULH) {
Jay Foadf465b1a2020-01-16 14:46:36 +00003842 auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1);
3843 auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt);
Amara Emerson9de62132018-01-03 04:56:56 +00003844 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted);
3845 } else {
3846 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
3847 }
Tim Northover0a9b2792017-02-08 21:22:15 +00003848 return Legalized;
3849 }
Volkan Keles5698b2a2017-03-08 18:09:14 +00003850 case TargetOpcode::G_FNEG: {
Amara Emerson719024a2023-02-23 16:35:39 -08003851 auto [Res, SubByReg] = MI.getFirst2Regs();
Matt Arsenaulta1282922020-07-15 11:10:54 -04003852 LLT Ty = MRI.getType(Res);
3853
Volkan Keles5698b2a2017-03-08 18:09:14 +00003854 // TODO: Handle vector types once we are able to
3855 // represent them.
3856 if (Ty.isVector())
3857 return UnableToLegalize;
Eli Friedman3f739f72020-09-23 14:10:33 -07003858 auto SignMask =
3859 MIRBuilder.buildConstant(Ty, APInt::getSignMask(Ty.getSizeInBits()));
Eli Friedman3f739f72020-09-23 14:10:33 -07003860 MIRBuilder.buildXor(Res, SubByReg, SignMask);
Volkan Keles5698b2a2017-03-08 18:09:14 +00003861 MI.eraseFromParent();
3862 return Legalized;
3863 }
Matt Arsenault1fe12992022-11-17 23:03:23 -08003864 case TargetOpcode::G_FSUB:
3865 case TargetOpcode::G_STRICT_FSUB: {
Amara Emerson719024a2023-02-23 16:35:39 -08003866 auto [Res, LHS, RHS] = MI.getFirst3Regs();
Matt Arsenaulta1282922020-07-15 11:10:54 -04003867 LLT Ty = MRI.getType(Res);
3868
Volkan Keles225921a2017-03-10 21:25:09 +00003869 // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)).
Matt Arsenault1fe12992022-11-17 23:03:23 -08003870 auto Neg = MIRBuilder.buildFNeg(Ty, RHS);
3871
3872 if (MI.getOpcode() == TargetOpcode::G_STRICT_FSUB)
3873 MIRBuilder.buildStrictFAdd(Res, LHS, Neg, MI.getFlags());
3874 else
3875 MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags());
3876
Volkan Keles225921a2017-03-10 21:25:09 +00003877 MI.eraseFromParent();
3878 return Legalized;
3879 }
Matt Arsenault4d339182019-09-13 00:44:35 +00003880 case TargetOpcode::G_FMAD:
3881 return lowerFMad(MI);
Matt Arsenault19a03502020-03-14 14:52:48 -04003882 case TargetOpcode::G_FFLOOR:
3883 return lowerFFloor(MI);
Sumanth Gundapanenifc832d52024-07-23 11:34:34 -05003884 case TargetOpcode::G_LROUND:
3885 case TargetOpcode::G_LLROUND: {
3886 Register DstReg = MI.getOperand(0).getReg();
3887 Register SrcReg = MI.getOperand(1).getReg();
3888 LLT SrcTy = MRI.getType(SrcReg);
3889 auto Round = MIRBuilder.buildInstr(TargetOpcode::G_INTRINSIC_ROUND, {SrcTy},
3890 {SrcReg});
3891 MIRBuilder.buildFPTOSI(DstReg, Round);
3892 MI.eraseFromParent();
3893 return Legalized;
3894 }
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05003895 case TargetOpcode::G_INTRINSIC_ROUND:
3896 return lowerIntrinsicRound(MI);
Acim-Maravicf3138522023-11-14 18:49:21 +01003897 case TargetOpcode::G_FRINT: {
Matt Arsenault0da582d2020-07-19 09:56:15 -04003898 // Since round even is the assumed rounding mode for unconstrained FP
3899 // operations, rint and roundeven are the same operation.
Acim-Maravicf3138522023-11-14 18:49:21 +01003900 changeOpcode(MI, TargetOpcode::G_INTRINSIC_ROUNDEVEN);
Matt Arsenault0da582d2020-07-19 09:56:15 -04003901 return Legalized;
3902 }
Daniel Sandersaef1dfc2017-11-30 20:11:42 +00003903 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
Amara Emerson719024a2023-02-23 16:35:39 -08003904 auto [OldValRes, SuccessRes, Addr, CmpVal, NewVal] = MI.getFirst5Regs();
Shilei Tian3a106e52024-03-29 15:59:50 -04003905 Register NewOldValRes = MRI.cloneVirtualRegister(OldValRes);
3906 MIRBuilder.buildAtomicCmpXchg(NewOldValRes, Addr, CmpVal, NewVal,
Daniel Sandersaef1dfc2017-11-30 20:11:42 +00003907 **MI.memoperands_begin());
Shilei Tian3a106e52024-03-29 15:59:50 -04003908 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, NewOldValRes, CmpVal);
3909 MIRBuilder.buildCopy(OldValRes, NewOldValRes);
Daniel Sandersaef1dfc2017-11-30 20:11:42 +00003910 MI.eraseFromParent();
3911 return Legalized;
3912 }
Daniel Sanders5eb9f582018-04-28 18:14:50 +00003913 case TargetOpcode::G_LOAD:
3914 case TargetOpcode::G_SEXTLOAD:
Matt Arsenault54615ec2020-07-31 10:09:00 -04003915 case TargetOpcode::G_ZEXTLOAD:
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003916 return lowerLoad(cast<GAnyLoad>(MI));
Matt Arsenault54615ec2020-07-31 10:09:00 -04003917 case TargetOpcode::G_STORE:
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003918 return lowerStore(cast<GStore>(MI));
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00003919 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
3920 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
3921 case TargetOpcode::G_CTLZ:
3922 case TargetOpcode::G_CTTZ:
3923 case TargetOpcode::G_CTPOP:
Matt Arsenaulta1282922020-07-15 11:10:54 -04003924 return lowerBitCount(MI);
Petar Avramovicbd395692019-02-26 17:22:42 +00003925 case G_UADDO: {
Amara Emerson719024a2023-02-23 16:35:39 -08003926 auto [Res, CarryOut, LHS, RHS] = MI.getFirst4Regs();
Petar Avramovicbd395692019-02-26 17:22:42 +00003927
Shilei Tian3a106e52024-03-29 15:59:50 -04003928 Register NewRes = MRI.cloneVirtualRegister(Res);
3929
3930 MIRBuilder.buildAdd(NewRes, LHS, RHS);
3931 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, NewRes, RHS);
3932
3933 MIRBuilder.buildCopy(Res, NewRes);
Petar Avramovicbd395692019-02-26 17:22:42 +00003934
3935 MI.eraseFromParent();
3936 return Legalized;
3937 }
Petar Avramovicb8276f22018-12-17 12:31:07 +00003938 case G_UADDE: {
Amara Emerson719024a2023-02-23 16:35:39 -08003939 auto [Res, CarryOut, LHS, RHS, CarryIn] = MI.getFirst5Regs();
Craig Topperebb2e5e2023-08-17 14:27:45 -07003940 const LLT CondTy = MRI.getType(CarryOut);
3941 const LLT Ty = MRI.getType(Res);
Petar Avramovicb8276f22018-12-17 12:31:07 +00003942
Shilei Tian3a106e52024-03-29 15:59:50 -04003943 Register NewRes = MRI.cloneVirtualRegister(Res);
3944
Craig Topperc6dee692023-08-17 20:32:37 -07003945 // Initial add of the two operands.
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003946 auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS);
Craig Topperc6dee692023-08-17 20:32:37 -07003947
3948 // Initial check for carry.
3949 auto Carry = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, TmpRes, LHS);
3950
3951 // Add the sum and the carry.
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003952 auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn);
Shilei Tian3a106e52024-03-29 15:59:50 -04003953 MIRBuilder.buildAdd(NewRes, TmpRes, ZExtCarryIn);
Craig Topperebb2e5e2023-08-17 14:27:45 -07003954
Craig Topperc6dee692023-08-17 20:32:37 -07003955 // Second check for carry. We can only carry if the initial sum is all 1s
3956 // and the carry is set, resulting in a new sum of 0.
3957 auto Zero = MIRBuilder.buildConstant(Ty, 0);
Shilei Tian3a106e52024-03-29 15:59:50 -04003958 auto ResEqZero =
3959 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, NewRes, Zero);
Craig Topperc6dee692023-08-17 20:32:37 -07003960 auto Carry2 = MIRBuilder.buildAnd(CondTy, ResEqZero, CarryIn);
3961 MIRBuilder.buildOr(CarryOut, Carry, Carry2);
Petar Avramovicb8276f22018-12-17 12:31:07 +00003962
Shilei Tian3a106e52024-03-29 15:59:50 -04003963 MIRBuilder.buildCopy(Res, NewRes);
3964
Petar Avramovicb8276f22018-12-17 12:31:07 +00003965 MI.eraseFromParent();
3966 return Legalized;
3967 }
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003968 case G_USUBO: {
Amara Emerson719024a2023-02-23 16:35:39 -08003969 auto [Res, BorrowOut, LHS, RHS] = MI.getFirst4Regs();
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003970
3971 MIRBuilder.buildSub(Res, LHS, RHS);
3972 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS);
3973
3974 MI.eraseFromParent();
3975 return Legalized;
3976 }
3977 case G_USUBE: {
Amara Emerson719024a2023-02-23 16:35:39 -08003978 auto [Res, BorrowOut, LHS, RHS, BorrowIn] = MI.getFirst5Regs();
Matt Arsenault6fc0d002020-02-26 17:21:10 -05003979 const LLT CondTy = MRI.getType(BorrowOut);
3980 const LLT Ty = MRI.getType(Res);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003981
Craig Topperc6dee692023-08-17 20:32:37 -07003982 // Initial subtract of the two operands.
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003983 auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS);
Craig Topperc6dee692023-08-17 20:32:37 -07003984
3985 // Initial check for borrow.
3986 auto Borrow = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, CondTy, TmpRes, LHS);
3987
3988 // Subtract the borrow from the first subtract.
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003989 auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003990 MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn);
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003991
Craig Topperc6dee692023-08-17 20:32:37 -07003992 // Second check for borrow. We can only borrow if the initial difference is
3993 // 0 and the borrow is set, resulting in a new difference of all 1s.
3994 auto Zero = MIRBuilder.buildConstant(Ty, 0);
3995 auto TmpResEqZero =
3996 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, TmpRes, Zero);
3997 auto Borrow2 = MIRBuilder.buildAnd(CondTy, TmpResEqZero, BorrowIn);
3998 MIRBuilder.buildOr(BorrowOut, Borrow, Borrow2);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003999
4000 MI.eraseFromParent();
4001 return Legalized;
4002 }
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004003 case G_UITOFP:
Matt Arsenaulta1282922020-07-15 11:10:54 -04004004 return lowerUITOFP(MI);
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004005 case G_SITOFP:
Matt Arsenaulta1282922020-07-15 11:10:54 -04004006 return lowerSITOFP(MI);
Petar Avramovic6412b562019-08-30 05:44:02 +00004007 case G_FPTOUI:
Matt Arsenaulta1282922020-07-15 11:10:54 -04004008 return lowerFPTOUI(MI);
Matt Arsenaultea956682020-01-04 17:09:48 -05004009 case G_FPTOSI:
4010 return lowerFPTOSI(MI);
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05004011 case G_FPTRUNC:
Matt Arsenaulta1282922020-07-15 11:10:54 -04004012 return lowerFPTRUNC(MI);
Matt Arsenault7cd8a022020-07-17 11:01:15 -04004013 case G_FPOWI:
4014 return lowerFPOWI(MI);
Matt Arsenault6f74f552019-07-01 17:18:03 +00004015 case G_SMIN:
4016 case G_SMAX:
4017 case G_UMIN:
4018 case G_UMAX:
Matt Arsenaulta1282922020-07-15 11:10:54 -04004019 return lowerMinMax(MI);
Thorsten Schütt2d2d6852024-07-23 10:12:28 +02004020 case G_SCMP:
4021 case G_UCMP:
4022 return lowerThreewayCompare(MI);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00004023 case G_FCOPYSIGN:
Matt Arsenaulta1282922020-07-15 11:10:54 -04004024 return lowerFCopySign(MI);
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00004025 case G_FMINNUM:
4026 case G_FMAXNUM:
4027 return lowerFMinNumMaxNum(MI);
Matt Arsenault69999602020-03-29 15:51:54 -04004028 case G_MERGE_VALUES:
4029 return lowerMergeValues(MI);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00004030 case G_UNMERGE_VALUES:
4031 return lowerUnmergeValues(MI);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00004032 case TargetOpcode::G_SEXT_INREG: {
4033 assert(MI.getOperand(2).isImm() && "Expected immediate");
4034 int64_t SizeInBits = MI.getOperand(2).getImm();
4035
Amara Emerson719024a2023-02-23 16:35:39 -08004036 auto [DstReg, SrcReg] = MI.getFirst2Regs();
Daniel Sanderse9a57c22019-08-09 21:11:20 +00004037 LLT DstTy = MRI.getType(DstReg);
4038 Register TmpRes = MRI.createGenericVirtualRegister(DstTy);
4039
4040 auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits);
Jay Foad63f73542020-01-16 12:37:00 +00004041 MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0));
4042 MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00004043 MI.eraseFromParent();
4044 return Legalized;
4045 }
Matt Arsenault0b7de792020-07-26 21:25:10 -04004046 case G_EXTRACT_VECTOR_ELT:
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04004047 case G_INSERT_VECTOR_ELT:
4048 return lowerExtractInsertVectorElt(MI);
Matt Arsenault690645b2019-08-13 16:09:07 +00004049 case G_SHUFFLE_VECTOR:
4050 return lowerShuffleVector(MI);
Lawrence Benson177ce192024-07-17 14:24:24 +02004051 case G_VECTOR_COMPRESS:
4052 return lowerVECTOR_COMPRESS(MI);
Amara Emersone20b91c2019-08-27 19:54:27 +00004053 case G_DYN_STACKALLOC:
4054 return lowerDynStackAlloc(MI);
Matt Arsenault1ca08082023-07-29 19:12:24 -04004055 case G_STACKSAVE:
4056 return lowerStackSave(MI);
4057 case G_STACKRESTORE:
4058 return lowerStackRestore(MI);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00004059 case G_EXTRACT:
4060 return lowerExtract(MI);
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00004061 case G_INSERT:
4062 return lowerInsert(MI);
Petar Avramovic94a24e72019-12-30 11:13:22 +01004063 case G_BSWAP:
4064 return lowerBswap(MI);
Petar Avramovic98f72a52019-12-30 18:06:29 +01004065 case G_BITREVERSE:
4066 return lowerBitreverse(MI);
Matt Arsenault0ea3c722019-12-27 19:26:51 -05004067 case G_READ_REGISTER:
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05004068 case G_WRITE_REGISTER:
4069 return lowerReadWriteRegister(MI);
Jay Foadb35833b2020-07-12 14:18:45 -04004070 case G_UADDSAT:
4071 case G_USUBSAT: {
4072 // Try to make a reasonable guess about which lowering strategy to use. The
4073 // target can override this with custom lowering and calling the
4074 // implementation functions.
4075 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
AtariDreamsd5829582024-05-28 12:25:43 -04004076 if (LI.isLegalOrCustom({G_UMIN, Ty}))
Jay Foadb35833b2020-07-12 14:18:45 -04004077 return lowerAddSubSatToMinMax(MI);
4078 return lowerAddSubSatToAddoSubo(MI);
4079 }
4080 case G_SADDSAT:
4081 case G_SSUBSAT: {
4082 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
4083
4084 // FIXME: It would probably make more sense to see if G_SADDO is preferred,
4085 // since it's a shorter expansion. However, we would need to figure out the
4086 // preferred boolean type for the carry out for the query.
4087 if (LI.isLegalOrCustom({G_SMIN, Ty}) && LI.isLegalOrCustom({G_SMAX, Ty}))
4088 return lowerAddSubSatToMinMax(MI);
4089 return lowerAddSubSatToAddoSubo(MI);
4090 }
Bevin Hansson5de6c562020-07-16 17:02:04 +02004091 case G_SSHLSAT:
4092 case G_USHLSAT:
4093 return lowerShlSat(MI);
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02004094 case G_ABS:
4095 return lowerAbsToAddXor(MI);
Amara Emerson08232192020-09-26 10:02:39 -07004096 case G_SELECT:
4097 return lowerSelect(MI);
Janek van Oirschot587747d2022-12-06 20:36:07 +00004098 case G_IS_FPCLASS:
4099 return lowerISFPCLASS(MI);
Christudasan Devadasan4c6ab482021-03-10 18:03:10 +05304100 case G_SDIVREM:
4101 case G_UDIVREM:
4102 return lowerDIVREM(MI);
Matt Arsenaultb24436a2020-03-19 22:48:13 -04004103 case G_FSHL:
4104 case G_FSHR:
4105 return lowerFunnelShift(MI);
Amara Emersonf5e9be62021-03-26 15:27:15 -07004106 case G_ROTL:
4107 case G_ROTR:
4108 return lowerRotate(MI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02004109 case G_MEMSET:
4110 case G_MEMCPY:
4111 case G_MEMMOVE:
4112 return lowerMemCpyFamily(MI);
4113 case G_MEMCPY_INLINE:
4114 return lowerMemcpyInline(MI);
Tuan Chuong Goha40c9842023-08-17 16:31:54 +01004115 case G_ZEXT:
4116 case G_SEXT:
4117 case G_ANYEXT:
4118 return lowerEXT(MI);
chuongg3d88d9832023-10-11 16:05:25 +01004119 case G_TRUNC:
4120 return lowerTRUNC(MI);
Amara Emerson95ac3d12021-08-18 00:19:58 -07004121 GISEL_VECREDUCE_CASES_NONSEQ
4122 return lowerVectorReduction(MI);
Michael Maitland6f9cb9a72023-12-08 13:24:27 -05004123 case G_VAARG:
4124 return lowerVAArg(MI);
Tim Northovercecee562016-08-26 17:46:13 +00004125 }
4126}
4127
Matt Arsenault0b7de792020-07-26 21:25:10 -04004128Align LegalizerHelper::getStackTemporaryAlignment(LLT Ty,
4129 Align MinAlign) const {
4130 // FIXME: We're missing a way to go back from LLT to llvm::Type to query the
4131 // datalayout for the preferred alignment. Also there should be a target hook
4132 // for this to allow targets to reduce the alignment and ignore the
4133 // datalayout. e.g. AMDGPU should always use a 4-byte alignment, regardless of
4134 // the type.
4135 return std::max(Align(PowerOf2Ceil(Ty.getSizeInBytes())), MinAlign);
4136}
4137
4138MachineInstrBuilder
4139LegalizerHelper::createStackTemporary(TypeSize Bytes, Align Alignment,
4140 MachinePointerInfo &PtrInfo) {
4141 MachineFunction &MF = MIRBuilder.getMF();
4142 const DataLayout &DL = MIRBuilder.getDataLayout();
4143 int FrameIdx = MF.getFrameInfo().CreateStackObject(Bytes, Alignment, false);
4144
4145 unsigned AddrSpace = DL.getAllocaAddrSpace();
4146 LLT FramePtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace));
4147
4148 PtrInfo = MachinePointerInfo::getFixedStack(MF, FrameIdx);
4149 return MIRBuilder.buildFrameIndex(FramePtrTy, FrameIdx);
4150}
4151
Owen Anderson44b717d2024-02-21 00:42:22 -05004152static Register clampVectorIndex(MachineIRBuilder &B, Register IdxReg,
4153 LLT VecTy) {
Matt Arsenault0b7de792020-07-26 21:25:10 -04004154 LLT IdxTy = B.getMRI()->getType(IdxReg);
4155 unsigned NElts = VecTy.getNumElements();
Owen Anderson44b717d2024-02-21 00:42:22 -05004156
4157 int64_t IdxVal;
4158 if (mi_match(IdxReg, *B.getMRI(), m_ICst(IdxVal))) {
4159 if (IdxVal < VecTy.getNumElements())
4160 return IdxReg;
4161 // If a constant index would be out of bounds, clamp it as well.
4162 }
4163
Matt Arsenault0b7de792020-07-26 21:25:10 -04004164 if (isPowerOf2_32(NElts)) {
4165 APInt Imm = APInt::getLowBitsSet(IdxTy.getSizeInBits(), Log2_32(NElts));
4166 return B.buildAnd(IdxTy, IdxReg, B.buildConstant(IdxTy, Imm)).getReg(0);
4167 }
4168
4169 return B.buildUMin(IdxTy, IdxReg, B.buildConstant(IdxTy, NElts - 1))
4170 .getReg(0);
4171}
4172
4173Register LegalizerHelper::getVectorElementPointer(Register VecPtr, LLT VecTy,
4174 Register Index) {
4175 LLT EltTy = VecTy.getElementType();
4176
4177 // Calculate the element offset and add it to the pointer.
4178 unsigned EltSize = EltTy.getSizeInBits() / 8; // FIXME: should be ABI size.
4179 assert(EltSize * 8 == EltTy.getSizeInBits() &&
4180 "Converting bits to bytes lost precision");
4181
Owen Anderson44b717d2024-02-21 00:42:22 -05004182 Index = clampVectorIndex(MIRBuilder, Index, VecTy);
Matt Arsenault0b7de792020-07-26 21:25:10 -04004183
Jay Foadfd3eaf72024-03-09 09:07:22 +00004184 // Convert index to the correct size for the address space.
4185 const DataLayout &DL = MIRBuilder.getDataLayout();
4186 unsigned AS = MRI.getType(VecPtr).getAddressSpace();
4187 unsigned IndexSizeInBits = DL.getIndexSize(AS) * 8;
4188 LLT IdxTy = MRI.getType(Index).changeElementSize(IndexSizeInBits);
4189 if (IdxTy != MRI.getType(Index))
4190 Index = MIRBuilder.buildSExtOrTrunc(IdxTy, Index).getReg(0);
4191
Matt Arsenault0b7de792020-07-26 21:25:10 -04004192 auto Mul = MIRBuilder.buildMul(IdxTy, Index,
4193 MIRBuilder.buildConstant(IdxTy, EltSize));
4194
4195 LLT PtrTy = MRI.getType(VecPtr);
4196 return MIRBuilder.buildPtrAdd(PtrTy, VecPtr, Mul).getReg(0);
4197}
4198
Fangrui Songea2d4c52021-12-24 00:55:54 -08004199#ifndef NDEBUG
Petar Avramovic29f88b92021-12-23 14:09:51 +01004200/// Check that all vector operands have same number of elements. Other operands
4201/// should be listed in NonVecOp.
4202static bool hasSameNumEltsOnAllVectorOperands(
4203 GenericMachineInstr &MI, MachineRegisterInfo &MRI,
4204 std::initializer_list<unsigned> NonVecOpIndices) {
4205 if (MI.getNumMemOperands() != 0)
4206 return false;
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004207
Petar Avramovic29f88b92021-12-23 14:09:51 +01004208 LLT VecTy = MRI.getType(MI.getReg(0));
4209 if (!VecTy.isVector())
4210 return false;
4211 unsigned NumElts = VecTy.getNumElements();
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004212
Petar Avramovic29f88b92021-12-23 14:09:51 +01004213 for (unsigned OpIdx = 1; OpIdx < MI.getNumOperands(); ++OpIdx) {
4214 MachineOperand &Op = MI.getOperand(OpIdx);
4215 if (!Op.isReg()) {
4216 if (!is_contained(NonVecOpIndices, OpIdx))
4217 return false;
4218 continue;
4219 }
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004220
Petar Avramovic29f88b92021-12-23 14:09:51 +01004221 LLT Ty = MRI.getType(Op.getReg());
4222 if (!Ty.isVector()) {
4223 if (!is_contained(NonVecOpIndices, OpIdx))
4224 return false;
Petar Avramovic29f88b92021-12-23 14:09:51 +01004225 continue;
4226 }
4227
4228 if (Ty.getNumElements() != NumElts)
4229 return false;
4230 }
4231
4232 return true;
4233}
Fangrui Songea2d4c52021-12-24 00:55:54 -08004234#endif
Petar Avramovic29f88b92021-12-23 14:09:51 +01004235
4236/// Fill \p DstOps with DstOps that have same number of elements combined as
4237/// the Ty. These DstOps have either scalar type when \p NumElts = 1 or are
4238/// vectors with \p NumElts elements. When Ty.getNumElements() is not multiple
4239/// of \p NumElts last DstOp (leftover) has fewer then \p NumElts elements.
4240static void makeDstOps(SmallVectorImpl<DstOp> &DstOps, LLT Ty,
4241 unsigned NumElts) {
4242 LLT LeftoverTy;
4243 assert(Ty.isVector() && "Expected vector type");
4244 LLT EltTy = Ty.getElementType();
4245 LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy);
4246 int NumParts, NumLeftover;
4247 std::tie(NumParts, NumLeftover) =
4248 getNarrowTypeBreakDown(Ty, NarrowTy, LeftoverTy);
4249
4250 assert(NumParts > 0 && "Error in getNarrowTypeBreakDown");
4251 for (int i = 0; i < NumParts; ++i) {
4252 DstOps.push_back(NarrowTy);
4253 }
4254
4255 if (LeftoverTy.isValid()) {
4256 assert(NumLeftover == 1 && "expected exactly one leftover");
4257 DstOps.push_back(LeftoverTy);
4258 }
4259}
4260
4261/// Operand \p Op is used on \p N sub-instructions. Fill \p Ops with \p N SrcOps
4262/// made from \p Op depending on operand type.
4263static void broadcastSrcOp(SmallVectorImpl<SrcOp> &Ops, unsigned N,
4264 MachineOperand &Op) {
4265 for (unsigned i = 0; i < N; ++i) {
4266 if (Op.isReg())
4267 Ops.push_back(Op.getReg());
4268 else if (Op.isImm())
4269 Ops.push_back(Op.getImm());
4270 else if (Op.isPredicate())
4271 Ops.push_back(static_cast<CmpInst::Predicate>(Op.getPredicate()));
4272 else
4273 llvm_unreachable("Unsupported type");
4274 }
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004275}
4276
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004277// Handle splitting vector operations which need to have the same number of
4278// elements in each type index, but each type index may have a different element
4279// type.
4280//
4281// e.g. <4 x s64> = G_SHL <4 x s64>, <4 x s32> ->
4282// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
4283// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
4284//
4285// Also handles some irregular breakdown cases, e.g.
4286// e.g. <3 x s64> = G_SHL <3 x s64>, <3 x s32> ->
4287// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
4288// s64 = G_SHL s64, s32
4289LegalizerHelper::LegalizeResult
4290LegalizerHelper::fewerElementsVectorMultiEltType(
Petar Avramovic29f88b92021-12-23 14:09:51 +01004291 GenericMachineInstr &MI, unsigned NumElts,
4292 std::initializer_list<unsigned> NonVecOpIndices) {
4293 assert(hasSameNumEltsOnAllVectorOperands(MI, MRI, NonVecOpIndices) &&
4294 "Non-compatible opcode or not specified non-vector operands");
4295 unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements();
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004296
Petar Avramovic29f88b92021-12-23 14:09:51 +01004297 unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs();
4298 unsigned NumDefs = MI.getNumDefs();
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004299
Petar Avramovic29f88b92021-12-23 14:09:51 +01004300 // Create DstOps (sub-vectors with NumElts elts + Leftover) for each output.
4301 // Build instructions with DstOps to use instruction found by CSE directly.
4302 // CSE copies found instruction into given vreg when building with vreg dest.
4303 SmallVector<SmallVector<DstOp, 8>, 2> OutputOpsPieces(NumDefs);
4304 // Output registers will be taken from created instructions.
4305 SmallVector<SmallVector<Register, 8>, 2> OutputRegs(NumDefs);
4306 for (unsigned i = 0; i < NumDefs; ++i) {
4307 makeDstOps(OutputOpsPieces[i], MRI.getType(MI.getReg(i)), NumElts);
4308 }
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004309
Petar Avramovic29f88b92021-12-23 14:09:51 +01004310 // Split vector input operands into sub-vectors with NumElts elts + Leftover.
4311 // Operands listed in NonVecOpIndices will be used as is without splitting;
4312 // examples: compare predicate in icmp and fcmp (op 1), vector select with i1
4313 // scalar condition (op 1), immediate in sext_inreg (op 2).
4314 SmallVector<SmallVector<SrcOp, 8>, 3> InputOpsPieces(NumInputs);
4315 for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands();
4316 ++UseIdx, ++UseNo) {
4317 if (is_contained(NonVecOpIndices, UseIdx)) {
4318 broadcastSrcOp(InputOpsPieces[UseNo], OutputOpsPieces[0].size(),
4319 MI.getOperand(UseIdx));
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004320 } else {
Petar Avramovic29f88b92021-12-23 14:09:51 +01004321 SmallVector<Register, 8> SplitPieces;
chuongg3fcfe1b62024-01-15 16:40:39 +00004322 extractVectorParts(MI.getReg(UseIdx), NumElts, SplitPieces, MIRBuilder,
4323 MRI);
Petar Avramovic29f88b92021-12-23 14:09:51 +01004324 for (auto Reg : SplitPieces)
4325 InputOpsPieces[UseNo].push_back(Reg);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004326 }
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004327 }
4328
Petar Avramovic29f88b92021-12-23 14:09:51 +01004329 unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0;
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004330
Petar Avramovic29f88b92021-12-23 14:09:51 +01004331 // Take i-th piece of each input operand split and build sub-vector/scalar
4332 // instruction. Set i-th DstOp(s) from OutputOpsPieces as destination(s).
4333 for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) {
4334 SmallVector<DstOp, 2> Defs;
4335 for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo)
4336 Defs.push_back(OutputOpsPieces[DstNo][i]);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004337
Petar Avramovic29f88b92021-12-23 14:09:51 +01004338 SmallVector<SrcOp, 3> Uses;
4339 for (unsigned InputNo = 0; InputNo < NumInputs; ++InputNo)
4340 Uses.push_back(InputOpsPieces[InputNo][i]);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004341
Petar Avramovic29f88b92021-12-23 14:09:51 +01004342 auto I = MIRBuilder.buildInstr(MI.getOpcode(), Defs, Uses, MI.getFlags());
4343 for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo)
4344 OutputRegs[DstNo].push_back(I.getReg(DstNo));
4345 }
Matt Arsenaultca676342019-01-25 02:36:32 +00004346
Petar Avramovic29f88b92021-12-23 14:09:51 +01004347 // Merge small outputs into MI's output for each def operand.
4348 if (NumLeftovers) {
4349 for (unsigned i = 0; i < NumDefs; ++i)
4350 mergeMixedSubvectors(MI.getReg(i), OutputRegs[i]);
Matt Arsenaultcbaada62019-02-02 23:29:55 +00004351 } else {
Petar Avramovic29f88b92021-12-23 14:09:51 +01004352 for (unsigned i = 0; i < NumDefs; ++i)
Diana Picusf95a5fb2023-01-09 11:59:00 +01004353 MIRBuilder.buildMergeLikeInstr(MI.getReg(i), OutputRegs[i]);
Matt Arsenaultca676342019-01-25 02:36:32 +00004354 }
4355
Matt Arsenault1b1e6852019-01-25 02:59:34 +00004356 MI.eraseFromParent();
4357 return Legalized;
4358}
4359
4360LegalizerHelper::LegalizeResult
Petar Avramovic29f88b92021-12-23 14:09:51 +01004361LegalizerHelper::fewerElementsVectorPhi(GenericMachineInstr &MI,
4362 unsigned NumElts) {
4363 unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements();
Matt Arsenault1b1e6852019-01-25 02:59:34 +00004364
Petar Avramovic29f88b92021-12-23 14:09:51 +01004365 unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs();
4366 unsigned NumDefs = MI.getNumDefs();
Matt Arsenault1b1e6852019-01-25 02:59:34 +00004367
Petar Avramovic29f88b92021-12-23 14:09:51 +01004368 SmallVector<DstOp, 8> OutputOpsPieces;
4369 SmallVector<Register, 8> OutputRegs;
4370 makeDstOps(OutputOpsPieces, MRI.getType(MI.getReg(0)), NumElts);
Matt Arsenault1b1e6852019-01-25 02:59:34 +00004371
Petar Avramovic29f88b92021-12-23 14:09:51 +01004372 // Instructions that perform register split will be inserted in basic block
4373 // where register is defined (basic block is in the next operand).
4374 SmallVector<SmallVector<Register, 8>, 3> InputOpsPieces(NumInputs / 2);
4375 for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands();
4376 UseIdx += 2, ++UseNo) {
4377 MachineBasicBlock &OpMBB = *MI.getOperand(UseIdx + 1).getMBB();
Amara Emerson53445f52022-11-13 01:43:04 -08004378 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward());
chuongg3fcfe1b62024-01-15 16:40:39 +00004379 extractVectorParts(MI.getReg(UseIdx), NumElts, InputOpsPieces[UseNo],
4380 MIRBuilder, MRI);
Petar Avramovic29f88b92021-12-23 14:09:51 +01004381 }
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004382
Petar Avramovic29f88b92021-12-23 14:09:51 +01004383 // Build PHIs with fewer elements.
4384 unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0;
4385 MIRBuilder.setInsertPt(*MI.getParent(), MI);
4386 for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) {
4387 auto Phi = MIRBuilder.buildInstr(TargetOpcode::G_PHI);
4388 Phi.addDef(
4389 MRI.createGenericVirtualRegister(OutputOpsPieces[i].getLLTTy(MRI)));
4390 OutputRegs.push_back(Phi.getReg(0));
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004391
Petar Avramovic29f88b92021-12-23 14:09:51 +01004392 for (unsigned j = 0; j < NumInputs / 2; ++j) {
4393 Phi.addUse(InputOpsPieces[j][i]);
4394 Phi.add(MI.getOperand(1 + j * 2 + 1));
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004395 }
4396 }
4397
Dávid Ferenc Szabó23470202024-04-15 11:01:55 +02004398 // Set the insert point after the existing PHIs
4399 MachineBasicBlock &MBB = *MI.getParent();
4400 MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI());
4401
Petar Avramovic29f88b92021-12-23 14:09:51 +01004402 // Merge small outputs into MI's def.
4403 if (NumLeftovers) {
4404 mergeMixedSubvectors(MI.getReg(0), OutputRegs);
4405 } else {
Diana Picusf95a5fb2023-01-09 11:59:00 +01004406 MIRBuilder.buildMergeLikeInstr(MI.getReg(0), OutputRegs);
Petar Avramovic29f88b92021-12-23 14:09:51 +01004407 }
4408
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004409 MI.eraseFromParent();
4410 return Legalized;
4411}
4412
4413LegalizerHelper::LegalizeResult
Matt Arsenault28215ca2019-08-13 16:26:28 +00004414LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI,
4415 unsigned TypeIdx,
4416 LLT NarrowTy) {
Matt Arsenault28215ca2019-08-13 16:26:28 +00004417 const int NumDst = MI.getNumOperands() - 1;
4418 const Register SrcReg = MI.getOperand(NumDst).getReg();
Petar Avramovic29f88b92021-12-23 14:09:51 +01004419 LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
Matt Arsenault28215ca2019-08-13 16:26:28 +00004420 LLT SrcTy = MRI.getType(SrcReg);
4421
Petar Avramovic29f88b92021-12-23 14:09:51 +01004422 if (TypeIdx != 1 || NarrowTy == DstTy)
Matt Arsenault28215ca2019-08-13 16:26:28 +00004423 return UnableToLegalize;
4424
Petar Avramovic29f88b92021-12-23 14:09:51 +01004425 // Requires compatible types. Otherwise SrcReg should have been defined by
4426 // merge-like instruction that would get artifact combined. Most likely
4427 // instruction that defines SrcReg has to perform more/fewer elements
4428 // legalization compatible with NarrowTy.
4429 assert(SrcTy.isVector() && NarrowTy.isVector() && "Expected vector types");
4430 assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type");
Matt Arsenault28215ca2019-08-13 16:26:28 +00004431
Petar Avramovic29f88b92021-12-23 14:09:51 +01004432 if ((SrcTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) ||
4433 (NarrowTy.getSizeInBits() % DstTy.getSizeInBits() != 0))
4434 return UnableToLegalize;
4435
4436 // This is most likely DstTy (smaller then register size) packed in SrcTy
4437 // (larger then register size) and since unmerge was not combined it will be
4438 // lowered to bit sequence extracts from register. Unpack SrcTy to NarrowTy
4439 // (register size) pieces first. Then unpack each of NarrowTy pieces to DstTy.
4440
4441 // %1:_(DstTy), %2, %3, %4 = G_UNMERGE_VALUES %0:_(SrcTy)
4442 //
4443 // %5:_(NarrowTy), %6 = G_UNMERGE_VALUES %0:_(SrcTy) - reg sequence
4444 // %1:_(DstTy), %2 = G_UNMERGE_VALUES %5:_(NarrowTy) - sequence of bits in reg
4445 // %3:_(DstTy), %4 = G_UNMERGE_VALUES %6:_(NarrowTy)
4446 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, SrcReg);
Matt Arsenault28215ca2019-08-13 16:26:28 +00004447 const int NumUnmerge = Unmerge->getNumOperands() - 1;
4448 const int PartsPerUnmerge = NumDst / NumUnmerge;
4449
4450 for (int I = 0; I != NumUnmerge; ++I) {
4451 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
4452
4453 for (int J = 0; J != PartsPerUnmerge; ++J)
4454 MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg());
4455 MIB.addUse(Unmerge.getReg(I));
4456 }
4457
4458 MI.eraseFromParent();
4459 return Legalized;
4460}
4461
Pushpinder Singhd0e54222021-03-09 06:10:00 +00004462LegalizerHelper::LegalizeResult
Matt Arsenault901e3312020-08-03 18:37:29 -04004463LegalizerHelper::fewerElementsVectorMerge(MachineInstr &MI, unsigned TypeIdx,
4464 LLT NarrowTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08004465 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramovic29f88b92021-12-23 14:09:51 +01004466 // Requires compatible types. Otherwise user of DstReg did not perform unmerge
4467 // that should have been artifact combined. Most likely instruction that uses
4468 // DstReg has to do more/fewer elements legalization compatible with NarrowTy.
4469 assert(DstTy.isVector() && NarrowTy.isVector() && "Expected vector types");
4470 assert((DstTy.getScalarType() == NarrowTy.getScalarType()) && "bad type");
4471 if (NarrowTy == SrcTy)
4472 return UnableToLegalize;
Matt Arsenault31adc282020-08-03 14:13:38 -04004473
Petar Avramovic29f88b92021-12-23 14:09:51 +01004474 // This attempts to lower part of LCMTy merge/unmerge sequence. Intended use
4475 // is for old mir tests. Since the changes to more/fewer elements it should no
4476 // longer be possible to generate MIR like this when starting from llvm-ir
4477 // because LCMTy approach was replaced with merge/unmerge to vector elements.
4478 if (TypeIdx == 1) {
4479 assert(SrcTy.isVector() && "Expected vector types");
4480 assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type");
4481 if ((DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) ||
4482 (NarrowTy.getNumElements() >= SrcTy.getNumElements()))
4483 return UnableToLegalize;
4484 // %2:_(DstTy) = G_CONCAT_VECTORS %0:_(SrcTy), %1:_(SrcTy)
4485 //
4486 // %3:_(EltTy), %4, %5 = G_UNMERGE_VALUES %0:_(SrcTy)
4487 // %6:_(EltTy), %7, %8 = G_UNMERGE_VALUES %1:_(SrcTy)
4488 // %9:_(NarrowTy) = G_BUILD_VECTOR %3:_(EltTy), %4
4489 // %10:_(NarrowTy) = G_BUILD_VECTOR %5:_(EltTy), %6
4490 // %11:_(NarrowTy) = G_BUILD_VECTOR %7:_(EltTy), %8
4491 // %2:_(DstTy) = G_CONCAT_VECTORS %9:_(NarrowTy), %10, %11
Matt Arsenault31adc282020-08-03 14:13:38 -04004492
Petar Avramovic29f88b92021-12-23 14:09:51 +01004493 SmallVector<Register, 8> Elts;
4494 LLT EltTy = MRI.getType(MI.getOperand(1).getReg()).getScalarType();
4495 for (unsigned i = 1; i < MI.getNumOperands(); ++i) {
4496 auto Unmerge = MIRBuilder.buildUnmerge(EltTy, MI.getOperand(i).getReg());
4497 for (unsigned j = 0; j < Unmerge->getNumDefs(); ++j)
4498 Elts.push_back(Unmerge.getReg(j));
4499 }
Matt Arsenault31adc282020-08-03 14:13:38 -04004500
Petar Avramovic29f88b92021-12-23 14:09:51 +01004501 SmallVector<Register, 8> NarrowTyElts;
4502 unsigned NumNarrowTyElts = NarrowTy.getNumElements();
4503 unsigned NumNarrowTyPieces = DstTy.getNumElements() / NumNarrowTyElts;
4504 for (unsigned i = 0, Offset = 0; i < NumNarrowTyPieces;
4505 ++i, Offset += NumNarrowTyElts) {
4506 ArrayRef<Register> Pieces(&Elts[Offset], NumNarrowTyElts);
Diana Picusf95a5fb2023-01-09 11:59:00 +01004507 NarrowTyElts.push_back(
4508 MIRBuilder.buildMergeLikeInstr(NarrowTy, Pieces).getReg(0));
Petar Avramovic29f88b92021-12-23 14:09:51 +01004509 }
Matt Arsenault31adc282020-08-03 14:13:38 -04004510
Diana Picusf95a5fb2023-01-09 11:59:00 +01004511 MIRBuilder.buildMergeLikeInstr(DstReg, NarrowTyElts);
Petar Avramovic29f88b92021-12-23 14:09:51 +01004512 MI.eraseFromParent();
4513 return Legalized;
4514 }
4515
4516 assert(TypeIdx == 0 && "Bad type index");
4517 if ((NarrowTy.getSizeInBits() % SrcTy.getSizeInBits() != 0) ||
4518 (DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0))
4519 return UnableToLegalize;
4520
4521 // This is most likely SrcTy (smaller then register size) packed in DstTy
4522 // (larger then register size) and since merge was not combined it will be
4523 // lowered to bit sequence packing into register. Merge SrcTy to NarrowTy
4524 // (register size) pieces first. Then merge each of NarrowTy pieces to DstTy.
4525
4526 // %0:_(DstTy) = G_MERGE_VALUES %1:_(SrcTy), %2, %3, %4
4527 //
4528 // %5:_(NarrowTy) = G_MERGE_VALUES %1:_(SrcTy), %2 - sequence of bits in reg
4529 // %6:_(NarrowTy) = G_MERGE_VALUES %3:_(SrcTy), %4
4530 // %0:_(DstTy) = G_MERGE_VALUES %5:_(NarrowTy), %6 - reg sequence
4531 SmallVector<Register, 8> NarrowTyElts;
4532 unsigned NumParts = DstTy.getNumElements() / NarrowTy.getNumElements();
4533 unsigned NumSrcElts = SrcTy.isVector() ? SrcTy.getNumElements() : 1;
4534 unsigned NumElts = NarrowTy.getNumElements() / NumSrcElts;
4535 for (unsigned i = 0; i < NumParts; ++i) {
4536 SmallVector<Register, 8> Sources;
4537 for (unsigned j = 0; j < NumElts; ++j)
4538 Sources.push_back(MI.getOperand(1 + i * NumElts + j).getReg());
Diana Picusf95a5fb2023-01-09 11:59:00 +01004539 NarrowTyElts.push_back(
4540 MIRBuilder.buildMergeLikeInstr(NarrowTy, Sources).getReg(0));
Petar Avramovic29f88b92021-12-23 14:09:51 +01004541 }
4542
Diana Picusf95a5fb2023-01-09 11:59:00 +01004543 MIRBuilder.buildMergeLikeInstr(DstReg, NarrowTyElts);
Matt Arsenault31adc282020-08-03 14:13:38 -04004544 MI.eraseFromParent();
4545 return Legalized;
4546}
4547
4548LegalizerHelper::LegalizeResult
Matt Arsenault5a15f662020-07-27 22:00:50 -04004549LegalizerHelper::fewerElementsVectorExtractInsertVectorElt(MachineInstr &MI,
4550 unsigned TypeIdx,
4551 LLT NarrowVecTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08004552 auto [DstReg, SrcVec] = MI.getFirst2Regs();
Matt Arsenault5a15f662020-07-27 22:00:50 -04004553 Register InsertVal;
4554 bool IsInsert = MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT;
4555
4556 assert((IsInsert ? TypeIdx == 0 : TypeIdx == 1) && "not a vector type index");
4557 if (IsInsert)
4558 InsertVal = MI.getOperand(2).getReg();
4559
4560 Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg();
Matt Arsenaulte0020152020-07-27 09:58:17 -04004561
4562 // TODO: Handle total scalarization case.
4563 if (!NarrowVecTy.isVector())
4564 return UnableToLegalize;
4565
Matt Arsenaulte0020152020-07-27 09:58:17 -04004566 LLT VecTy = MRI.getType(SrcVec);
4567
4568 // If the index is a constant, we can really break this down as you would
4569 // expect, and index into the target size pieces.
4570 int64_t IdxVal;
Petar Avramovicd477a7c2021-09-17 11:21:55 +02004571 auto MaybeCst = getIConstantVRegValWithLookThrough(Idx, MRI);
Amara Emerson59a4ee92021-05-26 23:28:44 -07004572 if (MaybeCst) {
4573 IdxVal = MaybeCst->Value.getSExtValue();
Matt Arsenaulte0020152020-07-27 09:58:17 -04004574 // Avoid out of bounds indexing the pieces.
4575 if (IdxVal >= VecTy.getNumElements()) {
4576 MIRBuilder.buildUndef(DstReg);
4577 MI.eraseFromParent();
4578 return Legalized;
4579 }
4580
4581 SmallVector<Register, 8> VecParts;
4582 LLT GCDTy = extractGCDType(VecParts, VecTy, NarrowVecTy, SrcVec);
4583
4584 // Build a sequence of NarrowTy pieces in VecParts for this operand.
Matt Arsenault5a15f662020-07-27 22:00:50 -04004585 LLT LCMTy = buildLCMMergePieces(VecTy, NarrowVecTy, GCDTy, VecParts,
4586 TargetOpcode::G_ANYEXT);
Matt Arsenaulte0020152020-07-27 09:58:17 -04004587
4588 unsigned NewNumElts = NarrowVecTy.getNumElements();
4589
4590 LLT IdxTy = MRI.getType(Idx);
4591 int64_t PartIdx = IdxVal / NewNumElts;
4592 auto NewIdx =
4593 MIRBuilder.buildConstant(IdxTy, IdxVal - NewNumElts * PartIdx);
4594
Matt Arsenault5a15f662020-07-27 22:00:50 -04004595 if (IsInsert) {
4596 LLT PartTy = MRI.getType(VecParts[PartIdx]);
4597
4598 // Use the adjusted index to insert into one of the subvectors.
4599 auto InsertPart = MIRBuilder.buildInsertVectorElement(
4600 PartTy, VecParts[PartIdx], InsertVal, NewIdx);
4601 VecParts[PartIdx] = InsertPart.getReg(0);
4602
4603 // Recombine the inserted subvector with the others to reform the result
4604 // vector.
4605 buildWidenedRemergeToDst(DstReg, LCMTy, VecParts);
4606 } else {
4607 MIRBuilder.buildExtractVectorElement(DstReg, VecParts[PartIdx], NewIdx);
4608 }
4609
Matt Arsenaulte0020152020-07-27 09:58:17 -04004610 MI.eraseFromParent();
4611 return Legalized;
4612 }
4613
Matt Arsenault5a15f662020-07-27 22:00:50 -04004614 // With a variable index, we can't perform the operation in a smaller type, so
Matt Arsenaulte0020152020-07-27 09:58:17 -04004615 // we're forced to expand this.
4616 //
4617 // TODO: We could emit a chain of compare/select to figure out which piece to
4618 // index.
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04004619 return lowerExtractInsertVectorElt(MI);
Matt Arsenaulte0020152020-07-27 09:58:17 -04004620}
4621
4622LegalizerHelper::LegalizeResult
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004623LegalizerHelper::reduceLoadStoreWidth(GLoadStore &LdStMI, unsigned TypeIdx,
Matt Arsenault7f09fd62019-02-05 00:26:12 +00004624 LLT NarrowTy) {
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004625 // FIXME: Don't know how to handle secondary types yet.
4626 if (TypeIdx != 0)
4627 return UnableToLegalize;
4628
Matt Arsenaultcfca2a72019-01-27 22:36:24 +00004629 // This implementation doesn't work for atomics. Give up instead of doing
4630 // something invalid.
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004631 if (LdStMI.isAtomic())
Matt Arsenaultcfca2a72019-01-27 22:36:24 +00004632 return UnableToLegalize;
4633
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004634 bool IsLoad = isa<GLoad>(LdStMI);
4635 Register ValReg = LdStMI.getReg(0);
4636 Register AddrReg = LdStMI.getPointerReg();
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004637 LLT ValTy = MRI.getType(ValReg);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004638
Matt Arsenaultc0ad75e2020-02-13 15:08:59 -05004639 // FIXME: Do we need a distinct NarrowMemory legalize action?
David Green601e1022024-03-17 18:15:56 +00004640 if (ValTy.getSizeInBits() != 8 * LdStMI.getMemSize().getValue()) {
Matt Arsenaultc0ad75e2020-02-13 15:08:59 -05004641 LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n");
4642 return UnableToLegalize;
4643 }
4644
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004645 int NumParts = -1;
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004646 int NumLeftover = -1;
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004647 LLT LeftoverTy;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004648 SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs;
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004649 if (IsLoad) {
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004650 std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004651 } else {
4652 if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs,
chuongg3fcfe1b62024-01-15 16:40:39 +00004653 NarrowLeftoverRegs, MIRBuilder, MRI)) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004654 NumParts = NarrowRegs.size();
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004655 NumLeftover = NarrowLeftoverRegs.size();
4656 }
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004657 }
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004658
4659 if (NumParts == -1)
4660 return UnableToLegalize;
4661
Matt Arsenault1ea182c2020-07-31 10:19:02 -04004662 LLT PtrTy = MRI.getType(AddrReg);
4663 const LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits());
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004664
4665 unsigned TotalSize = ValTy.getSizeInBits();
4666
4667 // Split the load/store into PartTy sized pieces starting at Offset. If this
4668 // is a load, return the new registers in ValRegs. For a store, each elements
4669 // of ValRegs should be PartTy. Returns the next offset that needs to be
4670 // handled.
Sheng146c7822022-02-07 19:04:27 -05004671 bool isBigEndian = MIRBuilder.getDataLayout().isBigEndian();
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004672 auto MMO = LdStMI.getMMO();
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004673 auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs,
Sheng146c7822022-02-07 19:04:27 -05004674 unsigned NumParts, unsigned Offset) -> unsigned {
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004675 MachineFunction &MF = MIRBuilder.getMF();
4676 unsigned PartSize = PartTy.getSizeInBits();
4677 for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize;
Sheng146c7822022-02-07 19:04:27 -05004678 ++Idx) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004679 unsigned ByteOffset = Offset / 8;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004680 Register NewAddrReg;
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004681
Daniel Sanderse74c5b92019-11-01 13:18:00 -07004682 MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004683
4684 MachineMemOperand *NewMMO =
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004685 MF.getMachineMemOperand(&MMO, ByteOffset, PartTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004686
4687 if (IsLoad) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004688 Register Dst = MRI.createGenericVirtualRegister(PartTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004689 ValRegs.push_back(Dst);
4690 MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO);
4691 } else {
4692 MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO);
4693 }
Sheng146c7822022-02-07 19:04:27 -05004694 Offset = isBigEndian ? Offset - PartSize : Offset + PartSize;
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004695 }
4696
4697 return Offset;
4698 };
4699
Sheng146c7822022-02-07 19:04:27 -05004700 unsigned Offset = isBigEndian ? TotalSize - NarrowTy.getSizeInBits() : 0;
4701 unsigned HandledOffset =
4702 splitTypePieces(NarrowTy, NarrowRegs, NumParts, Offset);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004703
4704 // Handle the rest of the register if this isn't an even type breakdown.
4705 if (LeftoverTy.isValid())
Sheng146c7822022-02-07 19:04:27 -05004706 splitTypePieces(LeftoverTy, NarrowLeftoverRegs, NumLeftover, HandledOffset);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004707
4708 if (IsLoad) {
4709 insertParts(ValReg, ValTy, NarrowTy, NarrowRegs,
4710 LeftoverTy, NarrowLeftoverRegs);
4711 }
4712
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004713 LdStMI.eraseFromParent();
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004714 return Legalized;
4715}
4716
4717LegalizerHelper::LegalizeResult
Tim Northover69fa84a2016-10-14 22:18:18 +00004718LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
4719 LLT NarrowTy) {
Matt Arsenault1b1e6852019-01-25 02:59:34 +00004720 using namespace TargetOpcode;
Petar Avramovic29f88b92021-12-23 14:09:51 +01004721 GenericMachineInstr &GMI = cast<GenericMachineInstr>(MI);
4722 unsigned NumElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
Volkan Keles574d7372018-12-14 22:11:20 +00004723
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004724 switch (MI.getOpcode()) {
4725 case G_IMPLICIT_DEF:
Matt Arsenaultce8a1f72020-02-15 20:24:36 -05004726 case G_TRUNC:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004727 case G_AND:
4728 case G_OR:
4729 case G_XOR:
4730 case G_ADD:
4731 case G_SUB:
4732 case G_MUL:
Matt Arsenault3e8bb7a2020-07-25 10:47:33 -04004733 case G_PTR_ADD:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004734 case G_SMULH:
4735 case G_UMULH:
4736 case G_FADD:
4737 case G_FMUL:
4738 case G_FSUB:
4739 case G_FNEG:
4740 case G_FABS:
Matt Arsenault9dba67f2019-02-11 17:05:20 +00004741 case G_FCANONICALIZE:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004742 case G_FDIV:
4743 case G_FREM:
4744 case G_FMA:
Matt Arsenaultcf103722019-09-06 20:49:10 +00004745 case G_FMAD:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004746 case G_FPOW:
4747 case G_FEXP:
4748 case G_FEXP2:
Matt Arsenaultb14e83d2023-08-12 07:20:00 -04004749 case G_FEXP10:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004750 case G_FLOG:
4751 case G_FLOG2:
4752 case G_FLOG10:
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04004753 case G_FLDEXP:
Jessica Paquetteba557672019-04-25 16:44:40 +00004754 case G_FNEARBYINT:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004755 case G_FCEIL:
Jessica Paquetteebdb0212019-02-11 17:22:58 +00004756 case G_FFLOOR:
Jessica Paquetted5c69e02019-04-19 23:41:52 +00004757 case G_FRINT:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004758 case G_INTRINSIC_ROUND:
Matt Arsenault0da582d2020-07-19 09:56:15 -04004759 case G_INTRINSIC_ROUNDEVEN:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004760 case G_INTRINSIC_TRUNC:
Jessica Paquette7db82d72019-01-28 18:34:18 +00004761 case G_FCOS:
4762 case G_FSIN:
Farzon Lotfi1d874332024-06-05 15:01:33 -04004763 case G_FTAN:
Farzon Lotfie2f463b2024-07-19 10:18:23 -04004764 case G_FACOS:
4765 case G_FASIN:
4766 case G_FATAN:
4767 case G_FCOSH:
4768 case G_FSINH:
4769 case G_FTANH:
Jessica Paquette22457f82019-01-30 21:03:52 +00004770 case G_FSQRT:
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00004771 case G_BSWAP:
Matt Arsenault5ff310e2019-09-04 20:46:15 +00004772 case G_BITREVERSE:
Amara Emersonae878da2019-04-10 23:06:08 +00004773 case G_SDIV:
Matt Arsenaultd12f2a22020-01-04 13:24:09 -05004774 case G_UDIV:
4775 case G_SREM:
4776 case G_UREM:
Christudasan Devadasan90d78402021-04-12 15:49:47 +05304777 case G_SDIVREM:
4778 case G_UDIVREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00004779 case G_SMIN:
4780 case G_SMAX:
4781 case G_UMIN:
4782 case G_UMAX:
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02004783 case G_ABS:
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00004784 case G_FMINNUM:
4785 case G_FMAXNUM:
4786 case G_FMINNUM_IEEE:
4787 case G_FMAXNUM_IEEE:
4788 case G_FMINIMUM:
4789 case G_FMAXIMUM:
Matt Arsenault4919f2e2020-03-19 21:25:27 -04004790 case G_FSHL:
4791 case G_FSHR:
Mirko Brkusanin5263bf52021-09-07 16:18:19 +02004792 case G_ROTL:
4793 case G_ROTR:
Dominik Montada55e3a7c2020-04-14 11:25:05 +02004794 case G_FREEZE:
Matt Arsenault23ec7732020-07-12 16:11:53 -04004795 case G_SADDSAT:
4796 case G_SSUBSAT:
4797 case G_UADDSAT:
4798 case G_USUBSAT:
Pushpinder Singhd0e54222021-03-09 06:10:00 +00004799 case G_UMULO:
4800 case G_SMULO:
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004801 case G_SHL:
4802 case G_LSHR:
4803 case G_ASHR:
Bevin Hansson5de6c562020-07-16 17:02:04 +02004804 case G_SSHLSAT:
4805 case G_USHLSAT:
Matt Arsenault75e30c42019-02-20 16:42:52 +00004806 case G_CTLZ:
4807 case G_CTLZ_ZERO_UNDEF:
4808 case G_CTTZ:
4809 case G_CTTZ_ZERO_UNDEF:
4810 case G_CTPOP:
Matt Arsenault1448f562019-05-17 12:19:52 +00004811 case G_FCOPYSIGN:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004812 case G_ZEXT:
4813 case G_SEXT:
4814 case G_ANYEXT:
4815 case G_FPEXT:
4816 case G_FPTRUNC:
4817 case G_SITOFP:
4818 case G_UITOFP:
4819 case G_FPTOSI:
4820 case G_FPTOUI:
Matt Arsenaultcbaada62019-02-02 23:29:55 +00004821 case G_INTTOPTR:
4822 case G_PTRTOINT:
Matt Arsenaulta8b43392019-02-08 02:40:47 +00004823 case G_ADDRSPACE_CAST:
Abinav Puthan Purayil898d5772022-03-31 16:33:28 +05304824 case G_UADDO:
4825 case G_USUBO:
4826 case G_UADDE:
4827 case G_USUBE:
4828 case G_SADDO:
4829 case G_SSUBO:
4830 case G_SADDE:
4831 case G_SSUBE:
Matt Arsenaultfe5b9a62020-05-31 13:23:20 -04004832 case G_STRICT_FADD:
Matt Arsenault1fe12992022-11-17 23:03:23 -08004833 case G_STRICT_FSUB:
Matt Arsenaultfe5b9a62020-05-31 13:23:20 -04004834 case G_STRICT_FMUL:
4835 case G_STRICT_FMA:
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04004836 case G_STRICT_FLDEXP:
Matt Arsenault003b58f2023-04-26 21:57:10 -04004837 case G_FFREXP:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004838 return fewerElementsVectorMultiEltType(GMI, NumElts);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004839 case G_ICMP:
4840 case G_FCMP:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004841 return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*cpm predicate*/});
Janek van Oirschot322966f2022-11-28 15:40:31 -05004842 case G_IS_FPCLASS:
4843 return fewerElementsVectorMultiEltType(GMI, NumElts, {2, 3 /*mask,fpsem*/});
Matt Arsenaultdc6c7852019-01-30 04:19:31 +00004844 case G_SELECT:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004845 if (MRI.getType(MI.getOperand(1).getReg()).isVector())
4846 return fewerElementsVectorMultiEltType(GMI, NumElts);
4847 return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*scalar cond*/});
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004848 case G_PHI:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004849 return fewerElementsVectorPhi(GMI, NumElts);
Matt Arsenault28215ca2019-08-13 16:26:28 +00004850 case G_UNMERGE_VALUES:
4851 return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy);
Matt Arsenault3cd39592019-10-09 22:44:43 +00004852 case G_BUILD_VECTOR:
Matt Arsenault901e3312020-08-03 18:37:29 -04004853 assert(TypeIdx == 0 && "not a vector type index");
4854 return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy);
Matt Arsenault31adc282020-08-03 14:13:38 -04004855 case G_CONCAT_VECTORS:
Matt Arsenault901e3312020-08-03 18:37:29 -04004856 if (TypeIdx != 1) // TODO: This probably does work as expected already.
4857 return UnableToLegalize;
4858 return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy);
Matt Arsenaulte0020152020-07-27 09:58:17 -04004859 case G_EXTRACT_VECTOR_ELT:
Matt Arsenault5a15f662020-07-27 22:00:50 -04004860 case G_INSERT_VECTOR_ELT:
4861 return fewerElementsVectorExtractInsertVectorElt(MI, TypeIdx, NarrowTy);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004862 case G_LOAD:
4863 case G_STORE:
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004864 return reduceLoadStoreWidth(cast<GLoadStore>(MI), TypeIdx, NarrowTy);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -05004865 case G_SEXT_INREG:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004866 return fewerElementsVectorMultiEltType(GMI, NumElts, {2 /*imm*/});
Amara Emersona35c2c72021-02-21 14:17:03 -08004867 GISEL_VECREDUCE_CASES_NONSEQ
4868 return fewerElementsVectorReductions(MI, TypeIdx, NarrowTy);
David Green77b124c2024-01-05 08:11:44 +00004869 case TargetOpcode::G_VECREDUCE_SEQ_FADD:
4870 case TargetOpcode::G_VECREDUCE_SEQ_FMUL:
4871 return fewerElementsVectorSeqReductions(MI, TypeIdx, NarrowTy);
Amara Emerson9f39ba12021-05-19 21:35:05 -07004872 case G_SHUFFLE_VECTOR:
4873 return fewerElementsVectorShuffle(MI, TypeIdx, NarrowTy);
David Green5550e9c2024-01-04 07:26:23 +00004874 case G_FPOWI:
4875 return fewerElementsVectorMultiEltType(GMI, NumElts, {2 /*pow*/});
chuongg30fb3d422024-02-21 13:24:45 +00004876 case G_BITCAST:
4877 return fewerElementsBitcast(MI, TypeIdx, NarrowTy);
Matt Arsenault401658c2024-04-24 12:25:02 +02004878 case G_INTRINSIC_FPTRUNC_ROUND:
4879 return fewerElementsVectorMultiEltType(GMI, NumElts, {2});
Tim Northover33b07d62016-07-22 20:03:43 +00004880 default:
4881 return UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +00004882 }
4883}
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004884
chuongg30fb3d422024-02-21 13:24:45 +00004885LegalizerHelper::LegalizeResult
4886LegalizerHelper::fewerElementsBitcast(MachineInstr &MI, unsigned int TypeIdx,
4887 LLT NarrowTy) {
4888 assert(MI.getOpcode() == TargetOpcode::G_BITCAST &&
4889 "Not a bitcast operation");
4890
4891 if (TypeIdx != 0)
4892 return UnableToLegalize;
4893
4894 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
4895
4896 unsigned SrcScalSize = SrcTy.getScalarSizeInBits();
4897 LLT SrcNarrowTy =
4898 LLT::fixed_vector(NarrowTy.getSizeInBits() / SrcScalSize, SrcScalSize);
4899
4900 // Split the Src and Dst Reg into smaller registers
4901 SmallVector<Register> SrcVRegs, BitcastVRegs;
4902 if (extractGCDType(SrcVRegs, DstTy, SrcNarrowTy, SrcReg) != SrcNarrowTy)
4903 return UnableToLegalize;
4904
4905 // Build new smaller bitcast instructions
4906 // Not supporting Leftover types for now but will have to
4907 for (unsigned i = 0; i < SrcVRegs.size(); i++)
4908 BitcastVRegs.push_back(
4909 MIRBuilder.buildBitcast(NarrowTy, SrcVRegs[i]).getReg(0));
4910
4911 MIRBuilder.buildMergeLikeInstr(DstReg, BitcastVRegs);
4912 MI.eraseFromParent();
4913 return Legalized;
4914}
4915
Amara Emerson9f39ba12021-05-19 21:35:05 -07004916LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorShuffle(
4917 MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) {
4918 assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR);
4919 if (TypeIdx != 0)
4920 return UnableToLegalize;
4921
Amara Emerson719024a2023-02-23 16:35:39 -08004922 auto [DstReg, DstTy, Src1Reg, Src1Ty, Src2Reg, Src2Ty] =
4923 MI.getFirst3RegLLTs();
Amara Emerson9f39ba12021-05-19 21:35:05 -07004924 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
Amara Emerson9f39ba12021-05-19 21:35:05 -07004925 // The shuffle should be canonicalized by now.
4926 if (DstTy != Src1Ty)
4927 return UnableToLegalize;
4928 if (DstTy != Src2Ty)
4929 return UnableToLegalize;
4930
4931 if (!isPowerOf2_32(DstTy.getNumElements()))
4932 return UnableToLegalize;
4933
4934 // We only support splitting a shuffle into 2, so adjust NarrowTy accordingly.
4935 // Further legalization attempts will be needed to do split further.
Sander de Smalenc9acd2f2021-06-25 11:27:41 +01004936 NarrowTy =
4937 DstTy.changeElementCount(DstTy.getElementCount().divideCoefficientBy(2));
Amara Emerson9f39ba12021-05-19 21:35:05 -07004938 unsigned NewElts = NarrowTy.getNumElements();
4939
4940 SmallVector<Register> SplitSrc1Regs, SplitSrc2Regs;
chuongg3fcfe1b62024-01-15 16:40:39 +00004941 extractParts(Src1Reg, NarrowTy, 2, SplitSrc1Regs, MIRBuilder, MRI);
4942 extractParts(Src2Reg, NarrowTy, 2, SplitSrc2Regs, MIRBuilder, MRI);
Amara Emerson9f39ba12021-05-19 21:35:05 -07004943 Register Inputs[4] = {SplitSrc1Regs[0], SplitSrc1Regs[1], SplitSrc2Regs[0],
4944 SplitSrc2Regs[1]};
4945
4946 Register Hi, Lo;
4947
4948 // If Lo or Hi uses elements from at most two of the four input vectors, then
4949 // express it as a vector shuffle of those two inputs. Otherwise extract the
4950 // input elements by hand and construct the Lo/Hi output using a BUILD_VECTOR.
4951 SmallVector<int, 16> Ops;
4952 for (unsigned High = 0; High < 2; ++High) {
4953 Register &Output = High ? Hi : Lo;
4954
4955 // Build a shuffle mask for the output, discovering on the fly which
4956 // input vectors to use as shuffle operands (recorded in InputUsed).
4957 // If building a suitable shuffle vector proves too hard, then bail
4958 // out with useBuildVector set.
4959 unsigned InputUsed[2] = {-1U, -1U}; // Not yet discovered.
4960 unsigned FirstMaskIdx = High * NewElts;
4961 bool UseBuildVector = false;
4962 for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) {
4963 // The mask element. This indexes into the input.
4964 int Idx = Mask[FirstMaskIdx + MaskOffset];
4965
4966 // The input vector this mask element indexes into.
4967 unsigned Input = (unsigned)Idx / NewElts;
4968
Joe Loser5e96cea2022-09-06 18:06:58 -06004969 if (Input >= std::size(Inputs)) {
Amara Emerson9f39ba12021-05-19 21:35:05 -07004970 // The mask element does not index into any input vector.
4971 Ops.push_back(-1);
4972 continue;
4973 }
4974
4975 // Turn the index into an offset from the start of the input vector.
4976 Idx -= Input * NewElts;
4977
4978 // Find or create a shuffle vector operand to hold this input.
4979 unsigned OpNo;
Joe Loser5e96cea2022-09-06 18:06:58 -06004980 for (OpNo = 0; OpNo < std::size(InputUsed); ++OpNo) {
Amara Emerson9f39ba12021-05-19 21:35:05 -07004981 if (InputUsed[OpNo] == Input) {
4982 // This input vector is already an operand.
4983 break;
4984 } else if (InputUsed[OpNo] == -1U) {
4985 // Create a new operand for this input vector.
4986 InputUsed[OpNo] = Input;
4987 break;
4988 }
4989 }
4990
Joe Loser5e96cea2022-09-06 18:06:58 -06004991 if (OpNo >= std::size(InputUsed)) {
Amara Emerson9f39ba12021-05-19 21:35:05 -07004992 // More than two input vectors used! Give up on trying to create a
4993 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
4994 UseBuildVector = true;
4995 break;
4996 }
4997
4998 // Add the mask index for the new shuffle vector.
4999 Ops.push_back(Idx + OpNo * NewElts);
5000 }
5001
5002 if (UseBuildVector) {
5003 LLT EltTy = NarrowTy.getElementType();
5004 SmallVector<Register, 16> SVOps;
5005
5006 // Extract the input elements by hand.
5007 for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) {
5008 // The mask element. This indexes into the input.
5009 int Idx = Mask[FirstMaskIdx + MaskOffset];
5010
5011 // The input vector this mask element indexes into.
5012 unsigned Input = (unsigned)Idx / NewElts;
5013
Joe Loser5e96cea2022-09-06 18:06:58 -06005014 if (Input >= std::size(Inputs)) {
Amara Emerson9f39ba12021-05-19 21:35:05 -07005015 // The mask element is "undef" or indexes off the end of the input.
5016 SVOps.push_back(MIRBuilder.buildUndef(EltTy).getReg(0));
5017 continue;
5018 }
5019
5020 // Turn the index into an offset from the start of the input vector.
5021 Idx -= Input * NewElts;
5022
5023 // Extract the vector element by hand.
5024 SVOps.push_back(MIRBuilder
5025 .buildExtractVectorElement(
5026 EltTy, Inputs[Input],
5027 MIRBuilder.buildConstant(LLT::scalar(32), Idx))
5028 .getReg(0));
5029 }
5030
5031 // Construct the Lo/Hi output using a G_BUILD_VECTOR.
5032 Output = MIRBuilder.buildBuildVector(NarrowTy, SVOps).getReg(0);
5033 } else if (InputUsed[0] == -1U) {
5034 // No input vectors were used! The result is undefined.
5035 Output = MIRBuilder.buildUndef(NarrowTy).getReg(0);
5036 } else {
5037 Register Op0 = Inputs[InputUsed[0]];
5038 // If only one input was used, use an undefined vector for the other.
5039 Register Op1 = InputUsed[1] == -1U
5040 ? MIRBuilder.buildUndef(NarrowTy).getReg(0)
5041 : Inputs[InputUsed[1]];
5042 // At least one input vector was used. Create a new shuffle vector.
5043 Output = MIRBuilder.buildShuffleVector(NarrowTy, Op0, Op1, Ops).getReg(0);
5044 }
5045
5046 Ops.clear();
5047 }
5048
5049 MIRBuilder.buildConcatVectors(DstReg, {Lo, Hi});
5050 MI.eraseFromParent();
5051 return Legalized;
5052}
5053
Amara Emerson95ac3d12021-08-18 00:19:58 -07005054LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorReductions(
5055 MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) {
Amara Emersonb9669782023-08-12 13:55:08 -07005056 auto &RdxMI = cast<GVecReduce>(MI);
Amara Emerson95ac3d12021-08-18 00:19:58 -07005057
5058 if (TypeIdx != 1)
5059 return UnableToLegalize;
5060
5061 // The semantics of the normal non-sequential reductions allow us to freely
5062 // re-associate the operation.
Amara Emersonb9669782023-08-12 13:55:08 -07005063 auto [DstReg, DstTy, SrcReg, SrcTy] = RdxMI.getFirst2RegLLTs();
Amara Emerson95ac3d12021-08-18 00:19:58 -07005064
5065 if (NarrowTy.isVector() &&
5066 (SrcTy.getNumElements() % NarrowTy.getNumElements() != 0))
5067 return UnableToLegalize;
5068
Amara Emersonb9669782023-08-12 13:55:08 -07005069 unsigned ScalarOpc = RdxMI.getScalarOpcForReduction();
Amara Emerson95ac3d12021-08-18 00:19:58 -07005070 SmallVector<Register> SplitSrcs;
5071 // If NarrowTy is a scalar then we're being asked to scalarize.
5072 const unsigned NumParts =
5073 NarrowTy.isVector() ? SrcTy.getNumElements() / NarrowTy.getNumElements()
5074 : SrcTy.getNumElements();
5075
chuongg3fcfe1b62024-01-15 16:40:39 +00005076 extractParts(SrcReg, NarrowTy, NumParts, SplitSrcs, MIRBuilder, MRI);
Amara Emerson95ac3d12021-08-18 00:19:58 -07005077 if (NarrowTy.isScalar()) {
5078 if (DstTy != NarrowTy)
5079 return UnableToLegalize; // FIXME: handle implicit extensions.
5080
5081 if (isPowerOf2_32(NumParts)) {
5082 // Generate a tree of scalar operations to reduce the critical path.
5083 SmallVector<Register> PartialResults;
5084 unsigned NumPartsLeft = NumParts;
5085 while (NumPartsLeft > 1) {
5086 for (unsigned Idx = 0; Idx < NumPartsLeft - 1; Idx += 2) {
5087 PartialResults.emplace_back(
5088 MIRBuilder
5089 .buildInstr(ScalarOpc, {NarrowTy},
5090 {SplitSrcs[Idx], SplitSrcs[Idx + 1]})
5091 .getReg(0));
5092 }
5093 SplitSrcs = PartialResults;
5094 PartialResults.clear();
5095 NumPartsLeft = SplitSrcs.size();
5096 }
5097 assert(SplitSrcs.size() == 1);
5098 MIRBuilder.buildCopy(DstReg, SplitSrcs[0]);
5099 MI.eraseFromParent();
5100 return Legalized;
5101 }
5102 // If we can't generate a tree, then just do sequential operations.
5103 Register Acc = SplitSrcs[0];
5104 for (unsigned Idx = 1; Idx < NumParts; ++Idx)
5105 Acc = MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {Acc, SplitSrcs[Idx]})
5106 .getReg(0);
5107 MIRBuilder.buildCopy(DstReg, Acc);
5108 MI.eraseFromParent();
5109 return Legalized;
5110 }
5111 SmallVector<Register> PartialReductions;
5112 for (unsigned Part = 0; Part < NumParts; ++Part) {
5113 PartialReductions.push_back(
Amara Emersonb9669782023-08-12 13:55:08 -07005114 MIRBuilder.buildInstr(RdxMI.getOpcode(), {DstTy}, {SplitSrcs[Part]})
5115 .getReg(0));
Amara Emerson95ac3d12021-08-18 00:19:58 -07005116 }
5117
Amara Emersona35c2c72021-02-21 14:17:03 -08005118 // If the types involved are powers of 2, we can generate intermediate vector
5119 // ops, before generating a final reduction operation.
5120 if (isPowerOf2_32(SrcTy.getNumElements()) &&
5121 isPowerOf2_32(NarrowTy.getNumElements())) {
5122 return tryNarrowPow2Reduction(MI, SrcReg, SrcTy, NarrowTy, ScalarOpc);
5123 }
5124
5125 Register Acc = PartialReductions[0];
5126 for (unsigned Part = 1; Part < NumParts; ++Part) {
5127 if (Part == NumParts - 1) {
5128 MIRBuilder.buildInstr(ScalarOpc, {DstReg},
5129 {Acc, PartialReductions[Part]});
5130 } else {
5131 Acc = MIRBuilder
5132 .buildInstr(ScalarOpc, {DstTy}, {Acc, PartialReductions[Part]})
5133 .getReg(0);
5134 }
5135 }
5136 MI.eraseFromParent();
5137 return Legalized;
5138}
5139
5140LegalizerHelper::LegalizeResult
David Green77b124c2024-01-05 08:11:44 +00005141LegalizerHelper::fewerElementsVectorSeqReductions(MachineInstr &MI,
5142 unsigned int TypeIdx,
5143 LLT NarrowTy) {
5144 auto [DstReg, DstTy, ScalarReg, ScalarTy, SrcReg, SrcTy] =
5145 MI.getFirst3RegLLTs();
5146 if (!NarrowTy.isScalar() || TypeIdx != 2 || DstTy != ScalarTy ||
5147 DstTy != NarrowTy)
5148 return UnableToLegalize;
5149
5150 assert((MI.getOpcode() == TargetOpcode::G_VECREDUCE_SEQ_FADD ||
5151 MI.getOpcode() == TargetOpcode::G_VECREDUCE_SEQ_FMUL) &&
5152 "Unexpected vecreduce opcode");
5153 unsigned ScalarOpc = MI.getOpcode() == TargetOpcode::G_VECREDUCE_SEQ_FADD
5154 ? TargetOpcode::G_FADD
5155 : TargetOpcode::G_FMUL;
5156
5157 SmallVector<Register> SplitSrcs;
5158 unsigned NumParts = SrcTy.getNumElements();
chuongg3fcfe1b62024-01-15 16:40:39 +00005159 extractParts(SrcReg, NarrowTy, NumParts, SplitSrcs, MIRBuilder, MRI);
David Green77b124c2024-01-05 08:11:44 +00005160 Register Acc = ScalarReg;
5161 for (unsigned i = 0; i < NumParts; i++)
5162 Acc = MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {Acc, SplitSrcs[i]})
5163 .getReg(0);
5164
5165 MIRBuilder.buildCopy(DstReg, Acc);
5166 MI.eraseFromParent();
5167 return Legalized;
5168}
5169
5170LegalizerHelper::LegalizeResult
Amara Emersona35c2c72021-02-21 14:17:03 -08005171LegalizerHelper::tryNarrowPow2Reduction(MachineInstr &MI, Register SrcReg,
5172 LLT SrcTy, LLT NarrowTy,
5173 unsigned ScalarOpc) {
5174 SmallVector<Register> SplitSrcs;
5175 // Split the sources into NarrowTy size pieces.
5176 extractParts(SrcReg, NarrowTy,
chuongg3fcfe1b62024-01-15 16:40:39 +00005177 SrcTy.getNumElements() / NarrowTy.getNumElements(), SplitSrcs,
5178 MIRBuilder, MRI);
Amara Emersona35c2c72021-02-21 14:17:03 -08005179 // We're going to do a tree reduction using vector operations until we have
5180 // one NarrowTy size value left.
5181 while (SplitSrcs.size() > 1) {
5182 SmallVector<Register> PartialRdxs;
5183 for (unsigned Idx = 0; Idx < SplitSrcs.size()-1; Idx += 2) {
5184 Register LHS = SplitSrcs[Idx];
5185 Register RHS = SplitSrcs[Idx + 1];
5186 // Create the intermediate vector op.
5187 Register Res =
5188 MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {LHS, RHS}).getReg(0);
5189 PartialRdxs.push_back(Res);
5190 }
5191 SplitSrcs = std::move(PartialRdxs);
5192 }
5193 // Finally generate the requested NarrowTy based reduction.
5194 Observer.changingInstr(MI);
5195 MI.getOperand(1).setReg(SplitSrcs[0]);
5196 Observer.changedInstr(MI);
5197 return Legalized;
5198}
5199
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005200LegalizerHelper::LegalizeResult
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005201LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt,
5202 const LLT HalfTy, const LLT AmtTy) {
5203
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005204 Register InL = MRI.createGenericVirtualRegister(HalfTy);
5205 Register InH = MRI.createGenericVirtualRegister(HalfTy);
Jay Foad63f73542020-01-16 12:37:00 +00005206 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005207
Jay Foada9bceb22021-09-30 09:54:57 +01005208 if (Amt.isZero()) {
Diana Picusf95a5fb2023-01-09 11:59:00 +01005209 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), {InL, InH});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005210 MI.eraseFromParent();
5211 return Legalized;
5212 }
5213
5214 LLT NVT = HalfTy;
5215 unsigned NVTBits = HalfTy.getSizeInBits();
5216 unsigned VTBits = 2 * NVTBits;
5217
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005218 SrcOp Lo(Register(0)), Hi(Register(0));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005219 if (MI.getOpcode() == TargetOpcode::G_SHL) {
5220 if (Amt.ugt(VTBits)) {
5221 Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
5222 } else if (Amt.ugt(NVTBits)) {
5223 Lo = MIRBuilder.buildConstant(NVT, 0);
5224 Hi = MIRBuilder.buildShl(NVT, InL,
5225 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
5226 } else if (Amt == NVTBits) {
5227 Lo = MIRBuilder.buildConstant(NVT, 0);
5228 Hi = InL;
5229 } else {
5230 Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt));
Matt Arsenaulte98cab12019-02-07 20:44:08 +00005231 auto OrLHS =
5232 MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt));
5233 auto OrRHS = MIRBuilder.buildLShr(
5234 NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
5235 Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005236 }
5237 } else if (MI.getOpcode() == TargetOpcode::G_LSHR) {
5238 if (Amt.ugt(VTBits)) {
5239 Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
5240 } else if (Amt.ugt(NVTBits)) {
5241 Lo = MIRBuilder.buildLShr(NVT, InH,
5242 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
5243 Hi = MIRBuilder.buildConstant(NVT, 0);
5244 } else if (Amt == NVTBits) {
5245 Lo = InH;
5246 Hi = MIRBuilder.buildConstant(NVT, 0);
5247 } else {
5248 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
5249
5250 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
5251 auto OrRHS = MIRBuilder.buildShl(
5252 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
5253
5254 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
5255 Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst);
5256 }
5257 } else {
5258 if (Amt.ugt(VTBits)) {
5259 Hi = Lo = MIRBuilder.buildAShr(
5260 NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
5261 } else if (Amt.ugt(NVTBits)) {
5262 Lo = MIRBuilder.buildAShr(NVT, InH,
5263 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
5264 Hi = MIRBuilder.buildAShr(NVT, InH,
5265 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
5266 } else if (Amt == NVTBits) {
5267 Lo = InH;
5268 Hi = MIRBuilder.buildAShr(NVT, InH,
5269 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
5270 } else {
5271 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
5272
5273 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
5274 auto OrRHS = MIRBuilder.buildShl(
5275 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
5276
5277 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
5278 Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst);
5279 }
5280 }
5281
Diana Picusf95a5fb2023-01-09 11:59:00 +01005282 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), {Lo, Hi});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005283 MI.eraseFromParent();
5284
5285 return Legalized;
5286}
5287
5288// TODO: Optimize if constant shift amount.
5289LegalizerHelper::LegalizeResult
5290LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx,
5291 LLT RequestedTy) {
5292 if (TypeIdx == 1) {
5293 Observer.changingInstr(MI);
5294 narrowScalarSrc(MI, RequestedTy, 2);
5295 Observer.changedInstr(MI);
5296 return Legalized;
5297 }
5298
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005299 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005300 LLT DstTy = MRI.getType(DstReg);
5301 if (DstTy.isVector())
5302 return UnableToLegalize;
5303
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005304 Register Amt = MI.getOperand(2).getReg();
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005305 LLT ShiftAmtTy = MRI.getType(Amt);
5306 const unsigned DstEltSize = DstTy.getScalarSizeInBits();
5307 if (DstEltSize % 2 != 0)
5308 return UnableToLegalize;
5309
5310 // Ignore the input type. We can only go to exactly half the size of the
5311 // input. If that isn't small enough, the resulting pieces will be further
5312 // legalized.
5313 const unsigned NewBitSize = DstEltSize / 2;
5314 const LLT HalfTy = LLT::scalar(NewBitSize);
5315 const LLT CondTy = LLT::scalar(1);
5316
Petar Avramovicd477a7c2021-09-17 11:21:55 +02005317 if (auto VRegAndVal = getIConstantVRegValWithLookThrough(Amt, MRI)) {
Konstantin Schwarz64bef132020-10-08 14:30:33 +02005318 return narrowScalarShiftByConstant(MI, VRegAndVal->Value, HalfTy,
5319 ShiftAmtTy);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005320 }
5321
5322 // TODO: Expand with known bits.
5323
5324 // Handle the fully general expansion by an unknown amount.
5325 auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize);
5326
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005327 Register InL = MRI.createGenericVirtualRegister(HalfTy);
5328 Register InH = MRI.createGenericVirtualRegister(HalfTy);
Jay Foad63f73542020-01-16 12:37:00 +00005329 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005330
5331 auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits);
5332 auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt);
5333
5334 auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0);
5335 auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits);
5336 auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero);
5337
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00005338 Register ResultRegs[2];
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005339 switch (MI.getOpcode()) {
5340 case TargetOpcode::G_SHL: {
5341 // Short: ShAmt < NewBitSize
Petar Avramovicd568ed42019-08-27 14:22:32 +00005342 auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005343
Petar Avramovicd568ed42019-08-27 14:22:32 +00005344 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack);
5345 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt);
5346 auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005347
5348 // Long: ShAmt >= NewBitSize
5349 auto LoL = MIRBuilder.buildConstant(HalfTy, 0); // Lo part is zero.
5350 auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part.
5351
5352 auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL);
5353 auto Hi = MIRBuilder.buildSelect(
5354 HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL));
5355
5356 ResultRegs[0] = Lo.getReg(0);
5357 ResultRegs[1] = Hi.getReg(0);
5358 break;
5359 }
Petar Avramovica3932382019-08-27 14:33:05 +00005360 case TargetOpcode::G_LSHR:
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005361 case TargetOpcode::G_ASHR: {
5362 // Short: ShAmt < NewBitSize
Petar Avramovica3932382019-08-27 14:33:05 +00005363 auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005364
Petar Avramovicd568ed42019-08-27 14:22:32 +00005365 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt);
5366 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack);
5367 auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005368
5369 // Long: ShAmt >= NewBitSize
Petar Avramovica3932382019-08-27 14:33:05 +00005370 MachineInstrBuilder HiL;
5371 if (MI.getOpcode() == TargetOpcode::G_LSHR) {
5372 HiL = MIRBuilder.buildConstant(HalfTy, 0); // Hi part is zero.
5373 } else {
5374 auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1);
5375 HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt); // Sign of Hi part.
5376 }
5377 auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy},
5378 {InH, AmtExcess}); // Lo from Hi part.
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005379
5380 auto Lo = MIRBuilder.buildSelect(
5381 HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL));
5382
5383 auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL);
5384
5385 ResultRegs[0] = Lo.getReg(0);
5386 ResultRegs[1] = Hi.getReg(0);
5387 break;
5388 }
5389 default:
5390 llvm_unreachable("not a shift");
5391 }
5392
Diana Picusf95a5fb2023-01-09 11:59:00 +01005393 MIRBuilder.buildMergeLikeInstr(DstReg, ResultRegs);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00005394 MI.eraseFromParent();
5395 return Legalized;
5396}
5397
5398LegalizerHelper::LegalizeResult
Matt Arsenault72bcf152019-02-28 00:01:05 +00005399LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
5400 LLT MoreTy) {
5401 assert(TypeIdx == 0 && "Expecting only Idx 0");
5402
5403 Observer.changingInstr(MI);
5404 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
5405 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
5406 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
5407 moreElementsVectorSrc(MI, MoreTy, I);
5408 }
5409
5410 MachineBasicBlock &MBB = *MI.getParent();
Amara Emerson9d647212019-09-16 23:46:03 +00005411 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
Matt Arsenault72bcf152019-02-28 00:01:05 +00005412 moreElementsVectorDst(MI, MoreTy, 0);
5413 Observer.changedInstr(MI);
5414 return Legalized;
5415}
5416
Dhruv Chawla (work)2c9b6c12024-02-27 15:57:46 +05305417MachineInstrBuilder LegalizerHelper::getNeutralElementForVecReduce(
5418 unsigned Opcode, MachineIRBuilder &MIRBuilder, LLT Ty) {
5419 assert(Ty.isScalar() && "Expected scalar type to make neutral element for");
5420
5421 switch (Opcode) {
5422 default:
5423 llvm_unreachable(
5424 "getNeutralElementForVecReduce called with invalid opcode!");
5425 case TargetOpcode::G_VECREDUCE_ADD:
5426 case TargetOpcode::G_VECREDUCE_OR:
5427 case TargetOpcode::G_VECREDUCE_XOR:
5428 case TargetOpcode::G_VECREDUCE_UMAX:
5429 return MIRBuilder.buildConstant(Ty, 0);
5430 case TargetOpcode::G_VECREDUCE_MUL:
5431 return MIRBuilder.buildConstant(Ty, 1);
5432 case TargetOpcode::G_VECREDUCE_AND:
5433 case TargetOpcode::G_VECREDUCE_UMIN:
5434 return MIRBuilder.buildConstant(
5435 Ty, APInt::getAllOnes(Ty.getScalarSizeInBits()));
5436 case TargetOpcode::G_VECREDUCE_SMAX:
5437 return MIRBuilder.buildConstant(
5438 Ty, APInt::getSignedMinValue(Ty.getSizeInBits()));
5439 case TargetOpcode::G_VECREDUCE_SMIN:
5440 return MIRBuilder.buildConstant(
5441 Ty, APInt::getSignedMaxValue(Ty.getSizeInBits()));
5442 case TargetOpcode::G_VECREDUCE_FADD:
5443 return MIRBuilder.buildFConstant(Ty, -0.0);
5444 case TargetOpcode::G_VECREDUCE_FMUL:
5445 return MIRBuilder.buildFConstant(Ty, 1.0);
5446 case TargetOpcode::G_VECREDUCE_FMINIMUM:
5447 case TargetOpcode::G_VECREDUCE_FMAXIMUM:
5448 assert(false && "getNeutralElementForVecReduce unimplemented for "
Nikita Popovf2f18452024-06-21 08:33:40 +02005449 "G_VECREDUCE_FMINIMUM and G_VECREDUCE_FMAXIMUM!");
Dhruv Chawla (work)2c9b6c12024-02-27 15:57:46 +05305450 }
5451 llvm_unreachable("switch expected to return!");
5452}
5453
Matt Arsenault72bcf152019-02-28 00:01:05 +00005454LegalizerHelper::LegalizeResult
Matt Arsenault18ec3822019-02-11 22:00:39 +00005455LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx,
5456 LLT MoreTy) {
Matt Arsenault18ec3822019-02-11 22:00:39 +00005457 unsigned Opc = MI.getOpcode();
5458 switch (Opc) {
Matt Arsenault7bedceb2019-08-01 01:44:22 +00005459 case TargetOpcode::G_IMPLICIT_DEF:
5460 case TargetOpcode::G_LOAD: {
5461 if (TypeIdx != 0)
5462 return UnableToLegalize;
Matt Arsenault18ec3822019-02-11 22:00:39 +00005463 Observer.changingInstr(MI);
5464 moreElementsVectorDst(MI, MoreTy, 0);
5465 Observer.changedInstr(MI);
5466 return Legalized;
5467 }
Matt Arsenault7bedceb2019-08-01 01:44:22 +00005468 case TargetOpcode::G_STORE:
5469 if (TypeIdx != 0)
5470 return UnableToLegalize;
5471 Observer.changingInstr(MI);
5472 moreElementsVectorSrc(MI, MoreTy, 0);
5473 Observer.changedInstr(MI);
5474 return Legalized;
Matt Arsenault26b7e852019-02-19 16:30:19 +00005475 case TargetOpcode::G_AND:
5476 case TargetOpcode::G_OR:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00005477 case TargetOpcode::G_XOR:
Petar Avramovic29f88b92021-12-23 14:09:51 +01005478 case TargetOpcode::G_ADD:
5479 case TargetOpcode::G_SUB:
5480 case TargetOpcode::G_MUL:
5481 case TargetOpcode::G_FADD:
David Greenef0b8cf2023-08-23 09:51:06 +01005482 case TargetOpcode::G_FSUB:
Petar Avramovic29f88b92021-12-23 14:09:51 +01005483 case TargetOpcode::G_FMUL:
David Green58a2f832023-08-30 22:09:53 +01005484 case TargetOpcode::G_FDIV:
David Green3a775222024-02-17 10:19:27 +00005485 case TargetOpcode::G_FCOPYSIGN:
Petar Avramovic29f88b92021-12-23 14:09:51 +01005486 case TargetOpcode::G_UADDSAT:
5487 case TargetOpcode::G_USUBSAT:
5488 case TargetOpcode::G_SADDSAT:
5489 case TargetOpcode::G_SSUBSAT:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00005490 case TargetOpcode::G_SMIN:
5491 case TargetOpcode::G_SMAX:
5492 case TargetOpcode::G_UMIN:
Matt Arsenault9fd31fd2019-07-27 17:47:08 -04005493 case TargetOpcode::G_UMAX:
5494 case TargetOpcode::G_FMINNUM:
5495 case TargetOpcode::G_FMAXNUM:
5496 case TargetOpcode::G_FMINNUM_IEEE:
5497 case TargetOpcode::G_FMAXNUM_IEEE:
5498 case TargetOpcode::G_FMINIMUM:
Matt Arsenault08ec15e2022-11-17 22:14:35 -08005499 case TargetOpcode::G_FMAXIMUM:
5500 case TargetOpcode::G_STRICT_FADD:
5501 case TargetOpcode::G_STRICT_FSUB:
chuongg3bfef1612024-01-22 14:08:26 +00005502 case TargetOpcode::G_STRICT_FMUL:
5503 case TargetOpcode::G_SHL:
5504 case TargetOpcode::G_ASHR:
5505 case TargetOpcode::G_LSHR: {
Matt Arsenault26b7e852019-02-19 16:30:19 +00005506 Observer.changingInstr(MI);
5507 moreElementsVectorSrc(MI, MoreTy, 1);
5508 moreElementsVectorSrc(MI, MoreTy, 2);
5509 moreElementsVectorDst(MI, MoreTy, 0);
5510 Observer.changedInstr(MI);
5511 return Legalized;
5512 }
Petar Avramovic29f88b92021-12-23 14:09:51 +01005513 case TargetOpcode::G_FMA:
Matt Arsenaultfe5b9a62020-05-31 13:23:20 -04005514 case TargetOpcode::G_STRICT_FMA:
Petar Avramovic29f88b92021-12-23 14:09:51 +01005515 case TargetOpcode::G_FSHR:
5516 case TargetOpcode::G_FSHL: {
5517 Observer.changingInstr(MI);
5518 moreElementsVectorSrc(MI, MoreTy, 1);
5519 moreElementsVectorSrc(MI, MoreTy, 2);
5520 moreElementsVectorSrc(MI, MoreTy, 3);
5521 moreElementsVectorDst(MI, MoreTy, 0);
5522 Observer.changedInstr(MI);
5523 return Legalized;
5524 }
Mateja Marjanoviccf760742023-05-03 17:32:22 +02005525 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
Matt Arsenault4d884272019-02-19 16:44:22 +00005526 case TargetOpcode::G_EXTRACT:
5527 if (TypeIdx != 1)
5528 return UnableToLegalize;
5529 Observer.changingInstr(MI);
5530 moreElementsVectorSrc(MI, MoreTy, 1);
5531 Observer.changedInstr(MI);
5532 return Legalized;
Matt Arsenaultc4d07552019-02-20 16:11:22 +00005533 case TargetOpcode::G_INSERT:
Mateja Marjanoviccf760742023-05-03 17:32:22 +02005534 case TargetOpcode::G_INSERT_VECTOR_ELT:
Dominik Montada55e3a7c2020-04-14 11:25:05 +02005535 case TargetOpcode::G_FREEZE:
Petar Avramovic29f88b92021-12-23 14:09:51 +01005536 case TargetOpcode::G_FNEG:
5537 case TargetOpcode::G_FABS:
David Greenacd17ea2023-08-11 10:16:45 +01005538 case TargetOpcode::G_FSQRT:
David Greencf65afb2023-08-17 16:25:32 +01005539 case TargetOpcode::G_FCEIL:
5540 case TargetOpcode::G_FFLOOR:
5541 case TargetOpcode::G_FNEARBYINT:
5542 case TargetOpcode::G_FRINT:
5543 case TargetOpcode::G_INTRINSIC_ROUND:
5544 case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
5545 case TargetOpcode::G_INTRINSIC_TRUNC:
Petar Avramovic29f88b92021-12-23 14:09:51 +01005546 case TargetOpcode::G_BSWAP:
5547 case TargetOpcode::G_FCANONICALIZE:
5548 case TargetOpcode::G_SEXT_INREG:
chuongg32c552d32024-01-28 20:21:38 +00005549 case TargetOpcode::G_ABS:
Matt Arsenaultc4d07552019-02-20 16:11:22 +00005550 if (TypeIdx != 0)
5551 return UnableToLegalize;
5552 Observer.changingInstr(MI);
5553 moreElementsVectorSrc(MI, MoreTy, 1);
5554 moreElementsVectorDst(MI, MoreTy, 0);
5555 Observer.changedInstr(MI);
5556 return Legalized;
Matt Arsenault3754f602022-04-11 21:31:15 -04005557 case TargetOpcode::G_SELECT: {
Amara Emerson719024a2023-02-23 16:35:39 -08005558 auto [DstReg, DstTy, CondReg, CondTy] = MI.getFirst2RegLLTs();
Matt Arsenault3754f602022-04-11 21:31:15 -04005559 if (TypeIdx == 1) {
5560 if (!CondTy.isScalar() ||
5561 DstTy.getElementCount() != MoreTy.getElementCount())
5562 return UnableToLegalize;
5563
5564 // This is turning a scalar select of vectors into a vector
5565 // select. Broadcast the select condition.
5566 auto ShufSplat = MIRBuilder.buildShuffleSplat(MoreTy, CondReg);
5567 Observer.changingInstr(MI);
5568 MI.getOperand(1).setReg(ShufSplat.getReg(0));
5569 Observer.changedInstr(MI);
5570 return Legalized;
5571 }
5572
5573 if (CondTy.isVector())
Matt Arsenaultb4c95b32019-02-19 17:03:09 +00005574 return UnableToLegalize;
5575
5576 Observer.changingInstr(MI);
5577 moreElementsVectorSrc(MI, MoreTy, 2);
5578 moreElementsVectorSrc(MI, MoreTy, 3);
5579 moreElementsVectorDst(MI, MoreTy, 0);
5580 Observer.changedInstr(MI);
5581 return Legalized;
Matt Arsenault3754f602022-04-11 21:31:15 -04005582 }
Petar Avramovic29f88b92021-12-23 14:09:51 +01005583 case TargetOpcode::G_UNMERGE_VALUES:
5584 return UnableToLegalize;
Matt Arsenault72bcf152019-02-28 00:01:05 +00005585 case TargetOpcode::G_PHI:
5586 return moreElementsVectorPhi(MI, TypeIdx, MoreTy);
Amara Emerson97c42632021-07-09 23:11:22 -07005587 case TargetOpcode::G_SHUFFLE_VECTOR:
5588 return moreElementsVectorShuffle(MI, TypeIdx, MoreTy);
Petar Avramovic29f88b92021-12-23 14:09:51 +01005589 case TargetOpcode::G_BUILD_VECTOR: {
5590 SmallVector<SrcOp, 8> Elts;
5591 for (auto Op : MI.uses()) {
5592 Elts.push_back(Op.getReg());
5593 }
5594
5595 for (unsigned i = Elts.size(); i < MoreTy.getNumElements(); ++i) {
5596 Elts.push_back(MIRBuilder.buildUndef(MoreTy.getScalarType()));
5597 }
5598
5599 MIRBuilder.buildDeleteTrailingVectorElements(
5600 MI.getOperand(0).getReg(), MIRBuilder.buildInstr(Opc, {MoreTy}, Elts));
5601 MI.eraseFromParent();
5602 return Legalized;
5603 }
Dhruv Chawla843a9782024-03-18 07:46:17 +05305604 case TargetOpcode::G_SEXT:
5605 case TargetOpcode::G_ZEXT:
5606 case TargetOpcode::G_ANYEXT:
chuongg3d88d9832023-10-11 16:05:25 +01005607 case TargetOpcode::G_TRUNC:
David Green6edc9a72023-07-23 16:58:13 +01005608 case TargetOpcode::G_FPTRUNC:
David Green54574d32023-11-04 11:47:05 +00005609 case TargetOpcode::G_FPEXT:
5610 case TargetOpcode::G_FPTOSI:
David Green10ce3192023-11-10 13:41:13 +00005611 case TargetOpcode::G_FPTOUI:
5612 case TargetOpcode::G_SITOFP:
5613 case TargetOpcode::G_UITOFP: {
David Green74c0bdf2023-07-18 18:52:19 +01005614 Observer.changingInstr(MI);
David Greenfbc24732024-03-26 09:48:06 +00005615 LLT SrcExtTy;
5616 LLT DstExtTy;
5617 if (TypeIdx == 0) {
5618 DstExtTy = MoreTy;
5619 SrcExtTy = LLT::fixed_vector(
5620 MoreTy.getNumElements(),
5621 MRI.getType(MI.getOperand(1).getReg()).getElementType());
5622 } else {
5623 DstExtTy = LLT::fixed_vector(
5624 MoreTy.getNumElements(),
5625 MRI.getType(MI.getOperand(0).getReg()).getElementType());
5626 SrcExtTy = MoreTy;
5627 }
5628 moreElementsVectorSrc(MI, SrcExtTy, 1);
5629 moreElementsVectorDst(MI, DstExtTy, 0);
David Green74c0bdf2023-07-18 18:52:19 +01005630 Observer.changedInstr(MI);
5631 return Legalized;
5632 }
David Greenf297d0b2024-01-28 15:42:36 +00005633 case TargetOpcode::G_ICMP:
5634 case TargetOpcode::G_FCMP: {
5635 if (TypeIdx != 1)
5636 return UnableToLegalize;
5637
Thorsten Schütt67dc6e92024-01-17 22:23:51 +01005638 Observer.changingInstr(MI);
5639 moreElementsVectorSrc(MI, MoreTy, 2);
5640 moreElementsVectorSrc(MI, MoreTy, 3);
David Greenf297d0b2024-01-28 15:42:36 +00005641 LLT CondTy = LLT::fixed_vector(
5642 MoreTy.getNumElements(),
5643 MRI.getType(MI.getOperand(0).getReg()).getElementType());
5644 moreElementsVectorDst(MI, CondTy, 0);
Thorsten Schütt67dc6e92024-01-17 22:23:51 +01005645 Observer.changedInstr(MI);
5646 return Legalized;
5647 }
chuongg30fb3d422024-02-21 13:24:45 +00005648 case TargetOpcode::G_BITCAST: {
5649 if (TypeIdx != 0)
5650 return UnableToLegalize;
5651
5652 LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
5653 LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
5654
5655 unsigned coefficient = SrcTy.getNumElements() * MoreTy.getNumElements();
5656 if (coefficient % DstTy.getNumElements() != 0)
5657 return UnableToLegalize;
5658
5659 coefficient = coefficient / DstTy.getNumElements();
5660
5661 LLT NewTy = SrcTy.changeElementCount(
5662 ElementCount::get(coefficient, MoreTy.isScalable()));
5663 Observer.changingInstr(MI);
5664 moreElementsVectorSrc(MI, NewTy, 1);
5665 moreElementsVectorDst(MI, MoreTy, 0);
5666 Observer.changedInstr(MI);
5667 return Legalized;
5668 }
Dhruv Chawla (work)2c9b6c12024-02-27 15:57:46 +05305669 case TargetOpcode::G_VECREDUCE_FADD:
5670 case TargetOpcode::G_VECREDUCE_FMUL:
5671 case TargetOpcode::G_VECREDUCE_ADD:
5672 case TargetOpcode::G_VECREDUCE_MUL:
5673 case TargetOpcode::G_VECREDUCE_AND:
5674 case TargetOpcode::G_VECREDUCE_OR:
5675 case TargetOpcode::G_VECREDUCE_XOR:
5676 case TargetOpcode::G_VECREDUCE_SMAX:
5677 case TargetOpcode::G_VECREDUCE_SMIN:
5678 case TargetOpcode::G_VECREDUCE_UMAX:
5679 case TargetOpcode::G_VECREDUCE_UMIN: {
5680 LLT OrigTy = MRI.getType(MI.getOperand(1).getReg());
5681 MachineOperand &MO = MI.getOperand(1);
5682 auto NewVec = MIRBuilder.buildPadVectorWithUndefElements(MoreTy, MO);
5683 auto NeutralElement = getNeutralElementForVecReduce(
5684 MI.getOpcode(), MIRBuilder, MoreTy.getElementType());
5685
5686 LLT IdxTy(TLI.getVectorIdxTy(MIRBuilder.getDataLayout()));
5687 for (size_t i = OrigTy.getNumElements(), e = MoreTy.getNumElements();
5688 i != e; i++) {
5689 auto Idx = MIRBuilder.buildConstant(IdxTy, i);
5690 NewVec = MIRBuilder.buildInsertVectorElement(MoreTy, NewVec,
5691 NeutralElement, Idx);
5692 }
5693
5694 Observer.changingInstr(MI);
5695 MO.setReg(NewVec.getReg(0));
5696 Observer.changedInstr(MI);
5697 return Legalized;
5698 }
5699
Matt Arsenault18ec3822019-02-11 22:00:39 +00005700 default:
5701 return UnableToLegalize;
5702 }
5703}
5704
Vladislav Dzhidzhoev3a51eed2023-02-07 21:32:50 +01005705LegalizerHelper::LegalizeResult
5706LegalizerHelper::equalizeVectorShuffleLengths(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08005707 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Kevin Atheyec7cffc2022-12-15 11:19:24 -08005708 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
5709 unsigned MaskNumElts = Mask.size();
5710 unsigned SrcNumElts = SrcTy.getNumElements();
Kevin Atheyec7cffc2022-12-15 11:19:24 -08005711 LLT DestEltTy = DstTy.getElementType();
5712
Vladislav Dzhidzhoev3a51eed2023-02-07 21:32:50 +01005713 if (MaskNumElts == SrcNumElts)
5714 return Legalized;
5715
5716 if (MaskNumElts < SrcNumElts) {
5717 // Extend mask to match new destination vector size with
5718 // undef values.
5719 SmallVector<int, 16> NewMask(Mask);
5720 for (unsigned I = MaskNumElts; I < SrcNumElts; ++I)
5721 NewMask.push_back(-1);
5722
5723 moreElementsVectorDst(MI, SrcTy, 0);
5724 MIRBuilder.setInstrAndDebugLoc(MI);
5725 MIRBuilder.buildShuffleVector(MI.getOperand(0).getReg(),
5726 MI.getOperand(1).getReg(),
5727 MI.getOperand(2).getReg(), NewMask);
5728 MI.eraseFromParent();
5729
5730 return Legalized;
Kevin Atheyec7cffc2022-12-15 11:19:24 -08005731 }
5732
5733 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
5734 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
5735 LLT PaddedTy = LLT::fixed_vector(PaddedMaskNumElts, DestEltTy);
5736
5737 // Create new source vectors by concatenating the initial
5738 // source vectors with undefined vectors of the same size.
5739 auto Undef = MIRBuilder.buildUndef(SrcTy);
5740 SmallVector<Register, 8> MOps1(NumConcat, Undef.getReg(0));
5741 SmallVector<Register, 8> MOps2(NumConcat, Undef.getReg(0));
5742 MOps1[0] = MI.getOperand(1).getReg();
5743 MOps2[0] = MI.getOperand(2).getReg();
5744
5745 auto Src1 = MIRBuilder.buildConcatVectors(PaddedTy, MOps1);
5746 auto Src2 = MIRBuilder.buildConcatVectors(PaddedTy, MOps2);
5747
5748 // Readjust mask for new input vector length.
5749 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
5750 for (unsigned I = 0; I != MaskNumElts; ++I) {
5751 int Idx = Mask[I];
5752 if (Idx >= static_cast<int>(SrcNumElts))
5753 Idx += PaddedMaskNumElts - SrcNumElts;
5754 MappedOps[I] = Idx;
5755 }
5756
5757 // If we got more elements than required, extract subvector.
5758 if (MaskNumElts != PaddedMaskNumElts) {
5759 auto Shuffle =
5760 MIRBuilder.buildShuffleVector(PaddedTy, Src1, Src2, MappedOps);
5761
5762 SmallVector<Register, 16> Elts(MaskNumElts);
5763 for (unsigned I = 0; I < MaskNumElts; ++I) {
5764 Elts[I] =
5765 MIRBuilder.buildExtractVectorElementConstant(DestEltTy, Shuffle, I)
5766 .getReg(0);
5767 }
5768 MIRBuilder.buildBuildVector(DstReg, Elts);
5769 } else {
5770 MIRBuilder.buildShuffleVector(DstReg, Src1, Src2, MappedOps);
5771 }
5772
5773 MI.eraseFromParent();
5774 return LegalizerHelper::LegalizeResult::Legalized;
5775}
5776
Amara Emerson97c42632021-07-09 23:11:22 -07005777LegalizerHelper::LegalizeResult
5778LegalizerHelper::moreElementsVectorShuffle(MachineInstr &MI,
5779 unsigned int TypeIdx, LLT MoreTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08005780 auto [DstTy, Src1Ty, Src2Ty] = MI.getFirst3LLTs();
Amara Emerson97c42632021-07-09 23:11:22 -07005781 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
Amara Emerson97c42632021-07-09 23:11:22 -07005782 unsigned NumElts = DstTy.getNumElements();
5783 unsigned WidenNumElts = MoreTy.getNumElements();
5784
Kevin Atheyec7cffc2022-12-15 11:19:24 -08005785 if (DstTy.isVector() && Src1Ty.isVector() &&
Vladislav Dzhidzhoev3a51eed2023-02-07 21:32:50 +01005786 DstTy.getNumElements() != Src1Ty.getNumElements()) {
5787 return equalizeVectorShuffleLengths(MI);
Kevin Atheyec7cffc2022-12-15 11:19:24 -08005788 }
5789
5790 if (TypeIdx != 0)
5791 return UnableToLegalize;
5792
Amara Emerson97c42632021-07-09 23:11:22 -07005793 // Expect a canonicalized shuffle.
5794 if (DstTy != Src1Ty || DstTy != Src2Ty)
5795 return UnableToLegalize;
5796
5797 moreElementsVectorSrc(MI, MoreTy, 1);
5798 moreElementsVectorSrc(MI, MoreTy, 2);
5799
5800 // Adjust mask based on new input vector length.
5801 SmallVector<int, 16> NewMask;
5802 for (unsigned I = 0; I != NumElts; ++I) {
5803 int Idx = Mask[I];
5804 if (Idx < static_cast<int>(NumElts))
5805 NewMask.push_back(Idx);
5806 else
5807 NewMask.push_back(Idx - NumElts + WidenNumElts);
5808 }
5809 for (unsigned I = NumElts; I != WidenNumElts; ++I)
5810 NewMask.push_back(-1);
5811 moreElementsVectorDst(MI, MoreTy, 0);
5812 MIRBuilder.setInstrAndDebugLoc(MI);
5813 MIRBuilder.buildShuffleVector(MI.getOperand(0).getReg(),
5814 MI.getOperand(1).getReg(),
5815 MI.getOperand(2).getReg(), NewMask);
5816 MI.eraseFromParent();
5817 return Legalized;
5818}
5819
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00005820void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs,
5821 ArrayRef<Register> Src1Regs,
5822 ArrayRef<Register> Src2Regs,
Petar Avramovic0b17e592019-03-11 10:00:17 +00005823 LLT NarrowTy) {
5824 MachineIRBuilder &B = MIRBuilder;
5825 unsigned SrcParts = Src1Regs.size();
5826 unsigned DstParts = DstRegs.size();
5827
5828 unsigned DstIdx = 0; // Low bits of the result.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005829 Register FactorSum =
Petar Avramovic0b17e592019-03-11 10:00:17 +00005830 B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0);
5831 DstRegs[DstIdx] = FactorSum;
5832
5833 unsigned CarrySumPrevDstIdx;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00005834 SmallVector<Register, 4> Factors;
Petar Avramovic0b17e592019-03-11 10:00:17 +00005835
5836 for (DstIdx = 1; DstIdx < DstParts; DstIdx++) {
5837 // Collect low parts of muls for DstIdx.
5838 for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1;
5839 i <= std::min(DstIdx, SrcParts - 1); ++i) {
5840 MachineInstrBuilder Mul =
5841 B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]);
5842 Factors.push_back(Mul.getReg(0));
5843 }
5844 // Collect high parts of muls from previous DstIdx.
5845 for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts;
5846 i <= std::min(DstIdx - 1, SrcParts - 1); ++i) {
5847 MachineInstrBuilder Umulh =
5848 B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]);
5849 Factors.push_back(Umulh.getReg(0));
5850 }
Greg Bedwellb1c4b4d2019-10-28 14:28:00 +00005851 // Add CarrySum from additions calculated for previous DstIdx.
Petar Avramovic0b17e592019-03-11 10:00:17 +00005852 if (DstIdx != 1) {
5853 Factors.push_back(CarrySumPrevDstIdx);
5854 }
5855
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005856 Register CarrySum;
Petar Avramovic0b17e592019-03-11 10:00:17 +00005857 // Add all factors and accumulate all carries into CarrySum.
5858 if (DstIdx != DstParts - 1) {
5859 MachineInstrBuilder Uaddo =
Jay Foad24688f82021-10-04 20:25:42 +01005860 B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]);
Petar Avramovic0b17e592019-03-11 10:00:17 +00005861 FactorSum = Uaddo.getReg(0);
5862 CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0);
5863 for (unsigned i = 2; i < Factors.size(); ++i) {
5864 MachineInstrBuilder Uaddo =
Jay Foad24688f82021-10-04 20:25:42 +01005865 B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]);
Petar Avramovic0b17e592019-03-11 10:00:17 +00005866 FactorSum = Uaddo.getReg(0);
5867 MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1));
5868 CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0);
5869 }
5870 } else {
5871 // Since value for the next index is not calculated, neither is CarrySum.
5872 FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0);
5873 for (unsigned i = 2; i < Factors.size(); ++i)
5874 FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0);
5875 }
5876
5877 CarrySumPrevDstIdx = CarrySum;
5878 DstRegs[DstIdx] = FactorSum;
5879 Factors.clear();
5880 }
5881}
5882
Matt Arsenault18ec3822019-02-11 22:00:39 +00005883LegalizerHelper::LegalizeResult
Cassie Jones362463882021-02-14 14:37:55 -05005884LegalizerHelper::narrowScalarAddSub(MachineInstr &MI, unsigned TypeIdx,
5885 LLT NarrowTy) {
5886 if (TypeIdx != 0)
5887 return UnableToLegalize;
5888
Cassie Jones97a1cdb2021-02-14 14:42:46 -05005889 Register DstReg = MI.getOperand(0).getReg();
5890 LLT DstType = MRI.getType(DstReg);
5891 // FIXME: add support for vector types
5892 if (DstType.isVector())
5893 return UnableToLegalize;
5894
Cassie Jonese1532642021-02-22 17:11:23 -05005895 unsigned Opcode = MI.getOpcode();
5896 unsigned OpO, OpE, OpF;
5897 switch (Opcode) {
5898 case TargetOpcode::G_SADDO:
Cassie Jones8f956a52021-02-22 17:11:35 -05005899 case TargetOpcode::G_SADDE:
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005900 case TargetOpcode::G_UADDO:
Cassie Jones8f956a52021-02-22 17:11:35 -05005901 case TargetOpcode::G_UADDE:
Cassie Jones362463882021-02-14 14:37:55 -05005902 case TargetOpcode::G_ADD:
5903 OpO = TargetOpcode::G_UADDO;
5904 OpE = TargetOpcode::G_UADDE;
Cassie Jonese1532642021-02-22 17:11:23 -05005905 OpF = TargetOpcode::G_UADDE;
Cassie Jones8f956a52021-02-22 17:11:35 -05005906 if (Opcode == TargetOpcode::G_SADDO || Opcode == TargetOpcode::G_SADDE)
Cassie Jonese1532642021-02-22 17:11:23 -05005907 OpF = TargetOpcode::G_SADDE;
Cassie Jones362463882021-02-14 14:37:55 -05005908 break;
Cassie Jonese1532642021-02-22 17:11:23 -05005909 case TargetOpcode::G_SSUBO:
Cassie Jones8f956a52021-02-22 17:11:35 -05005910 case TargetOpcode::G_SSUBE:
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005911 case TargetOpcode::G_USUBO:
Cassie Jones8f956a52021-02-22 17:11:35 -05005912 case TargetOpcode::G_USUBE:
Cassie Jones362463882021-02-14 14:37:55 -05005913 case TargetOpcode::G_SUB:
5914 OpO = TargetOpcode::G_USUBO;
5915 OpE = TargetOpcode::G_USUBE;
Cassie Jonese1532642021-02-22 17:11:23 -05005916 OpF = TargetOpcode::G_USUBE;
Cassie Jones8f956a52021-02-22 17:11:35 -05005917 if (Opcode == TargetOpcode::G_SSUBO || Opcode == TargetOpcode::G_SSUBE)
Cassie Jonese1532642021-02-22 17:11:23 -05005918 OpF = TargetOpcode::G_SSUBE;
Cassie Jones362463882021-02-14 14:37:55 -05005919 break;
5920 default:
5921 llvm_unreachable("Unexpected add/sub opcode!");
5922 }
5923
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005924 // 1 for a plain add/sub, 2 if this is an operation with a carry-out.
5925 unsigned NumDefs = MI.getNumExplicitDefs();
5926 Register Src1 = MI.getOperand(NumDefs).getReg();
5927 Register Src2 = MI.getOperand(NumDefs + 1).getReg();
Justin Bogner4271e1d2021-03-02 14:46:03 -08005928 Register CarryDst, CarryIn;
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005929 if (NumDefs == 2)
5930 CarryDst = MI.getOperand(1).getReg();
Cassie Jones8f956a52021-02-22 17:11:35 -05005931 if (MI.getNumOperands() == NumDefs + 3)
5932 CarryIn = MI.getOperand(NumDefs + 2).getReg();
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005933
Justin Bogner4271e1d2021-03-02 14:46:03 -08005934 LLT RegTy = MRI.getType(MI.getOperand(0).getReg());
5935 LLT LeftoverTy, DummyTy;
5936 SmallVector<Register, 2> Src1Regs, Src2Regs, Src1Left, Src2Left, DstRegs;
chuongg3fcfe1b62024-01-15 16:40:39 +00005937 extractParts(Src1, RegTy, NarrowTy, LeftoverTy, Src1Regs, Src1Left,
5938 MIRBuilder, MRI);
5939 extractParts(Src2, RegTy, NarrowTy, DummyTy, Src2Regs, Src2Left, MIRBuilder,
5940 MRI);
Cassie Jones362463882021-02-14 14:37:55 -05005941
Justin Bogner4271e1d2021-03-02 14:46:03 -08005942 int NarrowParts = Src1Regs.size();
5943 for (int I = 0, E = Src1Left.size(); I != E; ++I) {
5944 Src1Regs.push_back(Src1Left[I]);
5945 Src2Regs.push_back(Src2Left[I]);
5946 }
5947 DstRegs.reserve(Src1Regs.size());
5948
5949 for (int i = 0, e = Src1Regs.size(); i != e; ++i) {
5950 Register DstReg =
5951 MRI.createGenericVirtualRegister(MRI.getType(Src1Regs[i]));
Cassie Jones362463882021-02-14 14:37:55 -05005952 Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005953 // Forward the final carry-out to the destination register
Justin Bogner4271e1d2021-03-02 14:46:03 -08005954 if (i == e - 1 && CarryDst)
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005955 CarryOut = CarryDst;
Cassie Jones362463882021-02-14 14:37:55 -05005956
Cassie Jones8f956a52021-02-22 17:11:35 -05005957 if (!CarryIn) {
Cassie Jones362463882021-02-14 14:37:55 -05005958 MIRBuilder.buildInstr(OpO, {DstReg, CarryOut},
5959 {Src1Regs[i], Src2Regs[i]});
Justin Bogner4271e1d2021-03-02 14:46:03 -08005960 } else if (i == e - 1) {
Cassie Jonese1532642021-02-22 17:11:23 -05005961 MIRBuilder.buildInstr(OpF, {DstReg, CarryOut},
5962 {Src1Regs[i], Src2Regs[i], CarryIn});
5963 } else {
Cassie Jones362463882021-02-14 14:37:55 -05005964 MIRBuilder.buildInstr(OpE, {DstReg, CarryOut},
5965 {Src1Regs[i], Src2Regs[i], CarryIn});
5966 }
5967
5968 DstRegs.push_back(DstReg);
5969 CarryIn = CarryOut;
5970 }
Justin Bogner4271e1d2021-03-02 14:46:03 -08005971 insertParts(MI.getOperand(0).getReg(), RegTy, NarrowTy,
serge-sans-paille38818b62023-01-04 08:28:45 +01005972 ArrayRef(DstRegs).take_front(NarrowParts), LeftoverTy,
5973 ArrayRef(DstRegs).drop_front(NarrowParts));
Justin Bogner4271e1d2021-03-02 14:46:03 -08005974
Cassie Jones362463882021-02-14 14:37:55 -05005975 MI.eraseFromParent();
5976 return Legalized;
5977}
5978
5979LegalizerHelper::LegalizeResult
Petar Avramovic0b17e592019-03-11 10:00:17 +00005980LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08005981 auto [DstReg, Src1, Src2] = MI.getFirst3Regs();
Petar Avramovic0b17e592019-03-11 10:00:17 +00005982
Matt Arsenault211e89d2019-01-27 00:52:51 +00005983 LLT Ty = MRI.getType(DstReg);
Jay Foad24688f82021-10-04 20:25:42 +01005984 if (Ty.isVector())
Matt Arsenault211e89d2019-01-27 00:52:51 +00005985 return UnableToLegalize;
5986
Jay Foad0a031f52021-10-05 10:47:54 +01005987 unsigned Size = Ty.getSizeInBits();
Jay Foad24688f82021-10-04 20:25:42 +01005988 unsigned NarrowSize = NarrowTy.getSizeInBits();
Jay Foad0a031f52021-10-05 10:47:54 +01005989 if (Size % NarrowSize != 0)
Jay Foad24688f82021-10-04 20:25:42 +01005990 return UnableToLegalize;
5991
Jay Foad0a031f52021-10-05 10:47:54 +01005992 unsigned NumParts = Size / NarrowSize;
Petar Avramovic5229f472019-03-11 10:08:44 +00005993 bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH;
Jay Foad0a031f52021-10-05 10:47:54 +01005994 unsigned DstTmpParts = NumParts * (IsMulHigh ? 2 : 1);
Matt Arsenault211e89d2019-01-27 00:52:51 +00005995
Matt Arsenaultde8451f2020-02-04 10:34:22 -05005996 SmallVector<Register, 2> Src1Parts, Src2Parts;
5997 SmallVector<Register, 2> DstTmpRegs(DstTmpParts);
chuongg3fcfe1b62024-01-15 16:40:39 +00005998 extractParts(Src1, NarrowTy, NumParts, Src1Parts, MIRBuilder, MRI);
5999 extractParts(Src2, NarrowTy, NumParts, Src2Parts, MIRBuilder, MRI);
Petar Avramovic5229f472019-03-11 10:08:44 +00006000 multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy);
Matt Arsenault211e89d2019-01-27 00:52:51 +00006001
Petar Avramovic5229f472019-03-11 10:08:44 +00006002 // Take only high half of registers if this is high mul.
Jay Foad0a031f52021-10-05 10:47:54 +01006003 ArrayRef<Register> DstRegs(&DstTmpRegs[DstTmpParts - NumParts], NumParts);
Diana Picusf95a5fb2023-01-09 11:59:00 +01006004 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Matt Arsenault211e89d2019-01-27 00:52:51 +00006005 MI.eraseFromParent();
6006 return Legalized;
6007}
6008
Matt Arsenault1cf713662019-02-12 14:54:52 +00006009LegalizerHelper::LegalizeResult
Matt Arsenault83a25a12021-03-26 17:29:36 -04006010LegalizerHelper::narrowScalarFPTOI(MachineInstr &MI, unsigned TypeIdx,
6011 LLT NarrowTy) {
6012 if (TypeIdx != 0)
6013 return UnableToLegalize;
6014
6015 bool IsSigned = MI.getOpcode() == TargetOpcode::G_FPTOSI;
6016
6017 Register Src = MI.getOperand(1).getReg();
6018 LLT SrcTy = MRI.getType(Src);
6019
6020 // If all finite floats fit into the narrowed integer type, we can just swap
6021 // out the result type. This is practically only useful for conversions from
6022 // half to at least 16-bits, so just handle the one case.
6023 if (SrcTy.getScalarType() != LLT::scalar(16) ||
Simon Pilgrimbc980762021-04-20 17:19:15 +01006024 NarrowTy.getScalarSizeInBits() < (IsSigned ? 17u : 16u))
Matt Arsenault83a25a12021-03-26 17:29:36 -04006025 return UnableToLegalize;
6026
6027 Observer.changingInstr(MI);
6028 narrowScalarDst(MI, NarrowTy, 0,
6029 IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT);
6030 Observer.changedInstr(MI);
6031 return Legalized;
6032}
6033
6034LegalizerHelper::LegalizeResult
Matt Arsenault1cf713662019-02-12 14:54:52 +00006035LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx,
6036 LLT NarrowTy) {
6037 if (TypeIdx != 1)
6038 return UnableToLegalize;
6039
6040 uint64_t NarrowSize = NarrowTy.getSizeInBits();
6041
6042 int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
6043 // FIXME: add support for when SizeOp1 isn't an exact multiple of
6044 // NarrowSize.
6045 if (SizeOp1 % NarrowSize != 0)
6046 return UnableToLegalize;
6047 int NumParts = SizeOp1 / NarrowSize;
6048
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00006049 SmallVector<Register, 2> SrcRegs, DstRegs;
Matt Arsenault1cf713662019-02-12 14:54:52 +00006050 SmallVector<uint64_t, 2> Indexes;
chuongg3fcfe1b62024-01-15 16:40:39 +00006051 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs,
6052 MIRBuilder, MRI);
Matt Arsenault1cf713662019-02-12 14:54:52 +00006053
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006054 Register OpReg = MI.getOperand(0).getReg();
Matt Arsenault1cf713662019-02-12 14:54:52 +00006055 uint64_t OpStart = MI.getOperand(2).getImm();
6056 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
6057 for (int i = 0; i < NumParts; ++i) {
6058 unsigned SrcStart = i * NarrowSize;
6059
6060 if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) {
6061 // No part of the extract uses this subregister, ignore it.
6062 continue;
6063 } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
6064 // The entire subregister is extracted, forward the value.
6065 DstRegs.push_back(SrcRegs[i]);
6066 continue;
6067 }
6068
6069 // OpSegStart is where this destination segment would start in OpReg if it
6070 // extended infinitely in both directions.
6071 int64_t ExtractOffset;
6072 uint64_t SegSize;
6073 if (OpStart < SrcStart) {
6074 ExtractOffset = 0;
6075 SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart);
6076 } else {
6077 ExtractOffset = OpStart - SrcStart;
6078 SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize);
6079 }
6080
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006081 Register SegReg = SrcRegs[i];
Matt Arsenault1cf713662019-02-12 14:54:52 +00006082 if (ExtractOffset != 0 || SegSize != NarrowSize) {
6083 // A genuine extract is needed.
6084 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
6085 MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset);
6086 }
6087
6088 DstRegs.push_back(SegReg);
6089 }
6090
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006091 Register DstReg = MI.getOperand(0).getReg();
Dominik Montada6b966232020-03-12 09:03:08 +01006092 if (MRI.getType(DstReg).isVector())
Matt Arsenault1cf713662019-02-12 14:54:52 +00006093 MIRBuilder.buildBuildVector(DstReg, DstRegs);
Dominik Montada6b966232020-03-12 09:03:08 +01006094 else if (DstRegs.size() > 1)
Diana Picusf95a5fb2023-01-09 11:59:00 +01006095 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Dominik Montada6b966232020-03-12 09:03:08 +01006096 else
6097 MIRBuilder.buildCopy(DstReg, DstRegs[0]);
Matt Arsenault1cf713662019-02-12 14:54:52 +00006098 MI.eraseFromParent();
6099 return Legalized;
6100}
6101
6102LegalizerHelper::LegalizeResult
6103LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx,
6104 LLT NarrowTy) {
6105 // FIXME: Don't know how to handle secondary types yet.
6106 if (TypeIdx != 0)
6107 return UnableToLegalize;
6108
Justin Bogner2a7e7592021-03-02 09:49:15 -08006109 SmallVector<Register, 2> SrcRegs, LeftoverRegs, DstRegs;
Matt Arsenault1cf713662019-02-12 14:54:52 +00006110 SmallVector<uint64_t, 2> Indexes;
Justin Bogner2a7e7592021-03-02 09:49:15 -08006111 LLT RegTy = MRI.getType(MI.getOperand(0).getReg());
6112 LLT LeftoverTy;
6113 extractParts(MI.getOperand(1).getReg(), RegTy, NarrowTy, LeftoverTy, SrcRegs,
chuongg3fcfe1b62024-01-15 16:40:39 +00006114 LeftoverRegs, MIRBuilder, MRI);
Matt Arsenault1cf713662019-02-12 14:54:52 +00006115
Justin Bogner2a7e7592021-03-02 09:49:15 -08006116 for (Register Reg : LeftoverRegs)
6117 SrcRegs.push_back(Reg);
6118
6119 uint64_t NarrowSize = NarrowTy.getSizeInBits();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006120 Register OpReg = MI.getOperand(2).getReg();
Matt Arsenault1cf713662019-02-12 14:54:52 +00006121 uint64_t OpStart = MI.getOperand(3).getImm();
6122 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
Justin Bogner2a7e7592021-03-02 09:49:15 -08006123 for (int I = 0, E = SrcRegs.size(); I != E; ++I) {
6124 unsigned DstStart = I * NarrowSize;
Matt Arsenault1cf713662019-02-12 14:54:52 +00006125
Justin Bogner2a7e7592021-03-02 09:49:15 -08006126 if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
Matt Arsenault1cf713662019-02-12 14:54:52 +00006127 // The entire subregister is defined by this insert, forward the new
6128 // value.
6129 DstRegs.push_back(OpReg);
6130 continue;
6131 }
6132
Justin Bogner2a7e7592021-03-02 09:49:15 -08006133 Register SrcReg = SrcRegs[I];
6134 if (MRI.getType(SrcRegs[I]) == LeftoverTy) {
6135 // The leftover reg is smaller than NarrowTy, so we need to extend it.
6136 SrcReg = MRI.createGenericVirtualRegister(NarrowTy);
6137 MIRBuilder.buildAnyExt(SrcReg, SrcRegs[I]);
6138 }
6139
6140 if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
6141 // No part of the insert affects this subregister, forward the original.
6142 DstRegs.push_back(SrcReg);
6143 continue;
6144 }
6145
Matt Arsenault1cf713662019-02-12 14:54:52 +00006146 // OpSegStart is where this destination segment would start in OpReg if it
6147 // extended infinitely in both directions.
6148 int64_t ExtractOffset, InsertOffset;
6149 uint64_t SegSize;
6150 if (OpStart < DstStart) {
6151 InsertOffset = 0;
6152 ExtractOffset = DstStart - OpStart;
6153 SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart);
6154 } else {
6155 InsertOffset = OpStart - DstStart;
6156 ExtractOffset = 0;
6157 SegSize =
6158 std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart);
6159 }
6160
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006161 Register SegReg = OpReg;
Matt Arsenault1cf713662019-02-12 14:54:52 +00006162 if (ExtractOffset != 0 || SegSize != OpSize) {
6163 // A genuine extract is needed.
6164 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
6165 MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset);
6166 }
6167
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006168 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
Justin Bogner2a7e7592021-03-02 09:49:15 -08006169 MIRBuilder.buildInsert(DstReg, SrcReg, SegReg, InsertOffset);
Matt Arsenault1cf713662019-02-12 14:54:52 +00006170 DstRegs.push_back(DstReg);
6171 }
6172
Justin Bogner2a7e7592021-03-02 09:49:15 -08006173 uint64_t WideSize = DstRegs.size() * NarrowSize;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006174 Register DstReg = MI.getOperand(0).getReg();
Justin Bogner2a7e7592021-03-02 09:49:15 -08006175 if (WideSize > RegTy.getSizeInBits()) {
6176 Register MergeReg = MRI.createGenericVirtualRegister(LLT::scalar(WideSize));
Diana Picusf95a5fb2023-01-09 11:59:00 +01006177 MIRBuilder.buildMergeLikeInstr(MergeReg, DstRegs);
Justin Bogner2a7e7592021-03-02 09:49:15 -08006178 MIRBuilder.buildTrunc(DstReg, MergeReg);
6179 } else
Diana Picusf95a5fb2023-01-09 11:59:00 +01006180 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Justin Bogner2a7e7592021-03-02 09:49:15 -08006181
Matt Arsenault1cf713662019-02-12 14:54:52 +00006182 MI.eraseFromParent();
6183 return Legalized;
6184}
6185
Matt Arsenault211e89d2019-01-27 00:52:51 +00006186LegalizerHelper::LegalizeResult
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00006187LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx,
6188 LLT NarrowTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006189 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00006190 LLT DstTy = MRI.getType(DstReg);
6191
6192 assert(MI.getNumOperands() == 3 && TypeIdx == 0);
6193
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00006194 SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
6195 SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs;
6196 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00006197 LLT LeftoverTy;
6198 if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy,
chuongg3fcfe1b62024-01-15 16:40:39 +00006199 Src0Regs, Src0LeftoverRegs, MIRBuilder, MRI))
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00006200 return UnableToLegalize;
6201
6202 LLT Unused;
6203 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused,
chuongg3fcfe1b62024-01-15 16:40:39 +00006204 Src1Regs, Src1LeftoverRegs, MIRBuilder, MRI))
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00006205 llvm_unreachable("inconsistent extractParts result");
6206
6207 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
6208 auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
6209 {Src0Regs[I], Src1Regs[I]});
Jay Foadb482e1b2020-01-23 11:51:35 +00006210 DstRegs.push_back(Inst.getReg(0));
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00006211 }
6212
6213 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
6214 auto Inst = MIRBuilder.buildInstr(
6215 MI.getOpcode(),
6216 {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]});
Jay Foadb482e1b2020-01-23 11:51:35 +00006217 DstLeftoverRegs.push_back(Inst.getReg(0));
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00006218 }
6219
6220 insertParts(DstReg, DstTy, NarrowTy, DstRegs,
6221 LeftoverTy, DstLeftoverRegs);
6222
6223 MI.eraseFromParent();
6224 return Legalized;
6225}
6226
6227LegalizerHelper::LegalizeResult
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05006228LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx,
6229 LLT NarrowTy) {
6230 if (TypeIdx != 0)
6231 return UnableToLegalize;
6232
Amara Emerson719024a2023-02-23 16:35:39 -08006233 auto [DstReg, SrcReg] = MI.getFirst2Regs();
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05006234
Matt Arsenaulta66d2812020-01-10 10:41:29 -05006235 LLT DstTy = MRI.getType(DstReg);
6236 if (DstTy.isVector())
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05006237 return UnableToLegalize;
6238
Matt Arsenaulta66d2812020-01-10 10:41:29 -05006239 SmallVector<Register, 8> Parts;
6240 LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -05006241 LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode());
6242 buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
6243
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05006244 MI.eraseFromParent();
6245 return Legalized;
6246}
6247
6248LegalizerHelper::LegalizeResult
Matt Arsenault81511e52019-02-05 00:13:44 +00006249LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx,
6250 LLT NarrowTy) {
6251 if (TypeIdx != 0)
6252 return UnableToLegalize;
6253
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006254 Register CondReg = MI.getOperand(1).getReg();
Matt Arsenault81511e52019-02-05 00:13:44 +00006255 LLT CondTy = MRI.getType(CondReg);
6256 if (CondTy.isVector()) // TODO: Handle vselect
6257 return UnableToLegalize;
6258
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006259 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault81511e52019-02-05 00:13:44 +00006260 LLT DstTy = MRI.getType(DstReg);
6261
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00006262 SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
6263 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
6264 SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs;
Matt Arsenault81511e52019-02-05 00:13:44 +00006265 LLT LeftoverTy;
6266 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy,
chuongg3fcfe1b62024-01-15 16:40:39 +00006267 Src1Regs, Src1LeftoverRegs, MIRBuilder, MRI))
Matt Arsenault81511e52019-02-05 00:13:44 +00006268 return UnableToLegalize;
6269
6270 LLT Unused;
6271 if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused,
chuongg3fcfe1b62024-01-15 16:40:39 +00006272 Src2Regs, Src2LeftoverRegs, MIRBuilder, MRI))
Matt Arsenault81511e52019-02-05 00:13:44 +00006273 llvm_unreachable("inconsistent extractParts result");
6274
6275 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
6276 auto Select = MIRBuilder.buildSelect(NarrowTy,
6277 CondReg, Src1Regs[I], Src2Regs[I]);
Jay Foadb482e1b2020-01-23 11:51:35 +00006278 DstRegs.push_back(Select.getReg(0));
Matt Arsenault81511e52019-02-05 00:13:44 +00006279 }
6280
6281 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
6282 auto Select = MIRBuilder.buildSelect(
6283 LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]);
Jay Foadb482e1b2020-01-23 11:51:35 +00006284 DstLeftoverRegs.push_back(Select.getReg(0));
Matt Arsenault81511e52019-02-05 00:13:44 +00006285 }
6286
6287 insertParts(DstReg, DstTy, NarrowTy, DstRegs,
6288 LeftoverTy, DstLeftoverRegs);
6289
6290 MI.eraseFromParent();
6291 return Legalized;
6292}
6293
6294LegalizerHelper::LegalizeResult
Petar Avramovic2b66d322020-01-27 09:43:38 +01006295LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx,
6296 LLT NarrowTy) {
6297 if (TypeIdx != 1)
6298 return UnableToLegalize;
6299
Amara Emerson719024a2023-02-23 16:35:39 -08006300 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramovic2b66d322020-01-27 09:43:38 +01006301 unsigned NarrowSize = NarrowTy.getSizeInBits();
6302
6303 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
Matt Arsenault312a9d12020-02-07 12:24:15 -05006304 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF;
6305
Petar Avramovic2b66d322020-01-27 09:43:38 +01006306 MachineIRBuilder &B = MIRBuilder;
Matt Arsenault6135f5e2020-02-07 11:55:39 -05006307 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
Petar Avramovic2b66d322020-01-27 09:43:38 +01006308 // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi)
6309 auto C_0 = B.buildConstant(NarrowTy, 0);
6310 auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
6311 UnmergeSrc.getReg(1), C_0);
Matt Arsenault312a9d12020-02-07 12:24:15 -05006312 auto LoCTLZ = IsUndef ?
6313 B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) :
6314 B.buildCTLZ(DstTy, UnmergeSrc.getReg(0));
Matt Arsenault6135f5e2020-02-07 11:55:39 -05006315 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
6316 auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize);
6317 auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1));
6318 B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ);
Petar Avramovic2b66d322020-01-27 09:43:38 +01006319
6320 MI.eraseFromParent();
6321 return Legalized;
6322 }
6323
6324 return UnableToLegalize;
6325}
6326
6327LegalizerHelper::LegalizeResult
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01006328LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx,
6329 LLT NarrowTy) {
6330 if (TypeIdx != 1)
6331 return UnableToLegalize;
6332
Amara Emerson719024a2023-02-23 16:35:39 -08006333 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01006334 unsigned NarrowSize = NarrowTy.getSizeInBits();
6335
6336 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
Matt Arsenault312a9d12020-02-07 12:24:15 -05006337 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF;
6338
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01006339 MachineIRBuilder &B = MIRBuilder;
Matt Arsenault6135f5e2020-02-07 11:55:39 -05006340 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01006341 // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo)
6342 auto C_0 = B.buildConstant(NarrowTy, 0);
6343 auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
6344 UnmergeSrc.getReg(0), C_0);
Matt Arsenault312a9d12020-02-07 12:24:15 -05006345 auto HiCTTZ = IsUndef ?
6346 B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) :
6347 B.buildCTTZ(DstTy, UnmergeSrc.getReg(1));
Matt Arsenault6135f5e2020-02-07 11:55:39 -05006348 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
6349 auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize);
6350 auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0));
6351 B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01006352
6353 MI.eraseFromParent();
6354 return Legalized;
6355 }
6356
6357 return UnableToLegalize;
6358}
6359
6360LegalizerHelper::LegalizeResult
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006361LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx,
6362 LLT NarrowTy) {
6363 if (TypeIdx != 1)
6364 return UnableToLegalize;
6365
Amara Emerson719024a2023-02-23 16:35:39 -08006366 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006367 unsigned NarrowSize = NarrowTy.getSizeInBits();
6368
6369 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
6370 auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
6371
Matt Arsenault3b198512020-02-06 22:29:23 -05006372 auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0));
6373 auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1));
Jon Roelofsf2e8e462021-07-26 16:42:20 -07006374 MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006375
6376 MI.eraseFromParent();
6377 return Legalized;
6378 }
6379
6380 return UnableToLegalize;
6381}
6382
6383LegalizerHelper::LegalizeResult
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04006384LegalizerHelper::narrowScalarFLDEXP(MachineInstr &MI, unsigned TypeIdx,
6385 LLT NarrowTy) {
6386 if (TypeIdx != 1)
6387 return UnableToLegalize;
6388
6389 MachineIRBuilder &B = MIRBuilder;
6390 Register ExpReg = MI.getOperand(2).getReg();
6391 LLT ExpTy = MRI.getType(ExpReg);
6392
6393 unsigned ClampSize = NarrowTy.getScalarSizeInBits();
6394
6395 // Clamp the exponent to the range of the target type.
6396 auto MinExp = B.buildConstant(ExpTy, minIntN(ClampSize));
6397 auto ClampMin = B.buildSMax(ExpTy, ExpReg, MinExp);
6398 auto MaxExp = B.buildConstant(ExpTy, maxIntN(ClampSize));
6399 auto Clamp = B.buildSMin(ExpTy, ClampMin, MaxExp);
6400
6401 auto Trunc = B.buildTrunc(NarrowTy, Clamp);
6402 Observer.changingInstr(MI);
6403 MI.getOperand(2).setReg(Trunc.getReg(0));
6404 Observer.changedInstr(MI);
6405 return Legalized;
6406}
6407
6408LegalizerHelper::LegalizeResult
Matt Arsenaulta1282922020-07-15 11:10:54 -04006409LegalizerHelper::lowerBitCount(MachineInstr &MI) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006410 unsigned Opc = MI.getOpcode();
Matt Arsenaulta679f272020-07-19 12:29:48 -04006411 const auto &TII = MIRBuilder.getTII();
Diana Picus0528e2c2018-11-26 11:07:02 +00006412 auto isSupported = [this](const LegalityQuery &Q) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006413 auto QAction = LI.getAction(Q).Action;
Diana Picus0528e2c2018-11-26 11:07:02 +00006414 return QAction == Legal || QAction == Libcall || QAction == Custom;
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006415 };
6416 switch (Opc) {
6417 default:
6418 return UnableToLegalize;
6419 case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
6420 // This trivially expands to CTLZ.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00006421 Observer.changingInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006422 MI.setDesc(TII.get(TargetOpcode::G_CTLZ));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00006423 Observer.changedInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006424 return Legalized;
6425 }
6426 case TargetOpcode::G_CTLZ: {
Amara Emerson719024a2023-02-23 16:35:39 -08006427 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault8de2dad2020-02-06 21:11:52 -05006428 unsigned Len = SrcTy.getSizeInBits();
6429
6430 if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
Diana Picus0528e2c2018-11-26 11:07:02 +00006431 // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero.
Matt Arsenault8de2dad2020-02-06 21:11:52 -05006432 auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg);
6433 auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0);
6434 auto ICmp = MIRBuilder.buildICmp(
6435 CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc);
6436 auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
6437 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006438 MI.eraseFromParent();
6439 return Legalized;
6440 }
6441 // for now, we do this:
6442 // NewLen = NextPowerOf2(Len);
6443 // x = x | (x >> 1);
6444 // x = x | (x >> 2);
6445 // ...
6446 // x = x | (x >>16);
6447 // x = x | (x >>32); // for 64-bit input
6448 // Upto NewLen/2
6449 // return Len - popcount(x);
6450 //
6451 // Ref: "Hacker's Delight" by Henry Warren
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006452 Register Op = SrcReg;
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006453 unsigned NewLen = PowerOf2Ceil(Len);
6454 for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) {
Matt Arsenault8de2dad2020-02-06 21:11:52 -05006455 auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i);
6456 auto MIBOp = MIRBuilder.buildOr(
6457 SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt));
Jay Foadb482e1b2020-01-23 11:51:35 +00006458 Op = MIBOp.getReg(0);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006459 }
Matt Arsenault8de2dad2020-02-06 21:11:52 -05006460 auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op);
6461 MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len),
Jay Foad63f73542020-01-16 12:37:00 +00006462 MIBPop);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006463 MI.eraseFromParent();
6464 return Legalized;
6465 }
6466 case TargetOpcode::G_CTTZ_ZERO_UNDEF: {
6467 // This trivially expands to CTTZ.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00006468 Observer.changingInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006469 MI.setDesc(TII.get(TargetOpcode::G_CTTZ));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00006470 Observer.changedInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006471 return Legalized;
6472 }
6473 case TargetOpcode::G_CTTZ: {
Amara Emerson719024a2023-02-23 16:35:39 -08006474 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault8de2dad2020-02-06 21:11:52 -05006475
6476 unsigned Len = SrcTy.getSizeInBits();
6477 if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006478 // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with
6479 // zero.
Matt Arsenault8de2dad2020-02-06 21:11:52 -05006480 auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg);
6481 auto Zero = MIRBuilder.buildConstant(SrcTy, 0);
6482 auto ICmp = MIRBuilder.buildICmp(
6483 CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero);
6484 auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
6485 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006486 MI.eraseFromParent();
6487 return Legalized;
6488 }
6489 // for now, we use: { return popcount(~x & (x - 1)); }
6490 // unless the target has ctlz but not ctpop, in which case we use:
6491 // { return 32 - nlz(~x & (x-1)); }
6492 // Ref: "Hacker's Delight" by Henry Warren
Matt Arsenaulta1282922020-07-15 11:10:54 -04006493 auto MIBCstNeg1 = MIRBuilder.buildConstant(SrcTy, -1);
6494 auto MIBNot = MIRBuilder.buildXor(SrcTy, SrcReg, MIBCstNeg1);
Jay Foad28bb43b2020-01-16 12:09:48 +00006495 auto MIBTmp = MIRBuilder.buildAnd(
Matt Arsenaulta1282922020-07-15 11:10:54 -04006496 SrcTy, MIBNot, MIRBuilder.buildAdd(SrcTy, SrcReg, MIBCstNeg1));
6497 if (!isSupported({TargetOpcode::G_CTPOP, {SrcTy, SrcTy}}) &&
6498 isSupported({TargetOpcode::G_CTLZ, {SrcTy, SrcTy}})) {
6499 auto MIBCstLen = MIRBuilder.buildConstant(SrcTy, Len);
Jay Foad63f73542020-01-16 12:37:00 +00006500 MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen,
Matt Arsenaulta1282922020-07-15 11:10:54 -04006501 MIRBuilder.buildCTLZ(SrcTy, MIBTmp));
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006502 MI.eraseFromParent();
6503 return Legalized;
6504 }
Craig Topper44e8bea2023-11-12 19:36:24 -08006505 Observer.changingInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006506 MI.setDesc(TII.get(TargetOpcode::G_CTPOP));
Jay Foadb482e1b2020-01-23 11:51:35 +00006507 MI.getOperand(1).setReg(MIBTmp.getReg(0));
Craig Topper44e8bea2023-11-12 19:36:24 -08006508 Observer.changedInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006509 return Legalized;
6510 }
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006511 case TargetOpcode::G_CTPOP: {
Matt Arsenaulta1282922020-07-15 11:10:54 -04006512 Register SrcReg = MI.getOperand(1).getReg();
6513 LLT Ty = MRI.getType(SrcReg);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006514 unsigned Size = Ty.getSizeInBits();
6515 MachineIRBuilder &B = MIRBuilder;
6516
6517 // Count set bits in blocks of 2 bits. Default approach would be
6518 // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 }
6519 // We use following formula instead:
6520 // B2Count = val - { (val >> 1) & 0x55555555 }
6521 // since it gives same result in blocks of 2 with one instruction less.
6522 auto C_1 = B.buildConstant(Ty, 1);
Matt Arsenaulta1282922020-07-15 11:10:54 -04006523 auto B2Set1LoTo1Hi = B.buildLShr(Ty, SrcReg, C_1);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006524 APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55));
6525 auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0);
6526 auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0);
Matt Arsenaulta1282922020-07-15 11:10:54 -04006527 auto B2Count = B.buildSub(Ty, SrcReg, B2Count1Hi);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006528
6529 // In order to get count in blocks of 4 add values from adjacent block of 2.
6530 // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 }
6531 auto C_2 = B.buildConstant(Ty, 2);
6532 auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2);
6533 APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33));
6534 auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0);
6535 auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0);
6536 auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0);
6537 auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count);
6538
6539 // For count in blocks of 8 bits we don't have to mask high 4 bits before
6540 // addition since count value sits in range {0,...,8} and 4 bits are enough
6541 // to hold such binary values. After addition high 4 bits still hold count
6542 // of set bits in high 4 bit block, set them to zero and get 8 bit result.
6543 // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F
6544 auto C_4 = B.buildConstant(Ty, 4);
6545 auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4);
6546 auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count);
6547 APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F));
6548 auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0);
6549 auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0);
6550
6551 assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm");
6552 // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this
6553 // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks.
6554 auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01)));
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006555
6556 // Shift count result from 8 high bits to low bits.
6557 auto C_SizeM8 = B.buildConstant(Ty, Size - 8);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006558
Wang Pengcheng610b9e22024-03-29 15:38:39 +08006559 auto IsMulSupported = [this](const LLT Ty) {
6560 auto Action = LI.getAction({TargetOpcode::G_MUL, {Ty}}).Action;
6561 return Action == Legal || Action == WidenScalar || Action == Custom;
6562 };
6563 if (IsMulSupported(Ty)) {
6564 auto ResTmp = B.buildMul(Ty, B8Count, MulMask);
6565 B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8);
6566 } else {
6567 auto ResTmp = B8Count;
6568 for (unsigned Shift = 8; Shift < Size; Shift *= 2) {
6569 auto ShiftC = B.buildConstant(Ty, Shift);
6570 auto Shl = B.buildShl(Ty, ResTmp, ShiftC);
6571 ResTmp = B.buildAdd(Ty, ResTmp, Shl);
6572 }
6573 B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8);
6574 }
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01006575 MI.eraseFromParent();
6576 return Legalized;
6577 }
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00006578 }
6579}
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006580
Matt Arsenaultb24436a2020-03-19 22:48:13 -04006581// Check that (every element of) Reg is undef or not an exact multiple of BW.
6582static bool isNonZeroModBitWidthOrUndef(const MachineRegisterInfo &MRI,
6583 Register Reg, unsigned BW) {
6584 return matchUnaryPredicate(
6585 MRI, Reg,
6586 [=](const Constant *C) {
6587 // Null constant here means an undef.
6588 const ConstantInt *CI = dyn_cast_or_null<ConstantInt>(C);
6589 return !CI || CI->getValue().urem(BW) != 0;
6590 },
6591 /*AllowUndefs*/ true);
6592}
6593
6594LegalizerHelper::LegalizeResult
6595LegalizerHelper::lowerFunnelShiftWithInverse(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006596 auto [Dst, X, Y, Z] = MI.getFirst4Regs();
Matt Arsenaultb24436a2020-03-19 22:48:13 -04006597 LLT Ty = MRI.getType(Dst);
6598 LLT ShTy = MRI.getType(Z);
6599
6600 unsigned BW = Ty.getScalarSizeInBits();
Matt Arsenault14b03b42021-03-29 17:26:49 -04006601
6602 if (!isPowerOf2_32(BW))
6603 return UnableToLegalize;
6604
Matt Arsenaultb24436a2020-03-19 22:48:13 -04006605 const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL;
6606 unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL;
6607
6608 if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) {
6609 // fshl X, Y, Z -> fshr X, Y, -Z
6610 // fshr X, Y, Z -> fshl X, Y, -Z
6611 auto Zero = MIRBuilder.buildConstant(ShTy, 0);
6612 Z = MIRBuilder.buildSub(Ty, Zero, Z).getReg(0);
6613 } else {
6614 // fshl X, Y, Z -> fshr (srl X, 1), (fshr X, Y, 1), ~Z
6615 // fshr X, Y, Z -> fshl (fshl X, Y, 1), (shl Y, 1), ~Z
6616 auto One = MIRBuilder.buildConstant(ShTy, 1);
6617 if (IsFSHL) {
6618 Y = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0);
6619 X = MIRBuilder.buildLShr(Ty, X, One).getReg(0);
6620 } else {
6621 X = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0);
6622 Y = MIRBuilder.buildShl(Ty, Y, One).getReg(0);
6623 }
6624
6625 Z = MIRBuilder.buildNot(ShTy, Z).getReg(0);
6626 }
6627
6628 MIRBuilder.buildInstr(RevOpcode, {Dst}, {X, Y, Z});
6629 MI.eraseFromParent();
6630 return Legalized;
6631}
6632
6633LegalizerHelper::LegalizeResult
6634LegalizerHelper::lowerFunnelShiftAsShifts(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006635 auto [Dst, X, Y, Z] = MI.getFirst4Regs();
Matt Arsenaultb24436a2020-03-19 22:48:13 -04006636 LLT Ty = MRI.getType(Dst);
6637 LLT ShTy = MRI.getType(Z);
6638
6639 const unsigned BW = Ty.getScalarSizeInBits();
6640 const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL;
6641
6642 Register ShX, ShY;
6643 Register ShAmt, InvShAmt;
6644
6645 // FIXME: Emit optimized urem by constant instead of letting it expand later.
6646 if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) {
6647 // fshl: X << C | Y >> (BW - C)
6648 // fshr: X << (BW - C) | Y >> C
6649 // where C = Z % BW is not zero
6650 auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW);
6651 ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0);
6652 InvShAmt = MIRBuilder.buildSub(ShTy, BitWidthC, ShAmt).getReg(0);
6653 ShX = MIRBuilder.buildShl(Ty, X, IsFSHL ? ShAmt : InvShAmt).getReg(0);
6654 ShY = MIRBuilder.buildLShr(Ty, Y, IsFSHL ? InvShAmt : ShAmt).getReg(0);
6655 } else {
6656 // fshl: X << (Z % BW) | Y >> 1 >> (BW - 1 - (Z % BW))
6657 // fshr: X << 1 << (BW - 1 - (Z % BW)) | Y >> (Z % BW)
6658 auto Mask = MIRBuilder.buildConstant(ShTy, BW - 1);
6659 if (isPowerOf2_32(BW)) {
6660 // Z % BW -> Z & (BW - 1)
6661 ShAmt = MIRBuilder.buildAnd(ShTy, Z, Mask).getReg(0);
6662 // (BW - 1) - (Z % BW) -> ~Z & (BW - 1)
6663 auto NotZ = MIRBuilder.buildNot(ShTy, Z);
6664 InvShAmt = MIRBuilder.buildAnd(ShTy, NotZ, Mask).getReg(0);
6665 } else {
6666 auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW);
6667 ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0);
6668 InvShAmt = MIRBuilder.buildSub(ShTy, Mask, ShAmt).getReg(0);
6669 }
6670
6671 auto One = MIRBuilder.buildConstant(ShTy, 1);
6672 if (IsFSHL) {
6673 ShX = MIRBuilder.buildShl(Ty, X, ShAmt).getReg(0);
6674 auto ShY1 = MIRBuilder.buildLShr(Ty, Y, One);
6675 ShY = MIRBuilder.buildLShr(Ty, ShY1, InvShAmt).getReg(0);
6676 } else {
6677 auto ShX1 = MIRBuilder.buildShl(Ty, X, One);
6678 ShX = MIRBuilder.buildShl(Ty, ShX1, InvShAmt).getReg(0);
6679 ShY = MIRBuilder.buildLShr(Ty, Y, ShAmt).getReg(0);
6680 }
6681 }
6682
6683 MIRBuilder.buildOr(Dst, ShX, ShY);
6684 MI.eraseFromParent();
6685 return Legalized;
6686}
6687
6688LegalizerHelper::LegalizeResult
6689LegalizerHelper::lowerFunnelShift(MachineInstr &MI) {
6690 // These operations approximately do the following (while avoiding undefined
6691 // shifts by BW):
6692 // G_FSHL: (X << (Z % BW)) | (Y >> (BW - (Z % BW)))
6693 // G_FSHR: (X << (BW - (Z % BW))) | (Y >> (Z % BW))
6694 Register Dst = MI.getOperand(0).getReg();
6695 LLT Ty = MRI.getType(Dst);
6696 LLT ShTy = MRI.getType(MI.getOperand(3).getReg());
6697
6698 bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL;
6699 unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL;
Matt Arsenault14b03b42021-03-29 17:26:49 -04006700
6701 // TODO: Use smarter heuristic that accounts for vector legalization.
Matt Arsenaultb24436a2020-03-19 22:48:13 -04006702 if (LI.getAction({RevOpcode, {Ty, ShTy}}).Action == Lower)
6703 return lowerFunnelShiftAsShifts(MI);
Matt Arsenault14b03b42021-03-29 17:26:49 -04006704
6705 // This only works for powers of 2, fallback to shifts if it fails.
6706 LegalizerHelper::LegalizeResult Result = lowerFunnelShiftWithInverse(MI);
6707 if (Result == UnableToLegalize)
6708 return lowerFunnelShiftAsShifts(MI);
6709 return Result;
Matt Arsenaultb24436a2020-03-19 22:48:13 -04006710}
6711
Tuan Chuong Goha40c9842023-08-17 16:31:54 +01006712LegalizerHelper::LegalizeResult LegalizerHelper::lowerEXT(MachineInstr &MI) {
6713 auto [Dst, Src] = MI.getFirst2Regs();
6714 LLT DstTy = MRI.getType(Dst);
6715 LLT SrcTy = MRI.getType(Src);
6716
6717 uint32_t DstTySize = DstTy.getSizeInBits();
6718 uint32_t DstTyScalarSize = DstTy.getScalarSizeInBits();
6719 uint32_t SrcTyScalarSize = SrcTy.getScalarSizeInBits();
6720
6721 if (!isPowerOf2_32(DstTySize) || !isPowerOf2_32(DstTyScalarSize) ||
6722 !isPowerOf2_32(SrcTyScalarSize))
6723 return UnableToLegalize;
6724
6725 // The step between extend is too large, split it by creating an intermediate
6726 // extend instruction
6727 if (SrcTyScalarSize * 2 < DstTyScalarSize) {
6728 LLT MidTy = SrcTy.changeElementSize(SrcTyScalarSize * 2);
6729 // If the destination type is illegal, split it into multiple statements
6730 // zext x -> zext(merge(zext(unmerge), zext(unmerge)))
6731 auto NewExt = MIRBuilder.buildInstr(MI.getOpcode(), {MidTy}, {Src});
6732 // Unmerge the vector
6733 LLT EltTy = MidTy.changeElementCount(
6734 MidTy.getElementCount().divideCoefficientBy(2));
6735 auto UnmergeSrc = MIRBuilder.buildUnmerge(EltTy, NewExt);
6736
6737 // ZExt the vectors
6738 LLT ZExtResTy = DstTy.changeElementCount(
6739 DstTy.getElementCount().divideCoefficientBy(2));
6740 auto ZExtRes1 = MIRBuilder.buildInstr(MI.getOpcode(), {ZExtResTy},
6741 {UnmergeSrc.getReg(0)});
6742 auto ZExtRes2 = MIRBuilder.buildInstr(MI.getOpcode(), {ZExtResTy},
6743 {UnmergeSrc.getReg(1)});
6744
6745 // Merge the ending vectors
6746 MIRBuilder.buildMergeLikeInstr(Dst, {ZExtRes1, ZExtRes2});
6747
6748 MI.eraseFromParent();
6749 return Legalized;
6750 }
6751 return UnableToLegalize;
6752}
6753
chuongg3d88d9832023-10-11 16:05:25 +01006754LegalizerHelper::LegalizeResult LegalizerHelper::lowerTRUNC(MachineInstr &MI) {
6755 // MachineIRBuilder &MIRBuilder = Helper.MIRBuilder;
6756 MachineRegisterInfo &MRI = *MIRBuilder.getMRI();
6757 // Similar to how operand splitting is done in SelectiondDAG, we can handle
6758 // %res(v8s8) = G_TRUNC %in(v8s32) by generating:
6759 // %inlo(<4x s32>), %inhi(<4 x s32>) = G_UNMERGE %in(<8 x s32>)
6760 // %lo16(<4 x s16>) = G_TRUNC %inlo
6761 // %hi16(<4 x s16>) = G_TRUNC %inhi
6762 // %in16(<8 x s16>) = G_CONCAT_VECTORS %lo16, %hi16
6763 // %res(<8 x s8>) = G_TRUNC %in16
6764
6765 assert(MI.getOpcode() == TargetOpcode::G_TRUNC);
6766
6767 Register DstReg = MI.getOperand(0).getReg();
6768 Register SrcReg = MI.getOperand(1).getReg();
6769 LLT DstTy = MRI.getType(DstReg);
6770 LLT SrcTy = MRI.getType(SrcReg);
6771
6772 if (DstTy.isVector() && isPowerOf2_32(DstTy.getNumElements()) &&
6773 isPowerOf2_32(DstTy.getScalarSizeInBits()) &&
6774 isPowerOf2_32(SrcTy.getNumElements()) &&
6775 isPowerOf2_32(SrcTy.getScalarSizeInBits())) {
6776 // Split input type.
6777 LLT SplitSrcTy = SrcTy.changeElementCount(
6778 SrcTy.getElementCount().divideCoefficientBy(2));
6779
6780 // First, split the source into two smaller vectors.
6781 SmallVector<Register, 2> SplitSrcs;
chuongg3fcfe1b62024-01-15 16:40:39 +00006782 extractParts(SrcReg, SplitSrcTy, 2, SplitSrcs, MIRBuilder, MRI);
chuongg3d88d9832023-10-11 16:05:25 +01006783
6784 // Truncate the splits into intermediate narrower elements.
6785 LLT InterTy;
6786 if (DstTy.getScalarSizeInBits() * 2 < SrcTy.getScalarSizeInBits())
6787 InterTy = SplitSrcTy.changeElementSize(DstTy.getScalarSizeInBits() * 2);
6788 else
6789 InterTy = SplitSrcTy.changeElementSize(DstTy.getScalarSizeInBits());
6790 for (unsigned I = 0; I < SplitSrcs.size(); ++I) {
6791 SplitSrcs[I] = MIRBuilder.buildTrunc(InterTy, SplitSrcs[I]).getReg(0);
6792 }
6793
6794 // Combine the new truncates into one vector
6795 auto Merge = MIRBuilder.buildMergeLikeInstr(
6796 DstTy.changeElementSize(InterTy.getScalarSizeInBits()), SplitSrcs);
6797
6798 // Truncate the new vector to the final result type
6799 if (DstTy.getScalarSizeInBits() * 2 < SrcTy.getScalarSizeInBits())
6800 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), Merge.getReg(0));
6801 else
6802 MIRBuilder.buildCopy(MI.getOperand(0).getReg(), Merge.getReg(0));
6803
6804 MI.eraseFromParent();
6805
6806 return Legalized;
6807 }
6808 return UnableToLegalize;
6809}
6810
Amara Emersonf5e9be62021-03-26 15:27:15 -07006811LegalizerHelper::LegalizeResult
6812LegalizerHelper::lowerRotateWithReverseRotate(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006813 auto [Dst, DstTy, Src, SrcTy, Amt, AmtTy] = MI.getFirst3RegLLTs();
Amara Emersonf5e9be62021-03-26 15:27:15 -07006814 auto Zero = MIRBuilder.buildConstant(AmtTy, 0);
6815 bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL;
6816 unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL;
6817 auto Neg = MIRBuilder.buildSub(AmtTy, Zero, Amt);
6818 MIRBuilder.buildInstr(RevRot, {Dst}, {Src, Neg});
6819 MI.eraseFromParent();
6820 return Legalized;
6821}
6822
6823LegalizerHelper::LegalizeResult LegalizerHelper::lowerRotate(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006824 auto [Dst, DstTy, Src, SrcTy, Amt, AmtTy] = MI.getFirst3RegLLTs();
Amara Emersonf5e9be62021-03-26 15:27:15 -07006825
6826 unsigned EltSizeInBits = DstTy.getScalarSizeInBits();
6827 bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL;
6828
6829 MIRBuilder.setInstrAndDebugLoc(MI);
6830
6831 // If a rotate in the other direction is supported, use it.
6832 unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL;
6833 if (LI.isLegalOrCustom({RevRot, {DstTy, SrcTy}}) &&
6834 isPowerOf2_32(EltSizeInBits))
6835 return lowerRotateWithReverseRotate(MI);
6836
Mirko Brkusanin5263bf52021-09-07 16:18:19 +02006837 // If a funnel shift is supported, use it.
6838 unsigned FShOpc = IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR;
6839 unsigned RevFsh = !IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR;
6840 bool IsFShLegal = false;
6841 if ((IsFShLegal = LI.isLegalOrCustom({FShOpc, {DstTy, AmtTy}})) ||
6842 LI.isLegalOrCustom({RevFsh, {DstTy, AmtTy}})) {
6843 auto buildFunnelShift = [&](unsigned Opc, Register R1, Register R2,
6844 Register R3) {
6845 MIRBuilder.buildInstr(Opc, {R1}, {R2, R2, R3});
6846 MI.eraseFromParent();
6847 return Legalized;
6848 };
6849 // If a funnel shift in the other direction is supported, use it.
6850 if (IsFShLegal) {
6851 return buildFunnelShift(FShOpc, Dst, Src, Amt);
6852 } else if (isPowerOf2_32(EltSizeInBits)) {
6853 Amt = MIRBuilder.buildNeg(DstTy, Amt).getReg(0);
6854 return buildFunnelShift(RevFsh, Dst, Src, Amt);
6855 }
6856 }
6857
Amara Emersonf5e9be62021-03-26 15:27:15 -07006858 auto Zero = MIRBuilder.buildConstant(AmtTy, 0);
6859 unsigned ShOpc = IsLeft ? TargetOpcode::G_SHL : TargetOpcode::G_LSHR;
6860 unsigned RevShiftOpc = IsLeft ? TargetOpcode::G_LSHR : TargetOpcode::G_SHL;
6861 auto BitWidthMinusOneC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits - 1);
6862 Register ShVal;
6863 Register RevShiftVal;
6864 if (isPowerOf2_32(EltSizeInBits)) {
6865 // (rotl x, c) -> x << (c & (w - 1)) | x >> (-c & (w - 1))
6866 // (rotr x, c) -> x >> (c & (w - 1)) | x << (-c & (w - 1))
6867 auto NegAmt = MIRBuilder.buildSub(AmtTy, Zero, Amt);
6868 auto ShAmt = MIRBuilder.buildAnd(AmtTy, Amt, BitWidthMinusOneC);
6869 ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0);
6870 auto RevAmt = MIRBuilder.buildAnd(AmtTy, NegAmt, BitWidthMinusOneC);
6871 RevShiftVal =
6872 MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, RevAmt}).getReg(0);
6873 } else {
6874 // (rotl x, c) -> x << (c % w) | x >> 1 >> (w - 1 - (c % w))
6875 // (rotr x, c) -> x >> (c % w) | x << 1 << (w - 1 - (c % w))
6876 auto BitWidthC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits);
6877 auto ShAmt = MIRBuilder.buildURem(AmtTy, Amt, BitWidthC);
6878 ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0);
6879 auto RevAmt = MIRBuilder.buildSub(AmtTy, BitWidthMinusOneC, ShAmt);
6880 auto One = MIRBuilder.buildConstant(AmtTy, 1);
6881 auto Inner = MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, One});
6882 RevShiftVal =
6883 MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Inner, RevAmt}).getReg(0);
6884 }
6885 MIRBuilder.buildOr(Dst, ShVal, RevShiftVal);
6886 MI.eraseFromParent();
6887 return Legalized;
6888}
6889
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006890// Expand s32 = G_UITOFP s64 using bit operations to an IEEE float
6891// representation.
6892LegalizerHelper::LegalizeResult
6893LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006894 auto [Dst, Src] = MI.getFirst2Regs();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006895 const LLT S64 = LLT::scalar(64);
6896 const LLT S32 = LLT::scalar(32);
6897 const LLT S1 = LLT::scalar(1);
6898
6899 assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32);
6900
6901 // unsigned cul2f(ulong u) {
6902 // uint lz = clz(u);
6903 // uint e = (u != 0) ? 127U + 63U - lz : 0;
6904 // u = (u << lz) & 0x7fffffffffffffffUL;
6905 // ulong t = u & 0xffffffffffUL;
6906 // uint v = (e << 23) | (uint)(u >> 40);
6907 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
6908 // return as_float(v + r);
6909 // }
6910
6911 auto Zero32 = MIRBuilder.buildConstant(S32, 0);
6912 auto Zero64 = MIRBuilder.buildConstant(S64, 0);
6913
6914 auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src);
6915
6916 auto K = MIRBuilder.buildConstant(S32, 127U + 63U);
6917 auto Sub = MIRBuilder.buildSub(S32, K, LZ);
6918
6919 auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64);
6920 auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32);
6921
6922 auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1);
6923 auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ);
6924
6925 auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0);
6926
6927 auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL);
6928 auto T = MIRBuilder.buildAnd(S64, U, Mask1);
6929
6930 auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40));
6931 auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23));
6932 auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl));
6933
6934 auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL);
6935 auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C);
6936 auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C);
6937 auto One = MIRBuilder.buildConstant(S32, 1);
6938
6939 auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One);
6940 auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32);
6941 auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0);
6942 MIRBuilder.buildAdd(Dst, V, R);
6943
Matt Arsenault350ee7fb2020-06-12 10:20:07 -04006944 MI.eraseFromParent();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006945 return Legalized;
6946}
6947
Matt Arsenaulta1282922020-07-15 11:10:54 -04006948LegalizerHelper::LegalizeResult LegalizerHelper::lowerUITOFP(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006949 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006950
Matt Arsenaultbc276c62019-11-15 11:59:12 +05306951 if (SrcTy == LLT::scalar(1)) {
6952 auto True = MIRBuilder.buildFConstant(DstTy, 1.0);
6953 auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
6954 MIRBuilder.buildSelect(Dst, Src, True, False);
6955 MI.eraseFromParent();
6956 return Legalized;
6957 }
6958
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006959 if (SrcTy != LLT::scalar(64))
6960 return UnableToLegalize;
6961
6962 if (DstTy == LLT::scalar(32)) {
6963 // TODO: SelectionDAG has several alternative expansions to port which may
6964 // be more reasonble depending on the available instructions. If a target
6965 // has sitofp, does not have CTLZ, or can efficiently use f64 as an
6966 // intermediate type, this is probably worse.
6967 return lowerU64ToF32BitOps(MI);
6968 }
6969
6970 return UnableToLegalize;
6971}
6972
Matt Arsenaulta1282922020-07-15 11:10:54 -04006973LegalizerHelper::LegalizeResult LegalizerHelper::lowerSITOFP(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006974 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006975
6976 const LLT S64 = LLT::scalar(64);
6977 const LLT S32 = LLT::scalar(32);
6978 const LLT S1 = LLT::scalar(1);
6979
Matt Arsenaultbc276c62019-11-15 11:59:12 +05306980 if (SrcTy == S1) {
6981 auto True = MIRBuilder.buildFConstant(DstTy, -1.0);
6982 auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
6983 MIRBuilder.buildSelect(Dst, Src, True, False);
6984 MI.eraseFromParent();
6985 return Legalized;
6986 }
6987
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006988 if (SrcTy != S64)
6989 return UnableToLegalize;
6990
6991 if (DstTy == S32) {
6992 // signed cl2f(long l) {
6993 // long s = l >> 63;
6994 // float r = cul2f((l + s) ^ s);
6995 // return s ? -r : r;
6996 // }
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006997 Register L = Src;
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006998 auto SignBit = MIRBuilder.buildConstant(S64, 63);
6999 auto S = MIRBuilder.buildAShr(S64, L, SignBit);
7000
7001 auto LPlusS = MIRBuilder.buildAdd(S64, L, S);
7002 auto Xor = MIRBuilder.buildXor(S64, LPlusS, S);
7003 auto R = MIRBuilder.buildUITOFP(S32, Xor);
7004
7005 auto RNeg = MIRBuilder.buildFNeg(S32, R);
7006 auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S,
7007 MIRBuilder.buildConstant(S64, 0));
7008 MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R);
Matt Arsenault350ee7fb2020-06-12 10:20:07 -04007009 MI.eraseFromParent();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00007010 return Legalized;
7011 }
7012
7013 return UnableToLegalize;
7014}
Matt Arsenault6f74f552019-07-01 17:18:03 +00007015
Matt Arsenaulta1282922020-07-15 11:10:54 -04007016LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOUI(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007017 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramovic6412b562019-08-30 05:44:02 +00007018 const LLT S64 = LLT::scalar(64);
7019 const LLT S32 = LLT::scalar(32);
7020
7021 if (SrcTy != S64 && SrcTy != S32)
7022 return UnableToLegalize;
7023 if (DstTy != S32 && DstTy != S64)
7024 return UnableToLegalize;
7025
7026 // FPTOSI gives same result as FPTOUI for positive signed integers.
7027 // FPTOUI needs to deal with fp values that convert to unsigned integers
7028 // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp.
7029
7030 APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits());
7031 APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle()
7032 : APFloat::IEEEdouble(),
Chris Lattner735f4672021-09-08 22:13:13 -07007033 APInt::getZero(SrcTy.getSizeInBits()));
Petar Avramovic6412b562019-08-30 05:44:02 +00007034 TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven);
7035
7036 MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src);
7037
7038 MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP);
7039 // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on
7040 // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1.
7041 MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold);
7042 MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub);
7043 MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt);
7044 MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit);
7045
Matt Arsenault1060b9e2020-01-04 17:06:47 -05007046 const LLT S1 = LLT::scalar(1);
7047
Petar Avramovic6412b562019-08-30 05:44:02 +00007048 MachineInstrBuilder FCMP =
Matt Arsenault1060b9e2020-01-04 17:06:47 -05007049 MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold);
Petar Avramovic6412b562019-08-30 05:44:02 +00007050 MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res);
7051
7052 MI.eraseFromParent();
7053 return Legalized;
7054}
7055
Matt Arsenaultea956682020-01-04 17:09:48 -05007056LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007057 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenaultea956682020-01-04 17:09:48 -05007058 const LLT S64 = LLT::scalar(64);
7059 const LLT S32 = LLT::scalar(32);
7060
7061 // FIXME: Only f32 to i64 conversions are supported.
7062 if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64)
7063 return UnableToLegalize;
7064
7065 // Expand f32 -> i64 conversion
7066 // This algorithm comes from compiler-rt's implementation of fixsfdi:
xgupta94fac812021-02-01 12:54:21 +05307067 // https://github.com/llvm/llvm-project/blob/main/compiler-rt/lib/builtins/fixsfdi.c
Matt Arsenaultea956682020-01-04 17:09:48 -05007068
7069 unsigned SrcEltBits = SrcTy.getScalarSizeInBits();
7070
7071 auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000);
7072 auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23);
7073
7074 auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask);
7075 auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit);
7076
7077 auto SignMask = MIRBuilder.buildConstant(SrcTy,
7078 APInt::getSignMask(SrcEltBits));
7079 auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask);
7080 auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1);
7081 auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit);
7082 Sign = MIRBuilder.buildSExt(DstTy, Sign);
7083
7084 auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF);
7085 auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask);
7086 auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000);
7087
7088 auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K);
7089 R = MIRBuilder.buildZExt(DstTy, R);
7090
7091 auto Bias = MIRBuilder.buildConstant(SrcTy, 127);
7092 auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias);
7093 auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit);
7094 auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent);
7095
7096 auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent);
7097 auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub);
7098
7099 const LLT S1 = LLT::scalar(1);
7100 auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT,
7101 S1, Exponent, ExponentLoBit);
7102
7103 R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl);
7104
7105 auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign);
7106 auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign);
7107
7108 auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0);
7109
7110 auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT,
7111 S1, Exponent, ZeroSrcTy);
7112
7113 auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0);
7114 MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret);
7115
7116 MI.eraseFromParent();
7117 return Legalized;
7118}
7119
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05007120// f64 -> f16 conversion using round-to-nearest-even rounding mode.
7121LegalizerHelper::LegalizeResult
7122LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) {
Ivan Kosarev15e77492023-07-12 11:19:36 +01007123 const LLT S1 = LLT::scalar(1);
Ivan Kosarev15e77492023-07-12 11:19:36 +01007124 const LLT S32 = LLT::scalar(32);
Ivan Kosarev15e77492023-07-12 11:19:36 +01007125
Amara Emerson719024a2023-02-23 16:35:39 -08007126 auto [Dst, Src] = MI.getFirst2Regs();
Ivan Kosareve705b2b2023-07-12 14:35:42 +01007127 assert(MRI.getType(Dst).getScalarType() == LLT::scalar(16) &&
7128 MRI.getType(Src).getScalarType() == LLT::scalar(64));
Ivan Kosarev15e77492023-07-12 11:19:36 +01007129
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05007130 if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly.
7131 return UnableToLegalize;
7132
Ivan Kosarev15e77492023-07-12 11:19:36 +01007133 if (MIRBuilder.getMF().getTarget().Options.UnsafeFPMath) {
7134 unsigned Flags = MI.getFlags();
7135 auto Src32 = MIRBuilder.buildFPTrunc(S32, Src, Flags);
7136 MIRBuilder.buildFPTrunc(Dst, Src32, Flags);
7137 MI.eraseFromParent();
7138 return Legalized;
7139 }
7140
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05007141 const unsigned ExpMask = 0x7ff;
7142 const unsigned ExpBiasf64 = 1023;
7143 const unsigned ExpBiasf16 = 15;
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05007144
7145 auto Unmerge = MIRBuilder.buildUnmerge(S32, Src);
7146 Register U = Unmerge.getReg(0);
7147 Register UH = Unmerge.getReg(1);
7148
7149 auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20));
Petar Avramovicbd3d9512020-06-11 17:55:59 +02007150 E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask));
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05007151
7152 // Subtract the fp64 exponent bias (1023) to get the real exponent and
7153 // add the f16 bias (15) to get the biased exponent for the f16 format.
7154 E = MIRBuilder.buildAdd(
7155 S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16));
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05007156
7157 auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8));
7158 M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe));
7159
7160 auto MaskedSig = MIRBuilder.buildAnd(S32, UH,
7161 MIRBuilder.buildConstant(S32, 0x1ff));
7162 MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U);
7163
7164 auto Zero = MIRBuilder.buildConstant(S32, 0);
7165 auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero);
7166 auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0);
7167 M = MIRBuilder.buildOr(S32, M, Lo40Set);
7168
7169 // (M != 0 ? 0x0200 : 0) | 0x7c00;
7170 auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200);
7171 auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero);
7172 auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero);
7173
7174 auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00);
7175 auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00);
7176
7177 // N = M | (E << 12);
7178 auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12));
7179 auto N = MIRBuilder.buildOr(S32, M, EShl12);
7180
7181 // B = clamp(1-E, 0, 13);
7182 auto One = MIRBuilder.buildConstant(S32, 1);
7183 auto OneSubExp = MIRBuilder.buildSub(S32, One, E);
7184 auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero);
7185 B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13));
7186
7187 auto SigSetHigh = MIRBuilder.buildOr(S32, M,
7188 MIRBuilder.buildConstant(S32, 0x1000));
7189
7190 auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B);
7191 auto D0 = MIRBuilder.buildShl(S32, D, B);
7192
7193 auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1,
7194 D0, SigSetHigh);
7195 auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh);
7196 D = MIRBuilder.buildOr(S32, D, D1);
7197
7198 auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One);
7199 auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N);
7200
7201 auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7));
7202 V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2));
7203
7204 auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3,
7205 MIRBuilder.buildConstant(S32, 3));
7206 auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3);
7207
7208 auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3,
7209 MIRBuilder.buildConstant(S32, 5));
7210 auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5);
7211
7212 V1 = MIRBuilder.buildOr(S32, V0, V1);
7213 V = MIRBuilder.buildAdd(S32, V, V1);
7214
7215 auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1,
7216 E, MIRBuilder.buildConstant(S32, 30));
7217 V = MIRBuilder.buildSelect(S32, CmpEGt30,
7218 MIRBuilder.buildConstant(S32, 0x7c00), V);
7219
7220 auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1,
7221 E, MIRBuilder.buildConstant(S32, 1039));
7222 V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V);
7223
7224 // Extract the sign bit.
7225 auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16));
7226 Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000));
7227
7228 // Insert the sign bit
7229 V = MIRBuilder.buildOr(S32, Sign, V);
7230
7231 MIRBuilder.buildTrunc(Dst, V);
7232 MI.eraseFromParent();
7233 return Legalized;
7234}
7235
7236LegalizerHelper::LegalizeResult
Matt Arsenaulta1282922020-07-15 11:10:54 -04007237LegalizerHelper::lowerFPTRUNC(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007238 auto [DstTy, SrcTy] = MI.getFirst2LLTs();
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05007239 const LLT S64 = LLT::scalar(64);
7240 const LLT S16 = LLT::scalar(16);
7241
7242 if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64)
7243 return lowerFPTRUNC_F64_TO_F16(MI);
7244
7245 return UnableToLegalize;
7246}
7247
Matt Arsenault7cd8a022020-07-17 11:01:15 -04007248LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPOWI(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007249 auto [Dst, Src0, Src1] = MI.getFirst3Regs();
Matt Arsenault7cd8a022020-07-17 11:01:15 -04007250 LLT Ty = MRI.getType(Dst);
7251
7252 auto CvtSrc1 = MIRBuilder.buildSITOFP(Ty, Src1);
7253 MIRBuilder.buildFPow(Dst, Src0, CvtSrc1, MI.getFlags());
7254 MI.eraseFromParent();
7255 return Legalized;
7256}
7257
Matt Arsenault6f74f552019-07-01 17:18:03 +00007258static CmpInst::Predicate minMaxToCompare(unsigned Opc) {
7259 switch (Opc) {
7260 case TargetOpcode::G_SMIN:
7261 return CmpInst::ICMP_SLT;
7262 case TargetOpcode::G_SMAX:
7263 return CmpInst::ICMP_SGT;
7264 case TargetOpcode::G_UMIN:
7265 return CmpInst::ICMP_ULT;
7266 case TargetOpcode::G_UMAX:
7267 return CmpInst::ICMP_UGT;
7268 default:
7269 llvm_unreachable("not in integer min/max");
7270 }
7271}
7272
Matt Arsenaulta1282922020-07-15 11:10:54 -04007273LegalizerHelper::LegalizeResult LegalizerHelper::lowerMinMax(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007274 auto [Dst, Src0, Src1] = MI.getFirst3Regs();
Matt Arsenault6f74f552019-07-01 17:18:03 +00007275
7276 const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode());
7277 LLT CmpType = MRI.getType(Dst).changeElementSize(1);
7278
7279 auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1);
7280 MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1);
7281
7282 MI.eraseFromParent();
7283 return Legalized;
7284}
Matt Arsenaultb1843e12019-07-09 23:34:29 +00007285
7286LegalizerHelper::LegalizeResult
Thorsten Schütt2d2d6852024-07-23 10:12:28 +02007287LegalizerHelper::lowerThreewayCompare(MachineInstr &MI) {
7288 GSUCmp *Cmp = cast<GSUCmp>(&MI);
7289
7290 Register Dst = Cmp->getReg(0);
7291 LLT DstTy = MRI.getType(Dst);
7292 LLT CmpTy = DstTy.changeElementSize(1);
7293
7294 CmpInst::Predicate LTPredicate = Cmp->isSigned()
7295 ? CmpInst::Predicate::ICMP_SLT
7296 : CmpInst::Predicate::ICMP_ULT;
7297 CmpInst::Predicate GTPredicate = Cmp->isSigned()
7298 ? CmpInst::Predicate::ICMP_SGT
7299 : CmpInst::Predicate::ICMP_UGT;
7300
7301 auto One = MIRBuilder.buildConstant(DstTy, 1);
7302 auto Zero = MIRBuilder.buildConstant(DstTy, 0);
7303 auto IsGT = MIRBuilder.buildICmp(GTPredicate, CmpTy, Cmp->getLHSReg(),
7304 Cmp->getRHSReg());
7305 auto SelectZeroOrOne = MIRBuilder.buildSelect(DstTy, IsGT, One, Zero);
7306
7307 auto MinusOne = MIRBuilder.buildConstant(DstTy, -1);
7308 auto IsLT = MIRBuilder.buildICmp(LTPredicate, CmpTy, Cmp->getLHSReg(),
7309 Cmp->getRHSReg());
7310 MIRBuilder.buildSelect(Dst, IsLT, MinusOne, SelectZeroOrOne);
7311
7312 MI.eraseFromParent();
7313 return Legalized;
7314}
7315
7316LegalizerHelper::LegalizeResult
Matt Arsenaulta1282922020-07-15 11:10:54 -04007317LegalizerHelper::lowerFCopySign(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007318 auto [Dst, DstTy, Src0, Src0Ty, Src1, Src1Ty] = MI.getFirst3RegLLTs();
Matt Arsenaultb1843e12019-07-09 23:34:29 +00007319 const int Src0Size = Src0Ty.getScalarSizeInBits();
7320 const int Src1Size = Src1Ty.getScalarSizeInBits();
7321
7322 auto SignBitMask = MIRBuilder.buildConstant(
7323 Src0Ty, APInt::getSignMask(Src0Size));
7324
7325 auto NotSignBitMask = MIRBuilder.buildConstant(
7326 Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1));
7327
Jay Foad5cf64122021-01-29 14:41:58 +00007328 Register And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask).getReg(0);
7329 Register And1;
Matt Arsenaultb1843e12019-07-09 23:34:29 +00007330 if (Src0Ty == Src1Ty) {
Jay Foad5cf64122021-01-29 14:41:58 +00007331 And1 = MIRBuilder.buildAnd(Src1Ty, Src1, SignBitMask).getReg(0);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00007332 } else if (Src0Size > Src1Size) {
7333 auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size);
7334 auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1);
7335 auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt);
Jay Foad5cf64122021-01-29 14:41:58 +00007336 And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask).getReg(0);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00007337 } else {
7338 auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size);
7339 auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt);
7340 auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift);
Jay Foad5cf64122021-01-29 14:41:58 +00007341 And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask).getReg(0);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00007342 }
7343
7344 // Be careful about setting nsz/nnan/ninf on every instruction, since the
7345 // constants are a nan and -0.0, but the final result should preserve
7346 // everything.
Jay Foad5cf64122021-01-29 14:41:58 +00007347 unsigned Flags = MI.getFlags();
Matt Arsenault2df23732024-06-28 23:03:39 +02007348
7349 // We masked the sign bit and the not-sign bit, so these are disjoint.
7350 Flags |= MachineInstr::Disjoint;
7351
Jay Foad5cf64122021-01-29 14:41:58 +00007352 MIRBuilder.buildOr(Dst, And0, And1, Flags);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00007353
7354 MI.eraseFromParent();
7355 return Legalized;
7356}
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00007357
7358LegalizerHelper::LegalizeResult
7359LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) {
7360 unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ?
7361 TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE;
7362
Amara Emerson719024a2023-02-23 16:35:39 -08007363 auto [Dst, Src0, Src1] = MI.getFirst3Regs();
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00007364 LLT Ty = MRI.getType(Dst);
7365
7366 if (!MI.getFlag(MachineInstr::FmNoNans)) {
7367 // Insert canonicalizes if it's possible we need to quiet to get correct
7368 // sNaN behavior.
7369
7370 // Note this must be done here, and not as an optimization combine in the
7371 // absence of a dedicate quiet-snan instruction as we're using an
7372 // omni-purpose G_FCANONICALIZE.
7373 if (!isKnownNeverSNaN(Src0, MRI))
7374 Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0);
7375
7376 if (!isKnownNeverSNaN(Src1, MRI))
7377 Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0);
7378 }
7379
7380 // If there are no nans, it's safe to simply replace this with the non-IEEE
7381 // version.
7382 MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags());
7383 MI.eraseFromParent();
7384 return Legalized;
7385}
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007386
Matt Arsenault4d339182019-09-13 00:44:35 +00007387LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) {
7388 // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c
7389 Register DstReg = MI.getOperand(0).getReg();
7390 LLT Ty = MRI.getType(DstReg);
7391 unsigned Flags = MI.getFlags();
7392
7393 auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2),
7394 Flags);
7395 MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags);
7396 MI.eraseFromParent();
7397 return Legalized;
7398}
7399
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007400LegalizerHelper::LegalizeResult
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05007401LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007402 auto [DstReg, X] = MI.getFirst2Regs();
Matt Arsenault19a03502020-03-14 14:52:48 -04007403 const unsigned Flags = MI.getFlags();
7404 const LLT Ty = MRI.getType(DstReg);
7405 const LLT CondTy = Ty.changeElementSize(1);
7406
7407 // round(x) =>
7408 // t = trunc(x);
7409 // d = fabs(x - t);
Matt Arsenault1328a852023-09-19 09:14:17 +03007410 // o = copysign(d >= 0.5 ? 1.0 : 0.0, x);
7411 // return t + o;
Matt Arsenault19a03502020-03-14 14:52:48 -04007412
7413 auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags);
7414
7415 auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags);
7416 auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags);
Matt Arsenault1328a852023-09-19 09:14:17 +03007417
Matt Arsenault19a03502020-03-14 14:52:48 -04007418 auto Half = MIRBuilder.buildFConstant(Ty, 0.5);
Matt Arsenault1328a852023-09-19 09:14:17 +03007419 auto Cmp =
7420 MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half, Flags);
Matt Arsenault19a03502020-03-14 14:52:48 -04007421
Matt Arsenault1328a852023-09-19 09:14:17 +03007422 // Could emit G_UITOFP instead
7423 auto One = MIRBuilder.buildFConstant(Ty, 1.0);
7424 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
7425 auto BoolFP = MIRBuilder.buildSelect(Ty, Cmp, One, Zero);
7426 auto SignedOffset = MIRBuilder.buildFCopysign(Ty, BoolFP, X);
Matt Arsenault19a03502020-03-14 14:52:48 -04007427
Matt Arsenault1328a852023-09-19 09:14:17 +03007428 MIRBuilder.buildFAdd(DstReg, T, SignedOffset, Flags);
Matt Arsenault19a03502020-03-14 14:52:48 -04007429
7430 MI.eraseFromParent();
7431 return Legalized;
7432}
7433
Amara Emerson719024a2023-02-23 16:35:39 -08007434LegalizerHelper::LegalizeResult LegalizerHelper::lowerFFloor(MachineInstr &MI) {
7435 auto [DstReg, SrcReg] = MI.getFirst2Regs();
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05007436 unsigned Flags = MI.getFlags();
7437 LLT Ty = MRI.getType(DstReg);
7438 const LLT CondTy = Ty.changeElementSize(1);
7439
7440 // result = trunc(src);
7441 // if (src < 0.0 && src != result)
7442 // result += -1.0.
7443
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05007444 auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags);
Matt Arsenault19a03502020-03-14 14:52:48 -04007445 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05007446
7447 auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy,
7448 SrcReg, Zero, Flags);
7449 auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy,
7450 SrcReg, Trunc, Flags);
7451 auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc);
7452 auto AddVal = MIRBuilder.buildSITOFP(Ty, And);
7453
Matt Arsenault19a03502020-03-14 14:52:48 -04007454 MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags);
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05007455 MI.eraseFromParent();
7456 return Legalized;
7457}
7458
7459LegalizerHelper::LegalizeResult
Matt Arsenault69999602020-03-29 15:51:54 -04007460LegalizerHelper::lowerMergeValues(MachineInstr &MI) {
7461 const unsigned NumOps = MI.getNumOperands();
Amara Emerson719024a2023-02-23 16:35:39 -08007462 auto [DstReg, DstTy, Src0Reg, Src0Ty] = MI.getFirst2RegLLTs();
7463 unsigned PartSize = Src0Ty.getSizeInBits();
Matt Arsenault69999602020-03-29 15:51:54 -04007464
7465 LLT WideTy = LLT::scalar(DstTy.getSizeInBits());
7466 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src0Reg).getReg(0);
7467
7468 for (unsigned I = 2; I != NumOps; ++I) {
7469 const unsigned Offset = (I - 1) * PartSize;
7470
7471 Register SrcReg = MI.getOperand(I).getReg();
7472 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
7473
7474 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
7475 MRI.createGenericVirtualRegister(WideTy);
7476
7477 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
7478 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
7479 MIRBuilder.buildOr(NextResult, ResultReg, Shl);
7480 ResultReg = NextResult;
7481 }
7482
7483 if (DstTy.isPointer()) {
7484 if (MIRBuilder.getDataLayout().isNonIntegralAddressSpace(
7485 DstTy.getAddressSpace())) {
7486 LLVM_DEBUG(dbgs() << "Not casting nonintegral address space\n");
7487 return UnableToLegalize;
7488 }
7489
7490 MIRBuilder.buildIntToPtr(DstReg, ResultReg);
7491 }
7492
7493 MI.eraseFromParent();
7494 return Legalized;
7495}
7496
7497LegalizerHelper::LegalizeResult
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007498LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) {
7499 const unsigned NumDst = MI.getNumOperands() - 1;
Matt Arsenault3af85fa2020-03-29 18:04:53 -04007500 Register SrcReg = MI.getOperand(NumDst).getReg();
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007501 Register Dst0Reg = MI.getOperand(0).getReg();
7502 LLT DstTy = MRI.getType(Dst0Reg);
Matt Arsenault3af85fa2020-03-29 18:04:53 -04007503 if (DstTy.isPointer())
7504 return UnableToLegalize; // TODO
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007505
Matt Arsenault3af85fa2020-03-29 18:04:53 -04007506 SrcReg = coerceToScalar(SrcReg);
7507 if (!SrcReg)
7508 return UnableToLegalize;
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007509
7510 // Expand scalarizing unmerge as bitcast to integer and shift.
Matt Arsenault3af85fa2020-03-29 18:04:53 -04007511 LLT IntTy = MRI.getType(SrcReg);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007512
Matt Arsenault3af85fa2020-03-29 18:04:53 -04007513 MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007514
Matt Arsenault3af85fa2020-03-29 18:04:53 -04007515 const unsigned DstSize = DstTy.getSizeInBits();
7516 unsigned Offset = DstSize;
7517 for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) {
7518 auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset);
7519 auto Shift = MIRBuilder.buildLShr(IntTy, SrcReg, ShiftAmt);
7520 MIRBuilder.buildTrunc(MI.getOperand(I), Shift);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007521 }
7522
Matt Arsenault3af85fa2020-03-29 18:04:53 -04007523 MI.eraseFromParent();
7524 return Legalized;
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00007525}
Matt Arsenault690645b2019-08-13 16:09:07 +00007526
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007527/// Lower a vector extract or insert by writing the vector to a stack temporary
7528/// and reloading the element or vector.
Matt Arsenault0b7de792020-07-26 21:25:10 -04007529///
7530/// %dst = G_EXTRACT_VECTOR_ELT %vec, %idx
7531/// =>
7532/// %stack_temp = G_FRAME_INDEX
7533/// G_STORE %vec, %stack_temp
7534/// %idx = clamp(%idx, %vec.getNumElements())
7535/// %element_ptr = G_PTR_ADD %stack_temp, %idx
7536/// %dst = G_LOAD %element_ptr
7537LegalizerHelper::LegalizeResult
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007538LegalizerHelper::lowerExtractInsertVectorElt(MachineInstr &MI) {
Matt Arsenault0b7de792020-07-26 21:25:10 -04007539 Register DstReg = MI.getOperand(0).getReg();
7540 Register SrcVec = MI.getOperand(1).getReg();
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007541 Register InsertVal;
7542 if (MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT)
7543 InsertVal = MI.getOperand(2).getReg();
7544
7545 Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg();
7546
Matt Arsenault0b7de792020-07-26 21:25:10 -04007547 LLT VecTy = MRI.getType(SrcVec);
7548 LLT EltTy = VecTy.getElementType();
Petar Avramovic29f88b92021-12-23 14:09:51 +01007549 unsigned NumElts = VecTy.getNumElements();
7550
7551 int64_t IdxVal;
7552 if (mi_match(Idx, MRI, m_ICst(IdxVal)) && IdxVal <= NumElts) {
7553 SmallVector<Register, 8> SrcRegs;
chuongg3fcfe1b62024-01-15 16:40:39 +00007554 extractParts(SrcVec, EltTy, NumElts, SrcRegs, MIRBuilder, MRI);
Petar Avramovic29f88b92021-12-23 14:09:51 +01007555
7556 if (InsertVal) {
7557 SrcRegs[IdxVal] = MI.getOperand(2).getReg();
Diana Picusf95a5fb2023-01-09 11:59:00 +01007558 MIRBuilder.buildMergeLikeInstr(DstReg, SrcRegs);
Petar Avramovic29f88b92021-12-23 14:09:51 +01007559 } else {
7560 MIRBuilder.buildCopy(DstReg, SrcRegs[IdxVal]);
7561 }
7562
7563 MI.eraseFromParent();
7564 return Legalized;
7565 }
7566
Matt Arsenault0b7de792020-07-26 21:25:10 -04007567 if (!EltTy.isByteSized()) { // Not implemented.
7568 LLVM_DEBUG(dbgs() << "Can't handle non-byte element vectors yet\n");
7569 return UnableToLegalize;
7570 }
7571
7572 unsigned EltBytes = EltTy.getSizeInBytes();
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007573 Align VecAlign = getStackTemporaryAlignment(VecTy);
7574 Align EltAlign;
Matt Arsenault0b7de792020-07-26 21:25:10 -04007575
7576 MachinePointerInfo PtrInfo;
Sander de Smalen81b7f112023-11-22 08:52:53 +00007577 auto StackTemp = createStackTemporary(
7578 TypeSize::getFixed(VecTy.getSizeInBytes()), VecAlign, PtrInfo);
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007579 MIRBuilder.buildStore(SrcVec, StackTemp, PtrInfo, VecAlign);
Matt Arsenault0b7de792020-07-26 21:25:10 -04007580
7581 // Get the pointer to the element, and be sure not to hit undefined behavior
7582 // if the index is out of bounds.
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007583 Register EltPtr = getVectorElementPointer(StackTemp.getReg(0), VecTy, Idx);
Matt Arsenault0b7de792020-07-26 21:25:10 -04007584
Matt Arsenault0b7de792020-07-26 21:25:10 -04007585 if (mi_match(Idx, MRI, m_ICst(IdxVal))) {
7586 int64_t Offset = IdxVal * EltBytes;
7587 PtrInfo = PtrInfo.getWithOffset(Offset);
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007588 EltAlign = commonAlignment(VecAlign, Offset);
Matt Arsenault0b7de792020-07-26 21:25:10 -04007589 } else {
7590 // We lose information with a variable offset.
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007591 EltAlign = getStackTemporaryAlignment(EltTy);
7592 PtrInfo = MachinePointerInfo(MRI.getType(EltPtr).getAddressSpace());
Matt Arsenault0b7de792020-07-26 21:25:10 -04007593 }
7594
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04007595 if (InsertVal) {
7596 // Write the inserted element
7597 MIRBuilder.buildStore(InsertVal, EltPtr, PtrInfo, EltAlign);
7598
7599 // Reload the whole vector.
7600 MIRBuilder.buildLoad(DstReg, StackTemp, PtrInfo, VecAlign);
7601 } else {
7602 MIRBuilder.buildLoad(DstReg, EltPtr, PtrInfo, EltAlign);
7603 }
7604
Matt Arsenault0b7de792020-07-26 21:25:10 -04007605 MI.eraseFromParent();
7606 return Legalized;
7607}
7608
Matt Arsenault690645b2019-08-13 16:09:07 +00007609LegalizerHelper::LegalizeResult
7610LegalizerHelper::lowerShuffleVector(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007611 auto [DstReg, DstTy, Src0Reg, Src0Ty, Src1Reg, Src1Ty] =
7612 MI.getFirst3RegLLTs();
Matt Arsenault690645b2019-08-13 16:09:07 +00007613 LLT IdxTy = LLT::scalar(32);
7614
Eli Friedmane68e4cb2020-01-13 15:32:45 -08007615 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
Matt Arsenault690645b2019-08-13 16:09:07 +00007616 Register Undef;
7617 SmallVector<Register, 32> BuildVec;
Jay Foad71ca53b2023-09-04 18:32:43 +01007618 LLT EltTy = DstTy.getScalarType();
Matt Arsenault690645b2019-08-13 16:09:07 +00007619
7620 for (int Idx : Mask) {
7621 if (Idx < 0) {
7622 if (!Undef.isValid())
7623 Undef = MIRBuilder.buildUndef(EltTy).getReg(0);
7624 BuildVec.push_back(Undef);
7625 continue;
7626 }
7627
Aditya Nandakumar615eee62019-08-13 21:49:11 +00007628 if (Src0Ty.isScalar()) {
7629 BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg);
7630 } else {
Aditya Nandakumarc65ac862019-08-14 01:23:33 +00007631 int NumElts = Src0Ty.getNumElements();
Aditya Nandakumar615eee62019-08-13 21:49:11 +00007632 Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg;
7633 int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts;
7634 auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx);
7635 auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK);
7636 BuildVec.push_back(Extract.getReg(0));
7637 }
Matt Arsenault690645b2019-08-13 16:09:07 +00007638 }
7639
Jay Foad71ca53b2023-09-04 18:32:43 +01007640 if (DstTy.isScalar())
7641 MIRBuilder.buildCopy(DstReg, BuildVec[0]);
7642 else
7643 MIRBuilder.buildBuildVector(DstReg, BuildVec);
Matt Arsenault690645b2019-08-13 16:09:07 +00007644 MI.eraseFromParent();
7645 return Legalized;
7646}
Amara Emersone20b91c2019-08-27 19:54:27 +00007647
Lawrence Benson177ce192024-07-17 14:24:24 +02007648LegalizerHelper::LegalizeResult
7649LegalizerHelper::lowerVECTOR_COMPRESS(llvm::MachineInstr &MI) {
7650 auto [Dst, DstTy, Vec, VecTy, Mask, MaskTy, Passthru, PassthruTy] =
7651 MI.getFirst4RegLLTs();
7652
7653 if (VecTy.isScalableVector())
7654 report_fatal_error("Cannot expand masked_compress for scalable vectors.");
7655
7656 Align VecAlign = getStackTemporaryAlignment(VecTy);
7657 MachinePointerInfo PtrInfo;
7658 Register StackPtr =
7659 createStackTemporary(TypeSize::getFixed(VecTy.getSizeInBytes()), VecAlign,
7660 PtrInfo)
7661 .getReg(0);
7662 MachinePointerInfo ValPtrInfo =
7663 MachinePointerInfo::getUnknownStack(*MI.getMF());
7664
7665 LLT IdxTy = LLT::scalar(32);
7666 LLT ValTy = VecTy.getElementType();
7667 Align ValAlign = getStackTemporaryAlignment(ValTy);
7668
7669 auto OutPos = MIRBuilder.buildConstant(IdxTy, 0);
7670
7671 bool HasPassthru =
7672 MRI.getVRegDef(Passthru)->getOpcode() != TargetOpcode::G_IMPLICIT_DEF;
7673
7674 if (HasPassthru)
7675 MIRBuilder.buildStore(Passthru, StackPtr, PtrInfo, VecAlign);
7676
7677 Register LastWriteVal;
7678 std::optional<APInt> PassthruSplatVal =
7679 isConstantOrConstantSplatVector(*MRI.getVRegDef(Passthru), MRI);
7680
7681 if (PassthruSplatVal.has_value()) {
7682 LastWriteVal =
7683 MIRBuilder.buildConstant(ValTy, PassthruSplatVal.value()).getReg(0);
7684 } else if (HasPassthru) {
7685 auto Popcount = MIRBuilder.buildZExt(MaskTy.changeElementSize(32), Mask);
7686 Popcount = MIRBuilder.buildInstr(TargetOpcode::G_VECREDUCE_ADD,
7687 {LLT::scalar(32)}, {Popcount});
7688
7689 Register LastElmtPtr =
7690 getVectorElementPointer(StackPtr, VecTy, Popcount.getReg(0));
7691 LastWriteVal =
7692 MIRBuilder.buildLoad(ValTy, LastElmtPtr, ValPtrInfo, ValAlign)
7693 .getReg(0);
7694 }
7695
7696 unsigned NumElmts = VecTy.getNumElements();
7697 for (unsigned I = 0; I < NumElmts; ++I) {
7698 auto Idx = MIRBuilder.buildConstant(IdxTy, I);
7699 auto Val = MIRBuilder.buildExtractVectorElement(ValTy, Vec, Idx);
7700 Register ElmtPtr =
7701 getVectorElementPointer(StackPtr, VecTy, OutPos.getReg(0));
7702 MIRBuilder.buildStore(Val, ElmtPtr, ValPtrInfo, ValAlign);
7703
7704 LLT MaskITy = MaskTy.getElementType();
7705 auto MaskI = MIRBuilder.buildExtractVectorElement(MaskITy, Mask, Idx);
7706 if (MaskITy.getSizeInBits() > 1)
7707 MaskI = MIRBuilder.buildTrunc(LLT::scalar(1), MaskI);
7708
7709 MaskI = MIRBuilder.buildZExt(IdxTy, MaskI);
7710 OutPos = MIRBuilder.buildAdd(IdxTy, OutPos, MaskI);
7711
7712 if (HasPassthru && I == NumElmts - 1) {
7713 auto EndOfVector =
7714 MIRBuilder.buildConstant(IdxTy, VecTy.getNumElements() - 1);
7715 auto AllLanesSelected = MIRBuilder.buildICmp(
7716 CmpInst::ICMP_UGT, LLT::scalar(1), OutPos, EndOfVector);
7717 OutPos = MIRBuilder.buildInstr(TargetOpcode::G_UMIN, {IdxTy},
7718 {OutPos, EndOfVector});
7719 ElmtPtr = getVectorElementPointer(StackPtr, VecTy, OutPos.getReg(0));
7720
7721 LastWriteVal =
7722 MIRBuilder.buildSelect(ValTy, AllLanesSelected, Val, LastWriteVal)
7723 .getReg(0);
7724 MIRBuilder.buildStore(LastWriteVal, ElmtPtr, ValPtrInfo, ValAlign);
7725 }
7726 }
7727
7728 // TODO: Use StackPtr's FrameIndex alignment.
7729 MIRBuilder.buildLoad(Dst, StackPtr, PtrInfo, VecAlign);
7730
7731 MI.eraseFromParent();
7732 return Legalized;
7733}
7734
Momchil Velikovc1140d42023-12-04 09:44:02 +00007735Register LegalizerHelper::getDynStackAllocTargetPtr(Register SPReg,
7736 Register AllocSize,
7737 Align Alignment,
7738 LLT PtrTy) {
Amara Emersone20b91c2019-08-27 19:54:27 +00007739 LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits());
7740
Amara Emersone20b91c2019-08-27 19:54:27 +00007741 auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg);
7742 SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp);
7743
7744 // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't
7745 // have to generate an extra instruction to negate the alloc and then use
Daniel Sanderse74c5b92019-11-01 13:18:00 -07007746 // G_PTR_ADD to add the negative offset.
Amara Emersone20b91c2019-08-27 19:54:27 +00007747 auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize);
Guillaume Chatelet9f5c7862020-04-03 08:10:59 +00007748 if (Alignment > Align(1)) {
7749 APInt AlignMask(IntPtrTy.getSizeInBits(), Alignment.value(), true);
Amara Emersone20b91c2019-08-27 19:54:27 +00007750 AlignMask.negate();
7751 auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask);
7752 Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst);
7753 }
7754
Momchil Velikovc1140d42023-12-04 09:44:02 +00007755 return MIRBuilder.buildCast(PtrTy, Alloc).getReg(0);
7756}
7757
7758LegalizerHelper::LegalizeResult
7759LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) {
7760 const auto &MF = *MI.getMF();
7761 const auto &TFI = *MF.getSubtarget().getFrameLowering();
7762 if (TFI.getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp)
7763 return UnableToLegalize;
7764
7765 Register Dst = MI.getOperand(0).getReg();
7766 Register AllocSize = MI.getOperand(1).getReg();
7767 Align Alignment = assumeAligned(MI.getOperand(2).getImm());
7768
7769 LLT PtrTy = MRI.getType(Dst);
7770 Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
7771 Register SPTmp =
7772 getDynStackAllocTargetPtr(SPReg, AllocSize, Alignment, PtrTy);
7773
Amara Emersone20b91c2019-08-27 19:54:27 +00007774 MIRBuilder.buildCopy(SPReg, SPTmp);
7775 MIRBuilder.buildCopy(Dst, SPTmp);
7776
7777 MI.eraseFromParent();
7778 return Legalized;
7779}
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00007780
7781LegalizerHelper::LegalizeResult
Matt Arsenault1ca08082023-07-29 19:12:24 -04007782LegalizerHelper::lowerStackSave(MachineInstr &MI) {
7783 Register StackPtr = TLI.getStackPointerRegisterToSaveRestore();
7784 if (!StackPtr)
7785 return UnableToLegalize;
7786
7787 MIRBuilder.buildCopy(MI.getOperand(0), StackPtr);
7788 MI.eraseFromParent();
7789 return Legalized;
7790}
7791
7792LegalizerHelper::LegalizeResult
7793LegalizerHelper::lowerStackRestore(MachineInstr &MI) {
7794 Register StackPtr = TLI.getStackPointerRegisterToSaveRestore();
7795 if (!StackPtr)
7796 return UnableToLegalize;
7797
7798 MIRBuilder.buildCopy(StackPtr, MI.getOperand(0));
7799 MI.eraseFromParent();
7800 return Legalized;
7801}
7802
7803LegalizerHelper::LegalizeResult
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00007804LegalizerHelper::lowerExtract(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007805 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00007806 unsigned Offset = MI.getOperand(2).getImm();
7807
Petar Avramovic29f88b92021-12-23 14:09:51 +01007808 // Extract sub-vector or one element
7809 if (SrcTy.isVector()) {
7810 unsigned SrcEltSize = SrcTy.getElementType().getSizeInBits();
7811 unsigned DstSize = DstTy.getSizeInBits();
7812
7813 if ((Offset % SrcEltSize == 0) && (DstSize % SrcEltSize == 0) &&
7814 (Offset + DstSize <= SrcTy.getSizeInBits())) {
7815 // Unmerge and allow access to each Src element for the artifact combiner.
Amara Emerson719024a2023-02-23 16:35:39 -08007816 auto Unmerge = MIRBuilder.buildUnmerge(SrcTy.getElementType(), SrcReg);
Petar Avramovic29f88b92021-12-23 14:09:51 +01007817
7818 // Take element(s) we need to extract and copy it (merge them).
7819 SmallVector<Register, 8> SubVectorElts;
7820 for (unsigned Idx = Offset / SrcEltSize;
7821 Idx < (Offset + DstSize) / SrcEltSize; ++Idx) {
7822 SubVectorElts.push_back(Unmerge.getReg(Idx));
7823 }
7824 if (SubVectorElts.size() == 1)
Amara Emerson719024a2023-02-23 16:35:39 -08007825 MIRBuilder.buildCopy(DstReg, SubVectorElts[0]);
Petar Avramovic29f88b92021-12-23 14:09:51 +01007826 else
Amara Emerson719024a2023-02-23 16:35:39 -08007827 MIRBuilder.buildMergeLikeInstr(DstReg, SubVectorElts);
Petar Avramovic29f88b92021-12-23 14:09:51 +01007828
7829 MI.eraseFromParent();
7830 return Legalized;
7831 }
7832 }
7833
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00007834 if (DstTy.isScalar() &&
7835 (SrcTy.isScalar() ||
7836 (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) {
7837 LLT SrcIntTy = SrcTy;
7838 if (!SrcTy.isScalar()) {
7839 SrcIntTy = LLT::scalar(SrcTy.getSizeInBits());
Amara Emerson719024a2023-02-23 16:35:39 -08007840 SrcReg = MIRBuilder.buildBitcast(SrcIntTy, SrcReg).getReg(0);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00007841 }
7842
7843 if (Offset == 0)
Amara Emerson719024a2023-02-23 16:35:39 -08007844 MIRBuilder.buildTrunc(DstReg, SrcReg);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00007845 else {
7846 auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset);
Amara Emerson719024a2023-02-23 16:35:39 -08007847 auto Shr = MIRBuilder.buildLShr(SrcIntTy, SrcReg, ShiftAmt);
7848 MIRBuilder.buildTrunc(DstReg, Shr);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00007849 }
7850
7851 MI.eraseFromParent();
7852 return Legalized;
7853 }
7854
7855 return UnableToLegalize;
7856}
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00007857
7858LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007859 auto [Dst, Src, InsertSrc] = MI.getFirst3Regs();
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00007860 uint64_t Offset = MI.getOperand(3).getImm();
7861
7862 LLT DstTy = MRI.getType(Src);
7863 LLT InsertTy = MRI.getType(InsertSrc);
7864
Petar Avramovic29f88b92021-12-23 14:09:51 +01007865 // Insert sub-vector or one element
7866 if (DstTy.isVector() && !InsertTy.isPointer()) {
7867 LLT EltTy = DstTy.getElementType();
7868 unsigned EltSize = EltTy.getSizeInBits();
7869 unsigned InsertSize = InsertTy.getSizeInBits();
7870
7871 if ((Offset % EltSize == 0) && (InsertSize % EltSize == 0) &&
7872 (Offset + InsertSize <= DstTy.getSizeInBits())) {
7873 auto UnmergeSrc = MIRBuilder.buildUnmerge(EltTy, Src);
7874 SmallVector<Register, 8> DstElts;
7875 unsigned Idx = 0;
7876 // Elements from Src before insert start Offset
7877 for (; Idx < Offset / EltSize; ++Idx) {
7878 DstElts.push_back(UnmergeSrc.getReg(Idx));
7879 }
7880
7881 // Replace elements in Src with elements from InsertSrc
7882 if (InsertTy.getSizeInBits() > EltSize) {
7883 auto UnmergeInsertSrc = MIRBuilder.buildUnmerge(EltTy, InsertSrc);
7884 for (unsigned i = 0; Idx < (Offset + InsertSize) / EltSize;
7885 ++Idx, ++i) {
7886 DstElts.push_back(UnmergeInsertSrc.getReg(i));
7887 }
7888 } else {
7889 DstElts.push_back(InsertSrc);
7890 ++Idx;
7891 }
7892
7893 // Remaining elements from Src after insert
7894 for (; Idx < DstTy.getNumElements(); ++Idx) {
7895 DstElts.push_back(UnmergeSrc.getReg(Idx));
7896 }
7897
Diana Picusf95a5fb2023-01-09 11:59:00 +01007898 MIRBuilder.buildMergeLikeInstr(Dst, DstElts);
Petar Avramovic29f88b92021-12-23 14:09:51 +01007899 MI.eraseFromParent();
7900 return Legalized;
7901 }
7902 }
7903
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01007904 if (InsertTy.isVector() ||
7905 (DstTy.isVector() && DstTy.getElementType() != InsertTy))
7906 return UnableToLegalize;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00007907
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01007908 const DataLayout &DL = MIRBuilder.getDataLayout();
7909 if ((DstTy.isPointer() &&
7910 DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) ||
7911 (InsertTy.isPointer() &&
7912 DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) {
7913 LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n");
7914 return UnableToLegalize;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00007915 }
7916
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01007917 LLT IntDstTy = DstTy;
7918
7919 if (!DstTy.isScalar()) {
7920 IntDstTy = LLT::scalar(DstTy.getSizeInBits());
7921 Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0);
7922 }
7923
7924 if (!InsertTy.isScalar()) {
7925 const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits());
7926 InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0);
7927 }
7928
7929 Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0);
7930 if (Offset != 0) {
7931 auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset);
7932 ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0);
7933 }
7934
7935 APInt MaskVal = APInt::getBitsSetWithWrap(
7936 DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset);
7937
7938 auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal);
7939 auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask);
7940 auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc);
7941
7942 MIRBuilder.buildCast(Dst, Or);
7943 MI.eraseFromParent();
7944 return Legalized;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00007945}
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007946
7947LegalizerHelper::LegalizeResult
7948LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007949 auto [Dst0, Dst0Ty, Dst1, Dst1Ty, LHS, LHSTy, RHS, RHSTy] =
7950 MI.getFirst4RegLLTs();
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007951 const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO;
7952
Amara Emerson719024a2023-02-23 16:35:39 -08007953 LLT Ty = Dst0Ty;
7954 LLT BoolTy = Dst1Ty;
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007955
Shilei Tian3a106e52024-03-29 15:59:50 -04007956 Register NewDst0 = MRI.cloneVirtualRegister(Dst0);
7957
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007958 if (IsAdd)
Shilei Tian3a106e52024-03-29 15:59:50 -04007959 MIRBuilder.buildAdd(NewDst0, LHS, RHS);
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007960 else
Shilei Tian3a106e52024-03-29 15:59:50 -04007961 MIRBuilder.buildSub(NewDst0, LHS, RHS);
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007962
7963 // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow.
7964
7965 auto Zero = MIRBuilder.buildConstant(Ty, 0);
7966
7967 // For an addition, the result should be less than one of the operands (LHS)
7968 // if and only if the other operand (RHS) is negative, otherwise there will
7969 // be overflow.
7970 // For a subtraction, the result should be less than one of the operands
7971 // (LHS) if and only if the other operand (RHS) is (non-zero) positive,
7972 // otherwise there will be overflow.
7973 auto ResultLowerThanLHS =
Shilei Tian3a106e52024-03-29 15:59:50 -04007974 MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, NewDst0, LHS);
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007975 auto ConditionRHS = MIRBuilder.buildICmp(
7976 IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero);
7977
7978 MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS);
Shilei Tian3a106e52024-03-29 15:59:50 -04007979
7980 MIRBuilder.buildCopy(Dst0, NewDst0);
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007981 MI.eraseFromParent();
Shilei Tian3a106e52024-03-29 15:59:50 -04007982
Matt Arsenault34ed76e2019-10-16 20:46:32 +00007983 return Legalized;
7984}
Petar Avramovic94a24e72019-12-30 11:13:22 +01007985
7986LegalizerHelper::LegalizeResult
Jay Foadb35833b2020-07-12 14:18:45 -04007987LegalizerHelper::lowerAddSubSatToMinMax(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007988 auto [Res, LHS, RHS] = MI.getFirst3Regs();
Jay Foadb35833b2020-07-12 14:18:45 -04007989 LLT Ty = MRI.getType(Res);
7990 bool IsSigned;
7991 bool IsAdd;
7992 unsigned BaseOp;
7993 switch (MI.getOpcode()) {
7994 default:
7995 llvm_unreachable("unexpected addsat/subsat opcode");
7996 case TargetOpcode::G_UADDSAT:
7997 IsSigned = false;
7998 IsAdd = true;
7999 BaseOp = TargetOpcode::G_ADD;
8000 break;
8001 case TargetOpcode::G_SADDSAT:
8002 IsSigned = true;
8003 IsAdd = true;
8004 BaseOp = TargetOpcode::G_ADD;
8005 break;
8006 case TargetOpcode::G_USUBSAT:
8007 IsSigned = false;
8008 IsAdd = false;
8009 BaseOp = TargetOpcode::G_SUB;
8010 break;
8011 case TargetOpcode::G_SSUBSAT:
8012 IsSigned = true;
8013 IsAdd = false;
8014 BaseOp = TargetOpcode::G_SUB;
8015 break;
8016 }
8017
8018 if (IsSigned) {
8019 // sadd.sat(a, b) ->
8020 // hi = 0x7fffffff - smax(a, 0)
8021 // lo = 0x80000000 - smin(a, 0)
8022 // a + smin(smax(lo, b), hi)
8023 // ssub.sat(a, b) ->
8024 // lo = smax(a, -1) - 0x7fffffff
8025 // hi = smin(a, -1) - 0x80000000
8026 // a - smin(smax(lo, b), hi)
8027 // TODO: AMDGPU can use a "median of 3" instruction here:
8028 // a +/- med3(lo, b, hi)
8029 uint64_t NumBits = Ty.getScalarSizeInBits();
8030 auto MaxVal =
8031 MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(NumBits));
8032 auto MinVal =
8033 MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits));
8034 MachineInstrBuilder Hi, Lo;
8035 if (IsAdd) {
8036 auto Zero = MIRBuilder.buildConstant(Ty, 0);
8037 Hi = MIRBuilder.buildSub(Ty, MaxVal, MIRBuilder.buildSMax(Ty, LHS, Zero));
8038 Lo = MIRBuilder.buildSub(Ty, MinVal, MIRBuilder.buildSMin(Ty, LHS, Zero));
8039 } else {
8040 auto NegOne = MIRBuilder.buildConstant(Ty, -1);
8041 Lo = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMax(Ty, LHS, NegOne),
8042 MaxVal);
8043 Hi = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMin(Ty, LHS, NegOne),
8044 MinVal);
8045 }
8046 auto RHSClamped =
8047 MIRBuilder.buildSMin(Ty, MIRBuilder.buildSMax(Ty, Lo, RHS), Hi);
8048 MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, RHSClamped});
8049 } else {
8050 // uadd.sat(a, b) -> a + umin(~a, b)
8051 // usub.sat(a, b) -> a - umin(a, b)
8052 Register Not = IsAdd ? MIRBuilder.buildNot(Ty, LHS).getReg(0) : LHS;
8053 auto Min = MIRBuilder.buildUMin(Ty, Not, RHS);
8054 MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, Min});
8055 }
8056
8057 MI.eraseFromParent();
8058 return Legalized;
8059}
8060
8061LegalizerHelper::LegalizeResult
8062LegalizerHelper::lowerAddSubSatToAddoSubo(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08008063 auto [Res, LHS, RHS] = MI.getFirst3Regs();
Jay Foadb35833b2020-07-12 14:18:45 -04008064 LLT Ty = MRI.getType(Res);
8065 LLT BoolTy = Ty.changeElementSize(1);
8066 bool IsSigned;
8067 bool IsAdd;
8068 unsigned OverflowOp;
8069 switch (MI.getOpcode()) {
8070 default:
8071 llvm_unreachable("unexpected addsat/subsat opcode");
8072 case TargetOpcode::G_UADDSAT:
8073 IsSigned = false;
8074 IsAdd = true;
8075 OverflowOp = TargetOpcode::G_UADDO;
8076 break;
8077 case TargetOpcode::G_SADDSAT:
8078 IsSigned = true;
8079 IsAdd = true;
8080 OverflowOp = TargetOpcode::G_SADDO;
8081 break;
8082 case TargetOpcode::G_USUBSAT:
8083 IsSigned = false;
8084 IsAdd = false;
8085 OverflowOp = TargetOpcode::G_USUBO;
8086 break;
8087 case TargetOpcode::G_SSUBSAT:
8088 IsSigned = true;
8089 IsAdd = false;
8090 OverflowOp = TargetOpcode::G_SSUBO;
8091 break;
8092 }
8093
8094 auto OverflowRes =
8095 MIRBuilder.buildInstr(OverflowOp, {Ty, BoolTy}, {LHS, RHS});
8096 Register Tmp = OverflowRes.getReg(0);
8097 Register Ov = OverflowRes.getReg(1);
8098 MachineInstrBuilder Clamp;
8099 if (IsSigned) {
8100 // sadd.sat(a, b) ->
8101 // {tmp, ov} = saddo(a, b)
8102 // ov ? (tmp >>s 31) + 0x80000000 : r
8103 // ssub.sat(a, b) ->
8104 // {tmp, ov} = ssubo(a, b)
8105 // ov ? (tmp >>s 31) + 0x80000000 : r
8106 uint64_t NumBits = Ty.getScalarSizeInBits();
8107 auto ShiftAmount = MIRBuilder.buildConstant(Ty, NumBits - 1);
8108 auto Sign = MIRBuilder.buildAShr(Ty, Tmp, ShiftAmount);
8109 auto MinVal =
8110 MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits));
8111 Clamp = MIRBuilder.buildAdd(Ty, Sign, MinVal);
8112 } else {
8113 // uadd.sat(a, b) ->
8114 // {tmp, ov} = uaddo(a, b)
8115 // ov ? 0xffffffff : tmp
8116 // usub.sat(a, b) ->
8117 // {tmp, ov} = usubo(a, b)
8118 // ov ? 0 : tmp
8119 Clamp = MIRBuilder.buildConstant(Ty, IsAdd ? -1 : 0);
8120 }
8121 MIRBuilder.buildSelect(Res, Ov, Clamp, Tmp);
8122
8123 MI.eraseFromParent();
8124 return Legalized;
8125}
8126
8127LegalizerHelper::LegalizeResult
Bevin Hansson5de6c562020-07-16 17:02:04 +02008128LegalizerHelper::lowerShlSat(MachineInstr &MI) {
8129 assert((MI.getOpcode() == TargetOpcode::G_SSHLSAT ||
8130 MI.getOpcode() == TargetOpcode::G_USHLSAT) &&
8131 "Expected shlsat opcode!");
8132 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SSHLSAT;
Amara Emerson719024a2023-02-23 16:35:39 -08008133 auto [Res, LHS, RHS] = MI.getFirst3Regs();
Bevin Hansson5de6c562020-07-16 17:02:04 +02008134 LLT Ty = MRI.getType(Res);
8135 LLT BoolTy = Ty.changeElementSize(1);
8136
8137 unsigned BW = Ty.getScalarSizeInBits();
8138 auto Result = MIRBuilder.buildShl(Ty, LHS, RHS);
8139 auto Orig = IsSigned ? MIRBuilder.buildAShr(Ty, Result, RHS)
8140 : MIRBuilder.buildLShr(Ty, Result, RHS);
8141
8142 MachineInstrBuilder SatVal;
8143 if (IsSigned) {
8144 auto SatMin = MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(BW));
8145 auto SatMax = MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(BW));
8146 auto Cmp = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, LHS,
8147 MIRBuilder.buildConstant(Ty, 0));
8148 SatVal = MIRBuilder.buildSelect(Ty, Cmp, SatMin, SatMax);
8149 } else {
8150 SatVal = MIRBuilder.buildConstant(Ty, APInt::getMaxValue(BW));
8151 }
Mirko Brkusanin4cf6dd52020-11-16 17:43:15 +01008152 auto Ov = MIRBuilder.buildICmp(CmpInst::ICMP_NE, BoolTy, LHS, Orig);
Bevin Hansson5de6c562020-07-16 17:02:04 +02008153 MIRBuilder.buildSelect(Res, Ov, SatVal, Result);
8154
8155 MI.eraseFromParent();
8156 return Legalized;
8157}
8158
Amara Emerson719024a2023-02-23 16:35:39 -08008159LegalizerHelper::LegalizeResult LegalizerHelper::lowerBswap(MachineInstr &MI) {
8160 auto [Dst, Src] = MI.getFirst2Regs();
Petar Avramovic94a24e72019-12-30 11:13:22 +01008161 const LLT Ty = MRI.getType(Src);
Matt Arsenault2e773622020-02-14 11:51:57 -05008162 unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8;
Petar Avramovic94a24e72019-12-30 11:13:22 +01008163 unsigned BaseShiftAmt = (SizeInBytes - 1) * 8;
8164
8165 // Swap most and least significant byte, set remaining bytes in Res to zero.
8166 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt);
8167 auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt);
8168 auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
8169 auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft);
8170
8171 // Set i-th high/low byte in Res to i-th low/high byte from Src.
8172 for (unsigned i = 1; i < SizeInBytes / 2; ++i) {
8173 // AND with Mask leaves byte i unchanged and sets remaining bytes to 0.
8174 APInt APMask(SizeInBytes * 8, 0xFF << (i * 8));
8175 auto Mask = MIRBuilder.buildConstant(Ty, APMask);
8176 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i);
8177 // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt.
8178 auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask);
8179 auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt);
8180 Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft);
8181 // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask.
8182 auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
8183 auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask);
8184 Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight);
8185 }
8186 Res.getInstr()->getOperand(0).setReg(Dst);
8187
8188 MI.eraseFromParent();
8189 return Legalized;
8190}
Petar Avramovic98f72a52019-12-30 18:06:29 +01008191
8192//{ (Src & Mask) >> N } | { (Src << N) & Mask }
8193static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B,
Yingwei Zheng6c1932f2024-03-23 14:57:35 +08008194 MachineInstrBuilder Src, const APInt &Mask) {
Petar Avramovic98f72a52019-12-30 18:06:29 +01008195 const LLT Ty = Dst.getLLTTy(*B.getMRI());
8196 MachineInstrBuilder C_N = B.buildConstant(Ty, N);
8197 MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask);
8198 auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N);
8199 auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0);
8200 return B.buildOr(Dst, LHS, RHS);
8201}
8202
8203LegalizerHelper::LegalizeResult
8204LegalizerHelper::lowerBitreverse(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08008205 auto [Dst, Src] = MI.getFirst2Regs();
Petar Avramovic98f72a52019-12-30 18:06:29 +01008206 const LLT Ty = MRI.getType(Src);
Yingwei Zheng24ddce62024-05-29 21:42:08 +08008207 unsigned Size = Ty.getScalarSizeInBits();
Petar Avramovic98f72a52019-12-30 18:06:29 +01008208
Yingwei Zheng24ddce62024-05-29 21:42:08 +08008209 if (Size >= 8) {
8210 MachineInstrBuilder BSWAP =
8211 MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src});
Petar Avramovic98f72a52019-12-30 18:06:29 +01008212
Yingwei Zheng24ddce62024-05-29 21:42:08 +08008213 // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654
8214 // [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4]
8215 // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0]
8216 MachineInstrBuilder Swap4 =
8217 SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0)));
Petar Avramovic98f72a52019-12-30 18:06:29 +01008218
Yingwei Zheng24ddce62024-05-29 21:42:08 +08008219 // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76
8220 // [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2]
8221 // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC]
8222 MachineInstrBuilder Swap2 =
8223 SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC)));
Petar Avramovic98f72a52019-12-30 18:06:29 +01008224
Yingwei Zheng24ddce62024-05-29 21:42:08 +08008225 // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5
8226 // 6|7
8227 // [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1]
8228 // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA]
8229 SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA)));
8230 } else {
8231 // Expand bitreverse for types smaller than 8 bits.
8232 MachineInstrBuilder Tmp;
8233 for (unsigned I = 0, J = Size - 1; I < Size; ++I, --J) {
8234 MachineInstrBuilder Tmp2;
8235 if (I < J) {
8236 auto ShAmt = MIRBuilder.buildConstant(Ty, J - I);
8237 Tmp2 = MIRBuilder.buildShl(Ty, Src, ShAmt);
8238 } else {
8239 auto ShAmt = MIRBuilder.buildConstant(Ty, I - J);
8240 Tmp2 = MIRBuilder.buildLShr(Ty, Src, ShAmt);
8241 }
8242
Simon Pilgrim4e251e72024-05-29 17:57:23 +01008243 auto Mask = MIRBuilder.buildConstant(Ty, 1ULL << J);
Yingwei Zheng24ddce62024-05-29 21:42:08 +08008244 Tmp2 = MIRBuilder.buildAnd(Ty, Tmp2, Mask);
8245 if (I == 0)
8246 Tmp = Tmp2;
8247 else
8248 Tmp = MIRBuilder.buildOr(Ty, Tmp, Tmp2);
8249 }
8250 MIRBuilder.buildCopy(Dst, Tmp);
8251 }
Petar Avramovic98f72a52019-12-30 18:06:29 +01008252
8253 MI.eraseFromParent();
8254 return Legalized;
8255}
Matt Arsenault0ea3c722019-12-27 19:26:51 -05008256
8257LegalizerHelper::LegalizeResult
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05008258LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) {
Matt Arsenault0ea3c722019-12-27 19:26:51 -05008259 MachineFunction &MF = MIRBuilder.getMF();
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05008260
8261 bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER;
8262 int NameOpIdx = IsRead ? 1 : 0;
8263 int ValRegIndex = IsRead ? 0 : 1;
8264
8265 Register ValReg = MI.getOperand(ValRegIndex).getReg();
8266 const LLT Ty = MRI.getType(ValReg);
8267 const MDString *RegStr = cast<MDString>(
8268 cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0));
8269
Matt Arsenaultadbcc8e2020-07-31 11:41:05 -04008270 Register PhysReg = TLI.getRegisterByName(RegStr->getString().data(), Ty, MF);
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05008271 if (!PhysReg.isValid())
Matt Arsenault0ea3c722019-12-27 19:26:51 -05008272 return UnableToLegalize;
8273
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05008274 if (IsRead)
8275 MIRBuilder.buildCopy(ValReg, PhysReg);
8276 else
8277 MIRBuilder.buildCopy(PhysReg, ValReg);
8278
Matt Arsenault0ea3c722019-12-27 19:26:51 -05008279 MI.eraseFromParent();
8280 return Legalized;
8281}
Pushpinder Singh41d66692020-08-10 05:47:50 -04008282
8283LegalizerHelper::LegalizeResult
8284LegalizerHelper::lowerSMULH_UMULH(MachineInstr &MI) {
8285 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULH;
8286 unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
8287 Register Result = MI.getOperand(0).getReg();
8288 LLT OrigTy = MRI.getType(Result);
8289 auto SizeInBits = OrigTy.getScalarSizeInBits();
8290 LLT WideTy = OrigTy.changeElementSize(SizeInBits * 2);
8291
8292 auto LHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(1)});
8293 auto RHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(2)});
8294 auto Mul = MIRBuilder.buildMul(WideTy, LHS, RHS);
8295 unsigned ShiftOp = IsSigned ? TargetOpcode::G_ASHR : TargetOpcode::G_LSHR;
8296
8297 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, SizeInBits);
8298 auto Shifted = MIRBuilder.buildInstr(ShiftOp, {WideTy}, {Mul, ShiftAmt});
8299 MIRBuilder.buildTrunc(Result, Shifted);
8300
8301 MI.eraseFromParent();
8302 return Legalized;
8303}
Amara Emerson08232192020-09-26 10:02:39 -07008304
Janek van Oirschot587747d2022-12-06 20:36:07 +00008305LegalizerHelper::LegalizeResult
8306LegalizerHelper::lowerISFPCLASS(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08008307 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04008308 FPClassTest Mask = static_cast<FPClassTest>(MI.getOperand(2).getImm());
Janek van Oirschot587747d2022-12-06 20:36:07 +00008309
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04008310 if (Mask == fcNone) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00008311 MIRBuilder.buildConstant(DstReg, 0);
8312 MI.eraseFromParent();
8313 return Legalized;
8314 }
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04008315 if (Mask == fcAllFlags) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00008316 MIRBuilder.buildConstant(DstReg, 1);
8317 MI.eraseFromParent();
8318 return Legalized;
8319 }
8320
Matt Arsenault61820f82023-02-02 10:28:05 -04008321 // TODO: Try inverting the test with getInvertedFPClassTest like the DAG
8322 // version
8323
Janek van Oirschot587747d2022-12-06 20:36:07 +00008324 unsigned BitSize = SrcTy.getScalarSizeInBits();
8325 const fltSemantics &Semantics = getFltSemanticForLLT(SrcTy.getScalarType());
8326
8327 LLT IntTy = LLT::scalar(BitSize);
8328 if (SrcTy.isVector())
8329 IntTy = LLT::vector(SrcTy.getElementCount(), IntTy);
8330 auto AsInt = MIRBuilder.buildCopy(IntTy, SrcReg);
8331
8332 // Various masks.
8333 APInt SignBit = APInt::getSignMask(BitSize);
8334 APInt ValueMask = APInt::getSignedMaxValue(BitSize); // All bits but sign.
8335 APInt Inf = APFloat::getInf(Semantics).bitcastToAPInt(); // Exp and int bit.
8336 APInt ExpMask = Inf;
8337 APInt AllOneMantissa = APFloat::getLargest(Semantics).bitcastToAPInt() & ~Inf;
8338 APInt QNaNBitMask =
8339 APInt::getOneBitSet(BitSize, AllOneMantissa.getActiveBits() - 1);
Kazu Hiratab7ffd962023-02-19 22:54:23 -08008340 APInt InvertionMask = APInt::getAllOnes(DstTy.getScalarSizeInBits());
Janek van Oirschot587747d2022-12-06 20:36:07 +00008341
8342 auto SignBitC = MIRBuilder.buildConstant(IntTy, SignBit);
8343 auto ValueMaskC = MIRBuilder.buildConstant(IntTy, ValueMask);
8344 auto InfC = MIRBuilder.buildConstant(IntTy, Inf);
8345 auto ExpMaskC = MIRBuilder.buildConstant(IntTy, ExpMask);
8346 auto ZeroC = MIRBuilder.buildConstant(IntTy, 0);
8347
8348 auto Abs = MIRBuilder.buildAnd(IntTy, AsInt, ValueMaskC);
8349 auto Sign =
8350 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_NE, DstTy, AsInt, Abs);
8351
8352 auto Res = MIRBuilder.buildConstant(DstTy, 0);
Amara Emerson719024a2023-02-23 16:35:39 -08008353 // Clang doesn't support capture of structured bindings:
8354 LLT DstTyCopy = DstTy;
Janek van Oirschot587747d2022-12-06 20:36:07 +00008355 const auto appendToRes = [&](MachineInstrBuilder ToAppend) {
Amara Emerson719024a2023-02-23 16:35:39 -08008356 Res = MIRBuilder.buildOr(DstTyCopy, Res, ToAppend);
Janek van Oirschot587747d2022-12-06 20:36:07 +00008357 };
8358
8359 // Tests that involve more than one class should be processed first.
8360 if ((Mask & fcFinite) == fcFinite) {
8361 // finite(V) ==> abs(V) u< exp_mask
8362 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, Abs,
8363 ExpMaskC));
8364 Mask &= ~fcFinite;
8365 } else if ((Mask & fcFinite) == fcPosFinite) {
8366 // finite(V) && V > 0 ==> V u< exp_mask
8367 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, AsInt,
8368 ExpMaskC));
8369 Mask &= ~fcPosFinite;
8370 } else if ((Mask & fcFinite) == fcNegFinite) {
8371 // finite(V) && V < 0 ==> abs(V) u< exp_mask && signbit == 1
8372 auto Cmp = MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, Abs,
8373 ExpMaskC);
8374 auto And = MIRBuilder.buildAnd(DstTy, Cmp, Sign);
8375 appendToRes(And);
8376 Mask &= ~fcNegFinite;
8377 }
8378
Matt Arsenault61820f82023-02-02 10:28:05 -04008379 if (FPClassTest PartialCheck = Mask & (fcZero | fcSubnormal)) {
8380 // fcZero | fcSubnormal => test all exponent bits are 0
8381 // TODO: Handle sign bit specific cases
8382 // TODO: Handle inverted case
8383 if (PartialCheck == (fcZero | fcSubnormal)) {
8384 auto ExpBits = MIRBuilder.buildAnd(IntTy, AsInt, ExpMaskC);
8385 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
8386 ExpBits, ZeroC));
8387 Mask &= ~PartialCheck;
8388 }
8389 }
8390
Janek van Oirschot587747d2022-12-06 20:36:07 +00008391 // Check for individual classes.
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04008392 if (FPClassTest PartialCheck = Mask & fcZero) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00008393 if (PartialCheck == fcPosZero)
8394 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
8395 AsInt, ZeroC));
8396 else if (PartialCheck == fcZero)
8397 appendToRes(
8398 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, Abs, ZeroC));
8399 else // fcNegZero
8400 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
8401 AsInt, SignBitC));
8402 }
8403
Matt Arsenault9356ec12023-02-02 10:14:36 -04008404 if (FPClassTest PartialCheck = Mask & fcSubnormal) {
8405 // issubnormal(V) ==> unsigned(abs(V) - 1) u< (all mantissa bits set)
8406 // issubnormal(V) && V>0 ==> unsigned(V - 1) u< (all mantissa bits set)
8407 auto V = (PartialCheck == fcPosSubnormal) ? AsInt : Abs;
8408 auto OneC = MIRBuilder.buildConstant(IntTy, 1);
8409 auto VMinusOne = MIRBuilder.buildSub(IntTy, V, OneC);
8410 auto SubnormalRes =
8411 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, VMinusOne,
8412 MIRBuilder.buildConstant(IntTy, AllOneMantissa));
8413 if (PartialCheck == fcNegSubnormal)
8414 SubnormalRes = MIRBuilder.buildAnd(DstTy, SubnormalRes, Sign);
8415 appendToRes(SubnormalRes);
8416 }
8417
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04008418 if (FPClassTest PartialCheck = Mask & fcInf) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00008419 if (PartialCheck == fcPosInf)
8420 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
8421 AsInt, InfC));
8422 else if (PartialCheck == fcInf)
8423 appendToRes(
8424 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, Abs, InfC));
8425 else { // fcNegInf
8426 APInt NegInf = APFloat::getInf(Semantics, true).bitcastToAPInt();
8427 auto NegInfC = MIRBuilder.buildConstant(IntTy, NegInf);
8428 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
8429 AsInt, NegInfC));
8430 }
8431 }
8432
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04008433 if (FPClassTest PartialCheck = Mask & fcNan) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00008434 auto InfWithQnanBitC = MIRBuilder.buildConstant(IntTy, Inf | QNaNBitMask);
8435 if (PartialCheck == fcNan) {
8436 // isnan(V) ==> abs(V) u> int(inf)
8437 appendToRes(
8438 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGT, DstTy, Abs, InfC));
8439 } else if (PartialCheck == fcQNan) {
8440 // isquiet(V) ==> abs(V) u>= (unsigned(Inf) | quiet_bit)
8441 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGE, DstTy, Abs,
8442 InfWithQnanBitC));
8443 } else { // fcSNan
8444 // issignaling(V) ==> abs(V) u> unsigned(Inf) &&
8445 // abs(V) u< (unsigned(Inf) | quiet_bit)
8446 auto IsNan =
8447 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGT, DstTy, Abs, InfC);
8448 auto IsNotQnan = MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy,
8449 Abs, InfWithQnanBitC);
8450 appendToRes(MIRBuilder.buildAnd(DstTy, IsNan, IsNotQnan));
8451 }
8452 }
8453
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04008454 if (FPClassTest PartialCheck = Mask & fcNormal) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00008455 // isnormal(V) ==> (0 u< exp u< max_exp) ==> (unsigned(exp-1) u<
8456 // (max_exp-1))
8457 APInt ExpLSB = ExpMask & ~(ExpMask.shl(1));
8458 auto ExpMinusOne = MIRBuilder.buildSub(
8459 IntTy, Abs, MIRBuilder.buildConstant(IntTy, ExpLSB));
8460 APInt MaxExpMinusOne = ExpMask - ExpLSB;
8461 auto NormalRes =
8462 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, ExpMinusOne,
8463 MIRBuilder.buildConstant(IntTy, MaxExpMinusOne));
8464 if (PartialCheck == fcNegNormal)
8465 NormalRes = MIRBuilder.buildAnd(DstTy, NormalRes, Sign);
8466 else if (PartialCheck == fcPosNormal) {
8467 auto PosSign = MIRBuilder.buildXor(
8468 DstTy, Sign, MIRBuilder.buildConstant(DstTy, InvertionMask));
8469 NormalRes = MIRBuilder.buildAnd(DstTy, NormalRes, PosSign);
8470 }
8471 appendToRes(NormalRes);
8472 }
8473
8474 MIRBuilder.buildCopy(DstReg, Res);
8475 MI.eraseFromParent();
8476 return Legalized;
8477}
8478
Amara Emerson08232192020-09-26 10:02:39 -07008479LegalizerHelper::LegalizeResult LegalizerHelper::lowerSelect(MachineInstr &MI) {
Kai Nackef2d0bba2024-01-26 09:11:29 -05008480 // Implement G_SELECT in terms of XOR, AND, OR.
Amara Emerson719024a2023-02-23 16:35:39 -08008481 auto [DstReg, DstTy, MaskReg, MaskTy, Op1Reg, Op1Ty, Op2Reg, Op2Ty] =
8482 MI.getFirst4RegLLTs();
Amara Emerson08232192020-09-26 10:02:39 -07008483
Jay Foadd57515bd2024-02-13 08:21:35 +00008484 bool IsEltPtr = DstTy.isPointerOrPointerVector();
Amara Emersonf24f4692022-09-11 16:28:44 +01008485 if (IsEltPtr) {
8486 LLT ScalarPtrTy = LLT::scalar(DstTy.getScalarSizeInBits());
8487 LLT NewTy = DstTy.changeElementType(ScalarPtrTy);
8488 Op1Reg = MIRBuilder.buildPtrToInt(NewTy, Op1Reg).getReg(0);
8489 Op2Reg = MIRBuilder.buildPtrToInt(NewTy, Op2Reg).getReg(0);
8490 DstTy = NewTy;
8491 }
8492
Amara Emerson87ff1562020-11-17 12:09:31 -08008493 if (MaskTy.isScalar()) {
Kai Nackef2d0bba2024-01-26 09:11:29 -05008494 // Turn the scalar condition into a vector condition mask if needed.
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04008495
Amara Emerson87ff1562020-11-17 12:09:31 -08008496 Register MaskElt = MaskReg;
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04008497
8498 // The condition was potentially zero extended before, but we want a sign
8499 // extended boolean.
Amara Emerson78833a42022-09-20 00:21:55 +01008500 if (MaskTy != LLT::scalar(1))
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04008501 MaskElt = MIRBuilder.buildSExtInReg(MaskTy, MaskElt, 1).getReg(0);
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04008502
8503 // Continue the sign extension (or truncate) to match the data type.
Kai Nackef2d0bba2024-01-26 09:11:29 -05008504 MaskElt =
8505 MIRBuilder.buildSExtOrTrunc(DstTy.getScalarType(), MaskElt).getReg(0);
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04008506
Kai Nackef2d0bba2024-01-26 09:11:29 -05008507 if (DstTy.isVector()) {
8508 // Generate a vector splat idiom.
8509 auto ShufSplat = MIRBuilder.buildShuffleSplat(DstTy, MaskElt);
8510 MaskReg = ShufSplat.getReg(0);
8511 } else {
8512 MaskReg = MaskElt;
8513 }
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04008514 MaskTy = DstTy;
Kai Nackef2d0bba2024-01-26 09:11:29 -05008515 } else if (!DstTy.isVector()) {
8516 // Cannot handle the case that mask is a vector and dst is a scalar.
8517 return UnableToLegalize;
Amara Emerson87ff1562020-11-17 12:09:31 -08008518 }
8519
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04008520 if (MaskTy.getSizeInBits() != DstTy.getSizeInBits()) {
Amara Emerson08232192020-09-26 10:02:39 -07008521 return UnableToLegalize;
Amara Emerson87ff1562020-11-17 12:09:31 -08008522 }
Amara Emerson08232192020-09-26 10:02:39 -07008523
8524 auto NotMask = MIRBuilder.buildNot(MaskTy, MaskReg);
8525 auto NewOp1 = MIRBuilder.buildAnd(MaskTy, Op1Reg, MaskReg);
8526 auto NewOp2 = MIRBuilder.buildAnd(MaskTy, Op2Reg, NotMask);
Amara Emersonf24f4692022-09-11 16:28:44 +01008527 if (IsEltPtr) {
8528 auto Or = MIRBuilder.buildOr(DstTy, NewOp1, NewOp2);
8529 MIRBuilder.buildIntToPtr(DstReg, Or);
8530 } else {
8531 MIRBuilder.buildOr(DstReg, NewOp1, NewOp2);
8532 }
Amara Emerson08232192020-09-26 10:02:39 -07008533 MI.eraseFromParent();
8534 return Legalized;
Kazu Hiratae3d3dbd332021-01-10 09:24:56 -08008535}
Christudasan Devadasan4c6ab482021-03-10 18:03:10 +05308536
8537LegalizerHelper::LegalizeResult LegalizerHelper::lowerDIVREM(MachineInstr &MI) {
8538 // Split DIVREM into individual instructions.
8539 unsigned Opcode = MI.getOpcode();
8540
8541 MIRBuilder.buildInstr(
8542 Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SDIV
8543 : TargetOpcode::G_UDIV,
8544 {MI.getOperand(0).getReg()}, {MI.getOperand(2), MI.getOperand(3)});
8545 MIRBuilder.buildInstr(
8546 Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SREM
8547 : TargetOpcode::G_UREM,
8548 {MI.getOperand(1).getReg()}, {MI.getOperand(2), MI.getOperand(3)});
8549 MI.eraseFromParent();
8550 return Legalized;
8551}
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02008552
8553LegalizerHelper::LegalizeResult
8554LegalizerHelper::lowerAbsToAddXor(MachineInstr &MI) {
8555 // Expand %res = G_ABS %a into:
8556 // %v1 = G_ASHR %a, scalar_size-1
8557 // %v2 = G_ADD %a, %v1
8558 // %res = G_XOR %v2, %v1
8559 LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
8560 Register OpReg = MI.getOperand(1).getReg();
8561 auto ShiftAmt =
8562 MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - 1);
8563 auto Shift = MIRBuilder.buildAShr(DstTy, OpReg, ShiftAmt);
8564 auto Add = MIRBuilder.buildAdd(DstTy, OpReg, Shift);
8565 MIRBuilder.buildXor(MI.getOperand(0).getReg(), Add, Shift);
8566 MI.eraseFromParent();
8567 return Legalized;
8568}
8569
8570LegalizerHelper::LegalizeResult
8571LegalizerHelper::lowerAbsToMaxNeg(MachineInstr &MI) {
8572 // Expand %res = G_ABS %a into:
8573 // %v1 = G_CONSTANT 0
8574 // %v2 = G_SUB %v1, %a
8575 // %res = G_SMAX %a, %v2
8576 Register SrcReg = MI.getOperand(1).getReg();
8577 LLT Ty = MRI.getType(SrcReg);
Madhur Amilkanthwar7bb87d52024-03-21 09:54:03 +05308578 auto Zero = MIRBuilder.buildConstant(Ty, 0);
8579 auto Sub = MIRBuilder.buildSub(Ty, Zero, SrcReg);
8580 MIRBuilder.buildSMax(MI.getOperand(0), SrcReg, Sub);
8581 MI.eraseFromParent();
8582 return Legalized;
8583}
8584
8585LegalizerHelper::LegalizeResult
8586LegalizerHelper::lowerAbsToCNeg(MachineInstr &MI) {
8587 Register SrcReg = MI.getOperand(1).getReg();
8588 Register DestReg = MI.getOperand(0).getReg();
8589 LLT Ty = MRI.getType(SrcReg), IType = LLT::scalar(1);
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02008590 auto Zero = MIRBuilder.buildConstant(Ty, 0).getReg(0);
8591 auto Sub = MIRBuilder.buildSub(Ty, Zero, SrcReg).getReg(0);
Madhur Amilkanthwar7bb87d52024-03-21 09:54:03 +05308592 auto ICmp = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, IType, SrcReg, Zero);
8593 MIRBuilder.buildSelect(DestReg, ICmp, SrcReg, Sub);
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02008594 MI.eraseFromParent();
8595 return Legalized;
8596}
Jessica Paquette791006f2021-08-17 10:39:18 -07008597
Amara Emerson95ac3d12021-08-18 00:19:58 -07008598LegalizerHelper::LegalizeResult
8599LegalizerHelper::lowerVectorReduction(MachineInstr &MI) {
8600 Register SrcReg = MI.getOperand(1).getReg();
8601 LLT SrcTy = MRI.getType(SrcReg);
8602 LLT DstTy = MRI.getType(SrcReg);
8603
8604 // The source could be a scalar if the IR type was <1 x sN>.
8605 if (SrcTy.isScalar()) {
8606 if (DstTy.getSizeInBits() > SrcTy.getSizeInBits())
8607 return UnableToLegalize; // FIXME: handle extension.
8608 // This can be just a plain copy.
8609 Observer.changingInstr(MI);
8610 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::COPY));
8611 Observer.changedInstr(MI);
8612 return Legalized;
8613 }
David Green28027392023-06-11 10:25:24 +01008614 return UnableToLegalize;
Amara Emerson95ac3d12021-08-18 00:19:58 -07008615}
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008616
Michael Maitland6f9cb9a72023-12-08 13:24:27 -05008617LegalizerHelper::LegalizeResult LegalizerHelper::lowerVAArg(MachineInstr &MI) {
8618 MachineFunction &MF = *MI.getMF();
8619 const DataLayout &DL = MIRBuilder.getDataLayout();
8620 LLVMContext &Ctx = MF.getFunction().getContext();
8621 Register ListPtr = MI.getOperand(1).getReg();
8622 LLT PtrTy = MRI.getType(ListPtr);
8623
8624 // LstPtr is a pointer to the head of the list. Get the address
8625 // of the head of the list.
8626 Align PtrAlignment = DL.getABITypeAlign(getTypeForLLT(PtrTy, Ctx));
8627 MachineMemOperand *PtrLoadMMO = MF.getMachineMemOperand(
8628 MachinePointerInfo(), MachineMemOperand::MOLoad, PtrTy, PtrAlignment);
8629 auto VAList = MIRBuilder.buildLoad(PtrTy, ListPtr, *PtrLoadMMO).getReg(0);
8630
8631 const Align A(MI.getOperand(2).getImm());
8632 LLT PtrTyAsScalarTy = LLT::scalar(PtrTy.getSizeInBits());
8633 if (A > TLI.getMinStackArgumentAlignment()) {
8634 Register AlignAmt =
8635 MIRBuilder.buildConstant(PtrTyAsScalarTy, A.value() - 1).getReg(0);
8636 auto AddDst = MIRBuilder.buildPtrAdd(PtrTy, VAList, AlignAmt);
8637 auto AndDst = MIRBuilder.buildMaskLowPtrBits(PtrTy, AddDst, Log2(A));
8638 VAList = AndDst.getReg(0);
8639 }
8640
8641 // Increment the pointer, VAList, to the next vaarg
8642 // The list should be bumped by the size of element in the current head of
8643 // list.
8644 Register Dst = MI.getOperand(0).getReg();
8645 LLT LLTTy = MRI.getType(Dst);
8646 Type *Ty = getTypeForLLT(LLTTy, Ctx);
8647 auto IncAmt =
8648 MIRBuilder.buildConstant(PtrTyAsScalarTy, DL.getTypeAllocSize(Ty));
8649 auto Succ = MIRBuilder.buildPtrAdd(PtrTy, VAList, IncAmt);
8650
8651 // Store the increment VAList to the legalized pointer
8652 MachineMemOperand *StoreMMO = MF.getMachineMemOperand(
8653 MachinePointerInfo(), MachineMemOperand::MOStore, PtrTy, PtrAlignment);
8654 MIRBuilder.buildStore(Succ, ListPtr, *StoreMMO);
8655 // Load the actual argument out of the pointer VAList
8656 Align EltAlignment = DL.getABITypeAlign(Ty);
8657 MachineMemOperand *EltLoadMMO = MF.getMachineMemOperand(
8658 MachinePointerInfo(), MachineMemOperand::MOLoad, LLTTy, EltAlignment);
8659 MIRBuilder.buildLoad(Dst, VAList, *EltLoadMMO);
8660
8661 MI.eraseFromParent();
8662 return Legalized;
8663}
8664
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008665static bool shouldLowerMemFuncForSize(const MachineFunction &MF) {
8666 // On Darwin, -Os means optimize for size without hurting performance, so
8667 // only really optimize for size when -Oz (MinSize) is used.
8668 if (MF.getTarget().getTargetTriple().isOSDarwin())
8669 return MF.getFunction().hasMinSize();
8670 return MF.getFunction().hasOptSize();
8671}
8672
8673// Returns a list of types to use for memory op lowering in MemOps. A partial
8674// port of findOptimalMemOpLowering in TargetLowering.
8675static bool findGISelOptimalMemOpLowering(std::vector<LLT> &MemOps,
8676 unsigned Limit, const MemOp &Op,
8677 unsigned DstAS, unsigned SrcAS,
8678 const AttributeList &FuncAttributes,
8679 const TargetLowering &TLI) {
8680 if (Op.isMemcpyWithFixedDstAlign() && Op.getSrcAlign() < Op.getDstAlign())
8681 return false;
8682
8683 LLT Ty = TLI.getOptimalMemOpLLT(Op, FuncAttributes);
8684
8685 if (Ty == LLT()) {
8686 // Use the largest scalar type whose alignment constraints are satisfied.
8687 // We only need to check DstAlign here as SrcAlign is always greater or
8688 // equal to DstAlign (or zero).
8689 Ty = LLT::scalar(64);
8690 if (Op.isFixedDstAlign())
8691 while (Op.getDstAlign() < Ty.getSizeInBytes() &&
8692 !TLI.allowsMisalignedMemoryAccesses(Ty, DstAS, Op.getDstAlign()))
8693 Ty = LLT::scalar(Ty.getSizeInBytes());
8694 assert(Ty.getSizeInBits() > 0 && "Could not find valid type");
8695 // FIXME: check for the largest legal type we can load/store to.
8696 }
8697
8698 unsigned NumMemOps = 0;
8699 uint64_t Size = Op.size();
8700 while (Size) {
8701 unsigned TySize = Ty.getSizeInBytes();
8702 while (TySize > Size) {
8703 // For now, only use non-vector load / store's for the left-over pieces.
8704 LLT NewTy = Ty;
8705 // FIXME: check for mem op safety and legality of the types. Not all of
8706 // SDAGisms map cleanly to GISel concepts.
8707 if (NewTy.isVector())
8708 NewTy = NewTy.getSizeInBits() > 64 ? LLT::scalar(64) : LLT::scalar(32);
Kazu Hirataf20b5072023-01-28 09:06:31 -08008709 NewTy = LLT::scalar(llvm::bit_floor(NewTy.getSizeInBits() - 1));
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008710 unsigned NewTySize = NewTy.getSizeInBytes();
8711 assert(NewTySize > 0 && "Could not find appropriate type");
8712
8713 // If the new LLT cannot cover all of the remaining bits, then consider
8714 // issuing a (or a pair of) unaligned and overlapping load / store.
Stanislav Mekhanoshinbcaf31e2022-04-21 16:23:11 -07008715 unsigned Fast;
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008716 // Need to get a VT equivalent for allowMisalignedMemoryAccesses().
8717 MVT VT = getMVTForLLT(Ty);
8718 if (NumMemOps && Op.allowOverlap() && NewTySize < Size &&
8719 TLI.allowsMisalignedMemoryAccesses(
8720 VT, DstAS, Op.isFixedDstAlign() ? Op.getDstAlign() : Align(1),
8721 MachineMemOperand::MONone, &Fast) &&
8722 Fast)
8723 TySize = Size;
8724 else {
8725 Ty = NewTy;
8726 TySize = NewTySize;
8727 }
8728 }
8729
8730 if (++NumMemOps > Limit)
8731 return false;
8732
8733 MemOps.push_back(Ty);
8734 Size -= TySize;
8735 }
8736
8737 return true;
8738}
8739
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008740// Get a vectorized representation of the memset value operand, GISel edition.
8741static Register getMemsetValue(Register Val, LLT Ty, MachineIRBuilder &MIB) {
8742 MachineRegisterInfo &MRI = *MIB.getMRI();
8743 unsigned NumBits = Ty.getScalarSizeInBits();
Petar Avramovicd477a7c2021-09-17 11:21:55 +02008744 auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008745 if (!Ty.isVector() && ValVRegAndVal) {
Jay Foad6bec3e92021-10-06 10:54:07 +01008746 APInt Scalar = ValVRegAndVal->Value.trunc(8);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008747 APInt SplatVal = APInt::getSplat(NumBits, Scalar);
8748 return MIB.buildConstant(Ty, SplatVal).getReg(0);
8749 }
8750
8751 // Extend the byte value to the larger type, and then multiply by a magic
8752 // value 0x010101... in order to replicate it across every byte.
8753 // Unless it's zero, in which case just emit a larger G_CONSTANT 0.
8754 if (ValVRegAndVal && ValVRegAndVal->Value == 0) {
8755 return MIB.buildConstant(Ty, 0).getReg(0);
8756 }
8757
8758 LLT ExtType = Ty.getScalarType();
8759 auto ZExt = MIB.buildZExtOrTrunc(ExtType, Val);
8760 if (NumBits > 8) {
8761 APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01));
8762 auto MagicMI = MIB.buildConstant(ExtType, Magic);
8763 Val = MIB.buildMul(ExtType, ZExt, MagicMI).getReg(0);
8764 }
8765
8766 // For vector types create a G_BUILD_VECTOR.
8767 if (Ty.isVector())
Michael Maitland96049fc2024-03-07 09:50:29 -05008768 Val = MIB.buildSplatBuildVector(Ty, Val).getReg(0);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008769
8770 return Val;
8771}
8772
8773LegalizerHelper::LegalizeResult
8774LegalizerHelper::lowerMemset(MachineInstr &MI, Register Dst, Register Val,
8775 uint64_t KnownLen, Align Alignment,
8776 bool IsVolatile) {
8777 auto &MF = *MI.getParent()->getParent();
8778 const auto &TLI = *MF.getSubtarget().getTargetLowering();
8779 auto &DL = MF.getDataLayout();
8780 LLVMContext &C = MF.getFunction().getContext();
8781
8782 assert(KnownLen != 0 && "Have a zero length memset length!");
8783
8784 bool DstAlignCanChange = false;
8785 MachineFrameInfo &MFI = MF.getFrameInfo();
8786 bool OptSize = shouldLowerMemFuncForSize(MF);
8787
8788 MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI);
8789 if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex()))
8790 DstAlignCanChange = true;
8791
8792 unsigned Limit = TLI.getMaxStoresPerMemset(OptSize);
8793 std::vector<LLT> MemOps;
8794
8795 const auto &DstMMO = **MI.memoperands_begin();
8796 MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo();
8797
Petar Avramovicd477a7c2021-09-17 11:21:55 +02008798 auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008799 bool IsZeroVal = ValVRegAndVal && ValVRegAndVal->Value == 0;
8800
8801 if (!findGISelOptimalMemOpLowering(MemOps, Limit,
8802 MemOp::Set(KnownLen, DstAlignCanChange,
8803 Alignment,
8804 /*IsZeroMemset=*/IsZeroVal,
8805 /*IsVolatile=*/IsVolatile),
8806 DstPtrInfo.getAddrSpace(), ~0u,
8807 MF.getFunction().getAttributes(), TLI))
8808 return UnableToLegalize;
8809
8810 if (DstAlignCanChange) {
8811 // Get an estimate of the type from the LLT.
8812 Type *IRTy = getTypeForLLT(MemOps[0], C);
8813 Align NewAlign = DL.getABITypeAlign(IRTy);
8814 if (NewAlign > Alignment) {
8815 Alignment = NewAlign;
8816 unsigned FI = FIDef->getOperand(1).getIndex();
8817 // Give the stack frame object a larger alignment if needed.
8818 if (MFI.getObjectAlign(FI) < Alignment)
8819 MFI.setObjectAlignment(FI, Alignment);
8820 }
8821 }
8822
8823 MachineIRBuilder MIB(MI);
8824 // Find the largest store and generate the bit pattern for it.
8825 LLT LargestTy = MemOps[0];
8826 for (unsigned i = 1; i < MemOps.size(); i++)
8827 if (MemOps[i].getSizeInBits() > LargestTy.getSizeInBits())
8828 LargestTy = MemOps[i];
8829
8830 // The memset stored value is always defined as an s8, so in order to make it
8831 // work with larger store types we need to repeat the bit pattern across the
8832 // wider type.
8833 Register MemSetValue = getMemsetValue(Val, LargestTy, MIB);
8834
8835 if (!MemSetValue)
8836 return UnableToLegalize;
8837
8838 // Generate the stores. For each store type in the list, we generate the
8839 // matching store of that type to the destination address.
8840 LLT PtrTy = MRI.getType(Dst);
8841 unsigned DstOff = 0;
8842 unsigned Size = KnownLen;
8843 for (unsigned I = 0; I < MemOps.size(); I++) {
8844 LLT Ty = MemOps[I];
8845 unsigned TySize = Ty.getSizeInBytes();
8846 if (TySize > Size) {
8847 // Issuing an unaligned load / store pair that overlaps with the previous
8848 // pair. Adjust the offset accordingly.
8849 assert(I == MemOps.size() - 1 && I != 0);
8850 DstOff -= TySize - Size;
8851 }
8852
8853 // If this store is smaller than the largest store see whether we can get
8854 // the smaller value for free with a truncate.
8855 Register Value = MemSetValue;
8856 if (Ty.getSizeInBits() < LargestTy.getSizeInBits()) {
8857 MVT VT = getMVTForLLT(Ty);
8858 MVT LargestVT = getMVTForLLT(LargestTy);
8859 if (!LargestTy.isVector() && !Ty.isVector() &&
8860 TLI.isTruncateFree(LargestVT, VT))
8861 Value = MIB.buildTrunc(Ty, MemSetValue).getReg(0);
8862 else
8863 Value = getMemsetValue(Val, Ty, MIB);
8864 if (!Value)
8865 return UnableToLegalize;
8866 }
8867
8868 auto *StoreMMO = MF.getMachineMemOperand(&DstMMO, DstOff, Ty);
8869
8870 Register Ptr = Dst;
8871 if (DstOff != 0) {
8872 auto Offset =
8873 MIB.buildConstant(LLT::scalar(PtrTy.getSizeInBits()), DstOff);
8874 Ptr = MIB.buildPtrAdd(PtrTy, Dst, Offset).getReg(0);
8875 }
8876
8877 MIB.buildStore(Value, Ptr, *StoreMMO);
8878 DstOff += Ty.getSizeInBytes();
8879 Size -= TySize;
8880 }
8881
8882 MI.eraseFromParent();
8883 return Legalized;
8884}
8885
8886LegalizerHelper::LegalizeResult
8887LegalizerHelper::lowerMemcpyInline(MachineInstr &MI) {
8888 assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE);
8889
Amara Emerson719024a2023-02-23 16:35:39 -08008890 auto [Dst, Src, Len] = MI.getFirst3Regs();
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008891
8892 const auto *MMOIt = MI.memoperands_begin();
8893 const MachineMemOperand *MemOp = *MMOIt;
8894 bool IsVolatile = MemOp->isVolatile();
8895
8896 // See if this is a constant length copy
Petar Avramovicd477a7c2021-09-17 11:21:55 +02008897 auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008898 // FIXME: support dynamically sized G_MEMCPY_INLINE
Kazu Hirata5413bf12022-06-20 11:33:56 -07008899 assert(LenVRegAndVal &&
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008900 "inline memcpy with dynamic size is not yet supported");
8901 uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue();
8902 if (KnownLen == 0) {
8903 MI.eraseFromParent();
8904 return Legalized;
8905 }
8906
8907 const auto &DstMMO = **MI.memoperands_begin();
8908 const auto &SrcMMO = **std::next(MI.memoperands_begin());
8909 Align DstAlign = DstMMO.getBaseAlign();
8910 Align SrcAlign = SrcMMO.getBaseAlign();
8911
8912 return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign,
8913 IsVolatile);
8914}
8915
8916LegalizerHelper::LegalizeResult
8917LegalizerHelper::lowerMemcpyInline(MachineInstr &MI, Register Dst, Register Src,
8918 uint64_t KnownLen, Align DstAlign,
8919 Align SrcAlign, bool IsVolatile) {
8920 assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE);
8921 return lowerMemcpy(MI, Dst, Src, KnownLen,
8922 std::numeric_limits<uint64_t>::max(), DstAlign, SrcAlign,
8923 IsVolatile);
8924}
8925
8926LegalizerHelper::LegalizeResult
8927LegalizerHelper::lowerMemcpy(MachineInstr &MI, Register Dst, Register Src,
8928 uint64_t KnownLen, uint64_t Limit, Align DstAlign,
8929 Align SrcAlign, bool IsVolatile) {
8930 auto &MF = *MI.getParent()->getParent();
8931 const auto &TLI = *MF.getSubtarget().getTargetLowering();
8932 auto &DL = MF.getDataLayout();
8933 LLVMContext &C = MF.getFunction().getContext();
8934
8935 assert(KnownLen != 0 && "Have a zero length memcpy length!");
8936
8937 bool DstAlignCanChange = false;
8938 MachineFrameInfo &MFI = MF.getFrameInfo();
Guillaume Chatelet3c126d52022-06-22 15:02:48 +00008939 Align Alignment = std::min(DstAlign, SrcAlign);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008940
8941 MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI);
8942 if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex()))
8943 DstAlignCanChange = true;
8944
8945 // FIXME: infer better src pointer alignment like SelectionDAG does here.
8946 // FIXME: also use the equivalent of isMemSrcFromConstant and alwaysinlining
8947 // if the memcpy is in a tail call position.
8948
8949 std::vector<LLT> MemOps;
8950
8951 const auto &DstMMO = **MI.memoperands_begin();
8952 const auto &SrcMMO = **std::next(MI.memoperands_begin());
8953 MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo();
8954 MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo();
8955
8956 if (!findGISelOptimalMemOpLowering(
8957 MemOps, Limit,
8958 MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign,
8959 IsVolatile),
8960 DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(),
8961 MF.getFunction().getAttributes(), TLI))
8962 return UnableToLegalize;
8963
8964 if (DstAlignCanChange) {
8965 // Get an estimate of the type from the LLT.
8966 Type *IRTy = getTypeForLLT(MemOps[0], C);
8967 Align NewAlign = DL.getABITypeAlign(IRTy);
8968
8969 // Don't promote to an alignment that would require dynamic stack
8970 // realignment.
8971 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
8972 if (!TRI->hasStackRealignment(MF))
8973 while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign))
Guillaume Chatelet03036062022-06-20 09:33:09 +00008974 NewAlign = NewAlign.previous();
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008975
8976 if (NewAlign > Alignment) {
8977 Alignment = NewAlign;
8978 unsigned FI = FIDef->getOperand(1).getIndex();
8979 // Give the stack frame object a larger alignment if needed.
8980 if (MFI.getObjectAlign(FI) < Alignment)
8981 MFI.setObjectAlignment(FI, Alignment);
8982 }
8983 }
8984
8985 LLVM_DEBUG(dbgs() << "Inlining memcpy: " << MI << " into loads & stores\n");
8986
8987 MachineIRBuilder MIB(MI);
8988 // Now we need to emit a pair of load and stores for each of the types we've
8989 // collected. I.e. for each type, generate a load from the source pointer of
8990 // that type width, and then generate a corresponding store to the dest buffer
8991 // of that value loaded. This can result in a sequence of loads and stores
8992 // mixed types, depending on what the target specifies as good types to use.
8993 unsigned CurrOffset = 0;
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008994 unsigned Size = KnownLen;
8995 for (auto CopyTy : MemOps) {
8996 // Issuing an unaligned load / store pair that overlaps with the previous
8997 // pair. Adjust the offset accordingly.
8998 if (CopyTy.getSizeInBytes() > Size)
8999 CurrOffset -= CopyTy.getSizeInBytes() - Size;
9000
9001 // Construct MMOs for the accesses.
9002 auto *LoadMMO =
9003 MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes());
9004 auto *StoreMMO =
9005 MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes());
9006
9007 // Create the load.
9008 Register LoadPtr = Src;
9009 Register Offset;
9010 if (CurrOffset != 0) {
Jameson Nash0332d102021-10-21 11:58:02 -04009011 LLT SrcTy = MRI.getType(Src);
9012 Offset = MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset)
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009013 .getReg(0);
Jameson Nash0332d102021-10-21 11:58:02 -04009014 LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009015 }
9016 auto LdVal = MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO);
9017
9018 // Create the store.
Jameson Nash0332d102021-10-21 11:58:02 -04009019 Register StorePtr = Dst;
9020 if (CurrOffset != 0) {
9021 LLT DstTy = MRI.getType(Dst);
9022 StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0);
9023 }
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009024 MIB.buildStore(LdVal, StorePtr, *StoreMMO);
9025 CurrOffset += CopyTy.getSizeInBytes();
9026 Size -= CopyTy.getSizeInBytes();
9027 }
9028
9029 MI.eraseFromParent();
9030 return Legalized;
9031}
9032
9033LegalizerHelper::LegalizeResult
9034LegalizerHelper::lowerMemmove(MachineInstr &MI, Register Dst, Register Src,
9035 uint64_t KnownLen, Align DstAlign, Align SrcAlign,
9036 bool IsVolatile) {
9037 auto &MF = *MI.getParent()->getParent();
9038 const auto &TLI = *MF.getSubtarget().getTargetLowering();
9039 auto &DL = MF.getDataLayout();
9040 LLVMContext &C = MF.getFunction().getContext();
9041
9042 assert(KnownLen != 0 && "Have a zero length memmove length!");
9043
9044 bool DstAlignCanChange = false;
9045 MachineFrameInfo &MFI = MF.getFrameInfo();
9046 bool OptSize = shouldLowerMemFuncForSize(MF);
Guillaume Chatelet3c126d52022-06-22 15:02:48 +00009047 Align Alignment = std::min(DstAlign, SrcAlign);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009048
9049 MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI);
9050 if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex()))
9051 DstAlignCanChange = true;
9052
9053 unsigned Limit = TLI.getMaxStoresPerMemmove(OptSize);
9054 std::vector<LLT> MemOps;
9055
9056 const auto &DstMMO = **MI.memoperands_begin();
9057 const auto &SrcMMO = **std::next(MI.memoperands_begin());
9058 MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo();
9059 MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo();
9060
9061 // FIXME: SelectionDAG always passes false for 'AllowOverlap', apparently due
9062 // to a bug in it's findOptimalMemOpLowering implementation. For now do the
9063 // same thing here.
9064 if (!findGISelOptimalMemOpLowering(
9065 MemOps, Limit,
9066 MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign,
9067 /*IsVolatile*/ true),
9068 DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(),
9069 MF.getFunction().getAttributes(), TLI))
9070 return UnableToLegalize;
9071
9072 if (DstAlignCanChange) {
9073 // Get an estimate of the type from the LLT.
9074 Type *IRTy = getTypeForLLT(MemOps[0], C);
9075 Align NewAlign = DL.getABITypeAlign(IRTy);
9076
9077 // Don't promote to an alignment that would require dynamic stack
9078 // realignment.
9079 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
9080 if (!TRI->hasStackRealignment(MF))
9081 while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign))
Guillaume Chatelet03036062022-06-20 09:33:09 +00009082 NewAlign = NewAlign.previous();
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009083
9084 if (NewAlign > Alignment) {
9085 Alignment = NewAlign;
9086 unsigned FI = FIDef->getOperand(1).getIndex();
9087 // Give the stack frame object a larger alignment if needed.
9088 if (MFI.getObjectAlign(FI) < Alignment)
9089 MFI.setObjectAlignment(FI, Alignment);
9090 }
9091 }
9092
9093 LLVM_DEBUG(dbgs() << "Inlining memmove: " << MI << " into loads & stores\n");
9094
9095 MachineIRBuilder MIB(MI);
9096 // Memmove requires that we perform the loads first before issuing the stores.
9097 // Apart from that, this loop is pretty much doing the same thing as the
9098 // memcpy codegen function.
9099 unsigned CurrOffset = 0;
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009100 SmallVector<Register, 16> LoadVals;
9101 for (auto CopyTy : MemOps) {
9102 // Construct MMO for the load.
9103 auto *LoadMMO =
9104 MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes());
9105
9106 // Create the load.
9107 Register LoadPtr = Src;
9108 if (CurrOffset != 0) {
Jameson Nash0332d102021-10-21 11:58:02 -04009109 LLT SrcTy = MRI.getType(Src);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009110 auto Offset =
Jameson Nash0332d102021-10-21 11:58:02 -04009111 MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset);
9112 LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009113 }
9114 LoadVals.push_back(MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO).getReg(0));
9115 CurrOffset += CopyTy.getSizeInBytes();
9116 }
9117
9118 CurrOffset = 0;
9119 for (unsigned I = 0; I < MemOps.size(); ++I) {
9120 LLT CopyTy = MemOps[I];
9121 // Now store the values loaded.
9122 auto *StoreMMO =
9123 MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes());
9124
9125 Register StorePtr = Dst;
9126 if (CurrOffset != 0) {
Jameson Nash0332d102021-10-21 11:58:02 -04009127 LLT DstTy = MRI.getType(Dst);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009128 auto Offset =
Jameson Nash0332d102021-10-21 11:58:02 -04009129 MIB.buildConstant(LLT::scalar(DstTy.getSizeInBits()), CurrOffset);
9130 StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009131 }
9132 MIB.buildStore(LoadVals[I], StorePtr, *StoreMMO);
9133 CurrOffset += CopyTy.getSizeInBytes();
9134 }
9135 MI.eraseFromParent();
9136 return Legalized;
9137}
9138
9139LegalizerHelper::LegalizeResult
9140LegalizerHelper::lowerMemCpyFamily(MachineInstr &MI, unsigned MaxLen) {
9141 const unsigned Opc = MI.getOpcode();
9142 // This combine is fairly complex so it's not written with a separate
9143 // matcher function.
9144 assert((Opc == TargetOpcode::G_MEMCPY || Opc == TargetOpcode::G_MEMMOVE ||
9145 Opc == TargetOpcode::G_MEMSET) &&
9146 "Expected memcpy like instruction");
9147
9148 auto MMOIt = MI.memoperands_begin();
9149 const MachineMemOperand *MemOp = *MMOIt;
9150
9151 Align DstAlign = MemOp->getBaseAlign();
9152 Align SrcAlign;
Amara Emerson719024a2023-02-23 16:35:39 -08009153 auto [Dst, Src, Len] = MI.getFirst3Regs();
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009154
9155 if (Opc != TargetOpcode::G_MEMSET) {
9156 assert(MMOIt != MI.memoperands_end() && "Expected a second MMO on MI");
9157 MemOp = *(++MMOIt);
9158 SrcAlign = MemOp->getBaseAlign();
9159 }
9160
9161 // See if this is a constant length copy
Petar Avramovicd477a7c2021-09-17 11:21:55 +02009162 auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02009163 if (!LenVRegAndVal)
9164 return UnableToLegalize;
9165 uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue();
9166
9167 if (KnownLen == 0) {
9168 MI.eraseFromParent();
9169 return Legalized;
9170 }
9171
9172 bool IsVolatile = MemOp->isVolatile();
9173 if (Opc == TargetOpcode::G_MEMCPY_INLINE)
9174 return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign,
9175 IsVolatile);
9176
9177 // Don't try to optimize volatile.
9178 if (IsVolatile)
9179 return UnableToLegalize;
9180
9181 if (MaxLen && KnownLen > MaxLen)
9182 return UnableToLegalize;
9183
9184 if (Opc == TargetOpcode::G_MEMCPY) {
9185 auto &MF = *MI.getParent()->getParent();
9186 const auto &TLI = *MF.getSubtarget().getTargetLowering();
9187 bool OptSize = shouldLowerMemFuncForSize(MF);
9188 uint64_t Limit = TLI.getMaxStoresPerMemcpy(OptSize);
9189 return lowerMemcpy(MI, Dst, Src, KnownLen, Limit, DstAlign, SrcAlign,
9190 IsVolatile);
9191 }
9192 if (Opc == TargetOpcode::G_MEMMOVE)
9193 return lowerMemmove(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, IsVolatile);
9194 if (Opc == TargetOpcode::G_MEMSET)
9195 return lowerMemset(MI, Dst, Src, KnownLen, DstAlign, IsVolatile);
9196 return UnableToLegalize;
9197}