blob: 920c9e008012e0d5ce02f74001f37d8afe51a5c3 [file] [log] [blame]
Tim Northover69fa84a2016-10-14 22:18:18 +00001//===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
Tim Northover33b07d62016-07-22 20:03:43 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tim Northover33b07d62016-07-22 20:03:43 +00006//
7//===----------------------------------------------------------------------===//
8//
Tim Northover69fa84a2016-10-14 22:18:18 +00009/// \file This file implements the LegalizerHelper class to legalize
Tim Northover33b07d62016-07-22 20:03:43 +000010/// individual instructions and the LegalizeMachineIR wrapper pass for the
11/// primary legalization.
12//
13//===----------------------------------------------------------------------===//
14
Tim Northover69fa84a2016-10-14 22:18:18 +000015#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
Tim Northoveredb3c8c2016-08-29 19:07:16 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +000017#include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
Tim Northover69fa84a2016-10-14 22:18:18 +000018#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
Matt Arsenault0b7de792020-07-26 21:25:10 -040019#include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
Tim Northover33b07d62016-07-22 20:03:43 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Amara Emersone20b91c2019-08-27 19:54:27 +000021#include "llvm/CodeGen/TargetFrameLowering.h"
Aditya Nandakumarc0333f72018-08-21 17:30:31 +000022#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000023#include "llvm/CodeGen/TargetLowering.h"
24#include "llvm/CodeGen/TargetSubtargetInfo.h"
Tim Northover33b07d62016-07-22 20:03:43 +000025#include "llvm/Support/Debug.h"
Aditya Nandakumarc0333f72018-08-21 17:30:31 +000026#include "llvm/Support/MathExtras.h"
Tim Northover33b07d62016-07-22 20:03:43 +000027#include "llvm/Support/raw_ostream.h"
Tim Northover33b07d62016-07-22 20:03:43 +000028
Daniel Sanders5377fb32017-04-20 15:46:12 +000029#define DEBUG_TYPE "legalizer"
Tim Northover33b07d62016-07-22 20:03:43 +000030
31using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000032using namespace LegalizeActions;
Matt Arsenault0b7de792020-07-26 21:25:10 -040033using namespace MIPatternMatch;
Tim Northover33b07d62016-07-22 20:03:43 +000034
Matt Arsenaultc83b8232019-02-07 17:38:00 +000035/// Try to break down \p OrigTy into \p NarrowTy sized pieces.
36///
37/// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy,
38/// with any leftover piece as type \p LeftoverTy
39///
Matt Arsenaultd3093c22019-02-28 00:16:32 +000040/// Returns -1 in the first element of the pair if the breakdown is not
41/// satisfiable.
42static std::pair<int, int>
43getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) {
Matt Arsenaultc83b8232019-02-07 17:38:00 +000044 assert(!LeftoverTy.isValid() && "this is an out argument");
45
46 unsigned Size = OrigTy.getSizeInBits();
47 unsigned NarrowSize = NarrowTy.getSizeInBits();
48 unsigned NumParts = Size / NarrowSize;
49 unsigned LeftoverSize = Size - NumParts * NarrowSize;
50 assert(Size > NarrowSize);
51
52 if (LeftoverSize == 0)
Matt Arsenaultd3093c22019-02-28 00:16:32 +000053 return {NumParts, 0};
Matt Arsenaultc83b8232019-02-07 17:38:00 +000054
55 if (NarrowTy.isVector()) {
56 unsigned EltSize = OrigTy.getScalarSizeInBits();
57 if (LeftoverSize % EltSize != 0)
Matt Arsenaultd3093c22019-02-28 00:16:32 +000058 return {-1, -1};
Matt Arsenaultc83b8232019-02-07 17:38:00 +000059 LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize);
60 } else {
61 LeftoverTy = LLT::scalar(LeftoverSize);
62 }
63
Matt Arsenaultd3093c22019-02-28 00:16:32 +000064 int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits();
65 return std::make_pair(NumParts, NumLeftover);
Matt Arsenaultc83b8232019-02-07 17:38:00 +000066}
67
Konstantin Schwarz76986bd2020-02-06 10:01:57 -080068static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) {
69
70 if (!Ty.isScalar())
71 return nullptr;
72
73 switch (Ty.getSizeInBits()) {
74 case 16:
75 return Type::getHalfTy(Ctx);
76 case 32:
77 return Type::getFloatTy(Ctx);
78 case 64:
79 return Type::getDoubleTy(Ctx);
Matt Arsenault0da582d2020-07-19 09:56:15 -040080 case 80:
81 return Type::getX86_FP80Ty(Ctx);
Konstantin Schwarz76986bd2020-02-06 10:01:57 -080082 case 128:
83 return Type::getFP128Ty(Ctx);
84 default:
85 return nullptr;
86 }
87}
88
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +000089LegalizerHelper::LegalizerHelper(MachineFunction &MF,
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000090 GISelChangeObserver &Observer,
91 MachineIRBuilder &Builder)
Matt Arsenault7f8b2e12020-06-09 17:02:12 -040092 : MIRBuilder(Builder), Observer(Observer), MRI(MF.getRegInfo()),
93 LI(*MF.getSubtarget().getLegalizerInfo()) {
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +000094 MIRBuilder.setChangeObserver(Observer);
Tim Northover33b07d62016-07-22 20:03:43 +000095}
96
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +000097LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI,
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000098 GISelChangeObserver &Observer,
99 MachineIRBuilder &B)
Matt Arsenault7f8b2e12020-06-09 17:02:12 -0400100 : MIRBuilder(B), Observer(Observer), MRI(MF.getRegInfo()), LI(LI) {
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +0000101 MIRBuilder.setChangeObserver(Observer);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +0000102}
Tim Northover69fa84a2016-10-14 22:18:18 +0000103LegalizerHelper::LegalizeResult
Volkan Keles685fbda2017-03-10 18:34:57 +0000104LegalizerHelper::legalizeInstrStep(MachineInstr &MI) {
Matt Arsenaultc1d771d2020-06-07 21:56:42 -0400105 LLVM_DEBUG(dbgs() << "Legalizing: " << MI);
Daniel Sanders5377fb32017-04-20 15:46:12 +0000106
Matt Arsenault32823092020-06-07 20:57:28 -0400107 MIRBuilder.setInstrAndDebugLoc(MI);
108
Aditya Nandakumar1023a2e2019-07-01 17:53:50 +0000109 if (MI.getOpcode() == TargetOpcode::G_INTRINSIC ||
110 MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS)
Matt Arsenault7f8b2e12020-06-09 17:02:12 -0400111 return LI.legalizeIntrinsic(*this, MI) ? Legalized : UnableToLegalize;
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000112 auto Step = LI.getAction(MI, MRI);
113 switch (Step.Action) {
Daniel Sanders9ade5592018-01-29 17:37:29 +0000114 case Legal:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000115 LLVM_DEBUG(dbgs() << ".. Already legal\n");
Tim Northover33b07d62016-07-22 20:03:43 +0000116 return AlreadyLegal;
Daniel Sanders9ade5592018-01-29 17:37:29 +0000117 case Libcall:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000118 LLVM_DEBUG(dbgs() << ".. Convert to libcall\n");
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000119 return libcall(MI);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000120 case NarrowScalar:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000121 LLVM_DEBUG(dbgs() << ".. Narrow scalar\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000122 return narrowScalar(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000123 case WidenScalar:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000124 LLVM_DEBUG(dbgs() << ".. Widen scalar\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000125 return widenScalar(MI, Step.TypeIdx, Step.NewType);
Matt Arsenault39c55ce2020-02-13 15:52:32 -0500126 case Bitcast:
127 LLVM_DEBUG(dbgs() << ".. Bitcast type\n");
128 return bitcast(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000129 case Lower:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000130 LLVM_DEBUG(dbgs() << ".. Lower\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000131 return lower(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000132 case FewerElements:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000133 LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000134 return fewerElementsVector(MI, Step.TypeIdx, Step.NewType);
Matt Arsenault18ec3822019-02-11 22:00:39 +0000135 case MoreElements:
136 LLVM_DEBUG(dbgs() << ".. Increase number of elements\n");
137 return moreElementsVector(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000138 case Custom:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000139 LLVM_DEBUG(dbgs() << ".. Custom legalization\n");
Matt Arsenault7f8b2e12020-06-09 17:02:12 -0400140 return LI.legalizeCustom(*this, MI) ? Legalized : UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +0000141 default:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000142 LLVM_DEBUG(dbgs() << ".. Unable to legalize\n");
Tim Northover33b07d62016-07-22 20:03:43 +0000143 return UnableToLegalize;
144 }
145}
146
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000147void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts,
148 SmallVectorImpl<Register> &VRegs) {
Tim Northoverbf017292017-03-03 22:46:09 +0000149 for (int i = 0; i < NumParts; ++i)
Tim Northover0f140c72016-09-09 11:46:34 +0000150 VRegs.push_back(MRI.createGenericVirtualRegister(Ty));
Tim Northoverbf017292017-03-03 22:46:09 +0000151 MIRBuilder.buildUnmerge(VRegs, Reg);
Tim Northover33b07d62016-07-22 20:03:43 +0000152}
153
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000154bool LegalizerHelper::extractParts(Register Reg, LLT RegTy,
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000155 LLT MainTy, LLT &LeftoverTy,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000156 SmallVectorImpl<Register> &VRegs,
157 SmallVectorImpl<Register> &LeftoverRegs) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000158 assert(!LeftoverTy.isValid() && "this is an out argument");
159
160 unsigned RegSize = RegTy.getSizeInBits();
161 unsigned MainSize = MainTy.getSizeInBits();
162 unsigned NumParts = RegSize / MainSize;
163 unsigned LeftoverSize = RegSize - NumParts * MainSize;
164
165 // Use an unmerge when possible.
166 if (LeftoverSize == 0) {
167 for (unsigned I = 0; I < NumParts; ++I)
168 VRegs.push_back(MRI.createGenericVirtualRegister(MainTy));
169 MIRBuilder.buildUnmerge(VRegs, Reg);
170 return true;
171 }
172
173 if (MainTy.isVector()) {
174 unsigned EltSize = MainTy.getScalarSizeInBits();
175 if (LeftoverSize % EltSize != 0)
176 return false;
177 LeftoverTy = LLT::scalarOrVector(LeftoverSize / EltSize, EltSize);
178 } else {
179 LeftoverTy = LLT::scalar(LeftoverSize);
180 }
181
182 // For irregular sizes, extract the individual parts.
183 for (unsigned I = 0; I != NumParts; ++I) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000184 Register NewReg = MRI.createGenericVirtualRegister(MainTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000185 VRegs.push_back(NewReg);
186 MIRBuilder.buildExtract(NewReg, Reg, MainSize * I);
187 }
188
189 for (unsigned Offset = MainSize * NumParts; Offset < RegSize;
190 Offset += LeftoverSize) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000191 Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000192 LeftoverRegs.push_back(NewReg);
193 MIRBuilder.buildExtract(NewReg, Reg, Offset);
194 }
195
196 return true;
197}
198
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000199void LegalizerHelper::insertParts(Register DstReg,
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000200 LLT ResultTy, LLT PartTy,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000201 ArrayRef<Register> PartRegs,
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000202 LLT LeftoverTy,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000203 ArrayRef<Register> LeftoverRegs) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000204 if (!LeftoverTy.isValid()) {
205 assert(LeftoverRegs.empty());
206
Matt Arsenault81511e52019-02-05 00:13:44 +0000207 if (!ResultTy.isVector()) {
208 MIRBuilder.buildMerge(DstReg, PartRegs);
209 return;
210 }
211
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000212 if (PartTy.isVector())
213 MIRBuilder.buildConcatVectors(DstReg, PartRegs);
214 else
215 MIRBuilder.buildBuildVector(DstReg, PartRegs);
216 return;
217 }
218
219 unsigned PartSize = PartTy.getSizeInBits();
220 unsigned LeftoverPartSize = LeftoverTy.getSizeInBits();
221
Matt Arsenault3018d182019-06-28 01:47:44 +0000222 Register CurResultReg = MRI.createGenericVirtualRegister(ResultTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000223 MIRBuilder.buildUndef(CurResultReg);
224
225 unsigned Offset = 0;
Matt Arsenault3018d182019-06-28 01:47:44 +0000226 for (Register PartReg : PartRegs) {
227 Register NewResultReg = MRI.createGenericVirtualRegister(ResultTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000228 MIRBuilder.buildInsert(NewResultReg, CurResultReg, PartReg, Offset);
229 CurResultReg = NewResultReg;
230 Offset += PartSize;
231 }
232
233 for (unsigned I = 0, E = LeftoverRegs.size(); I != E; ++I) {
234 // Use the original output register for the final insert to avoid a copy.
Matt Arsenault3018d182019-06-28 01:47:44 +0000235 Register NewResultReg = (I + 1 == E) ?
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000236 DstReg : MRI.createGenericVirtualRegister(ResultTy);
237
238 MIRBuilder.buildInsert(NewResultReg, CurResultReg, LeftoverRegs[I], Offset);
239 CurResultReg = NewResultReg;
240 Offset += LeftoverPartSize;
241 }
242}
243
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500244/// Return the result registers of G_UNMERGE_VALUES \p MI in \p Regs
245static void getUnmergeResults(SmallVectorImpl<Register> &Regs,
246 const MachineInstr &MI) {
247 assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES);
248
249 const int NumResults = MI.getNumOperands() - 1;
250 Regs.resize(NumResults);
251 for (int I = 0; I != NumResults; ++I)
252 Regs[I] = MI.getOperand(I).getReg();
253}
254
255LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy,
256 LLT NarrowTy, Register SrcReg) {
257 LLT SrcTy = MRI.getType(SrcReg);
258
Matt Arsenault12d5bec2020-06-06 21:24:02 -0400259 LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500260 if (SrcTy == GCDTy) {
261 // If the source already evenly divides the result type, we don't need to do
262 // anything.
263 Parts.push_back(SrcReg);
264 } else {
265 // Need to split into common type sized pieces.
266 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
267 getUnmergeResults(Parts, *Unmerge);
268 }
269
270 return GCDTy;
271}
272
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500273LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy,
274 SmallVectorImpl<Register> &VRegs,
275 unsigned PadStrategy) {
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500276 LLT LCMTy = getLCMType(DstTy, NarrowTy);
277
278 int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits();
279 int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits();
280 int NumOrigSrc = VRegs.size();
281
282 Register PadReg;
283
284 // Get a value we can use to pad the source value if the sources won't evenly
285 // cover the result type.
286 if (NumOrigSrc < NumParts * NumSubParts) {
287 if (PadStrategy == TargetOpcode::G_ZEXT)
288 PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0);
289 else if (PadStrategy == TargetOpcode::G_ANYEXT)
290 PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
291 else {
292 assert(PadStrategy == TargetOpcode::G_SEXT);
293
294 // Shift the sign bit of the low register through the high register.
295 auto ShiftAmt =
296 MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1);
297 PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0);
298 }
299 }
300
301 // Registers for the final merge to be produced.
Matt Arsenaultde8451f2020-02-04 10:34:22 -0500302 SmallVector<Register, 4> Remerge(NumParts);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500303
304 // Registers needed for intermediate merges, which will be merged into a
305 // source for Remerge.
Matt Arsenaultde8451f2020-02-04 10:34:22 -0500306 SmallVector<Register, 4> SubMerge(NumSubParts);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500307
308 // Once we've fully read off the end of the original source bits, we can reuse
309 // the same high bits for remaining padding elements.
310 Register AllPadReg;
311
312 // Build merges to the LCM type to cover the original result type.
313 for (int I = 0; I != NumParts; ++I) {
314 bool AllMergePartsArePadding = true;
315
316 // Build the requested merges to the requested type.
317 for (int J = 0; J != NumSubParts; ++J) {
318 int Idx = I * NumSubParts + J;
319 if (Idx >= NumOrigSrc) {
320 SubMerge[J] = PadReg;
321 continue;
322 }
323
324 SubMerge[J] = VRegs[Idx];
325
326 // There are meaningful bits here we can't reuse later.
327 AllMergePartsArePadding = false;
328 }
329
330 // If we've filled up a complete piece with padding bits, we can directly
331 // emit the natural sized constant if applicable, rather than a merge of
332 // smaller constants.
333 if (AllMergePartsArePadding && !AllPadReg) {
334 if (PadStrategy == TargetOpcode::G_ANYEXT)
335 AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0);
336 else if (PadStrategy == TargetOpcode::G_ZEXT)
337 AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0);
338
339 // If this is a sign extension, we can't materialize a trivial constant
340 // with the right type and have to produce a merge.
341 }
342
343 if (AllPadReg) {
344 // Avoid creating additional instructions if we're just adding additional
345 // copies of padding bits.
346 Remerge[I] = AllPadReg;
347 continue;
348 }
349
350 if (NumSubParts == 1)
351 Remerge[I] = SubMerge[0];
352 else
353 Remerge[I] = MIRBuilder.buildMerge(NarrowTy, SubMerge).getReg(0);
354
355 // In the sign extend padding case, re-use the first all-signbit merge.
356 if (AllMergePartsArePadding && !AllPadReg)
357 AllPadReg = Remerge[I];
358 }
359
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500360 VRegs = std::move(Remerge);
361 return LCMTy;
362}
363
364void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy,
365 ArrayRef<Register> RemergeRegs) {
366 LLT DstTy = MRI.getType(DstReg);
367
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500368 // Create the merge to the widened source, and extract the relevant bits into
369 // the result.
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500370
371 if (DstTy == LCMTy) {
372 MIRBuilder.buildMerge(DstReg, RemergeRegs);
373 return;
374 }
375
376 auto Remerge = MIRBuilder.buildMerge(LCMTy, RemergeRegs);
377 if (DstTy.isScalar() && LCMTy.isScalar()) {
378 MIRBuilder.buildTrunc(DstReg, Remerge);
379 return;
380 }
381
382 if (LCMTy.isVector()) {
383 MIRBuilder.buildExtract(DstReg, Remerge, 0);
384 return;
385 }
386
387 llvm_unreachable("unhandled case");
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500388}
389
Tim Northovere0418412017-02-08 23:23:39 +0000390static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
Matt Arsenault0da582d2020-07-19 09:56:15 -0400391#define RTLIBCASE_INT(LibcallPrefix) \
Dominik Montadafeb20a12020-03-02 16:28:17 +0100392 do { \
393 switch (Size) { \
394 case 32: \
395 return RTLIB::LibcallPrefix##32; \
396 case 64: \
397 return RTLIB::LibcallPrefix##64; \
398 case 128: \
399 return RTLIB::LibcallPrefix##128; \
400 default: \
401 llvm_unreachable("unexpected size"); \
402 } \
403 } while (0)
404
Matt Arsenault0da582d2020-07-19 09:56:15 -0400405#define RTLIBCASE(LibcallPrefix) \
406 do { \
407 switch (Size) { \
408 case 32: \
409 return RTLIB::LibcallPrefix##32; \
410 case 64: \
411 return RTLIB::LibcallPrefix##64; \
412 case 80: \
413 return RTLIB::LibcallPrefix##80; \
414 case 128: \
415 return RTLIB::LibcallPrefix##128; \
416 default: \
417 llvm_unreachable("unexpected size"); \
418 } \
419 } while (0)
Dominik Montadafeb20a12020-03-02 16:28:17 +0100420
Tim Northovere0418412017-02-08 23:23:39 +0000421 switch (Opcode) {
Diana Picuse97822e2017-04-24 07:22:31 +0000422 case TargetOpcode::G_SDIV:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400423 RTLIBCASE_INT(SDIV_I);
Diana Picuse97822e2017-04-24 07:22:31 +0000424 case TargetOpcode::G_UDIV:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400425 RTLIBCASE_INT(UDIV_I);
Diana Picus02e11012017-06-15 10:53:31 +0000426 case TargetOpcode::G_SREM:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400427 RTLIBCASE_INT(SREM_I);
Diana Picus02e11012017-06-15 10:53:31 +0000428 case TargetOpcode::G_UREM:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400429 RTLIBCASE_INT(UREM_I);
Diana Picus0528e2c2018-11-26 11:07:02 +0000430 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400431 RTLIBCASE_INT(CTLZ_I);
Diana Picus1314a282017-04-11 10:52:34 +0000432 case TargetOpcode::G_FADD:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100433 RTLIBCASE(ADD_F);
Javed Absar5cde1cc2017-10-30 13:51:56 +0000434 case TargetOpcode::G_FSUB:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100435 RTLIBCASE(SUB_F);
Diana Picus9faa09b2017-11-23 12:44:20 +0000436 case TargetOpcode::G_FMUL:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100437 RTLIBCASE(MUL_F);
Diana Picusc01f7f12017-11-23 13:26:07 +0000438 case TargetOpcode::G_FDIV:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100439 RTLIBCASE(DIV_F);
Jessica Paquette84bedac2019-01-30 23:46:15 +0000440 case TargetOpcode::G_FEXP:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100441 RTLIBCASE(EXP_F);
Jessica Paquettee7941212019-04-03 16:58:32 +0000442 case TargetOpcode::G_FEXP2:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100443 RTLIBCASE(EXP2_F);
Tim Northovere0418412017-02-08 23:23:39 +0000444 case TargetOpcode::G_FREM:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100445 RTLIBCASE(REM_F);
Tim Northovere0418412017-02-08 23:23:39 +0000446 case TargetOpcode::G_FPOW:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100447 RTLIBCASE(POW_F);
Diana Picuse74243d2018-01-12 11:30:45 +0000448 case TargetOpcode::G_FMA:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100449 RTLIBCASE(FMA_F);
Jessica Paquette7db82d72019-01-28 18:34:18 +0000450 case TargetOpcode::G_FSIN:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100451 RTLIBCASE(SIN_F);
Jessica Paquette7db82d72019-01-28 18:34:18 +0000452 case TargetOpcode::G_FCOS:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100453 RTLIBCASE(COS_F);
Jessica Paquettec49428a2019-01-28 19:53:14 +0000454 case TargetOpcode::G_FLOG10:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100455 RTLIBCASE(LOG10_F);
Jessica Paquette2d73ecd2019-01-28 21:27:23 +0000456 case TargetOpcode::G_FLOG:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100457 RTLIBCASE(LOG_F);
Jessica Paquette0154bd12019-01-30 21:16:04 +0000458 case TargetOpcode::G_FLOG2:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100459 RTLIBCASE(LOG2_F);
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +0000460 case TargetOpcode::G_FCEIL:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100461 RTLIBCASE(CEIL_F);
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +0000462 case TargetOpcode::G_FFLOOR:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100463 RTLIBCASE(FLOOR_F);
464 case TargetOpcode::G_FMINNUM:
465 RTLIBCASE(FMIN_F);
466 case TargetOpcode::G_FMAXNUM:
467 RTLIBCASE(FMAX_F);
468 case TargetOpcode::G_FSQRT:
469 RTLIBCASE(SQRT_F);
470 case TargetOpcode::G_FRINT:
471 RTLIBCASE(RINT_F);
472 case TargetOpcode::G_FNEARBYINT:
473 RTLIBCASE(NEARBYINT_F);
Matt Arsenault0da582d2020-07-19 09:56:15 -0400474 case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
475 RTLIBCASE(ROUNDEVEN_F);
Tim Northovere0418412017-02-08 23:23:39 +0000476 }
477 llvm_unreachable("Unknown libcall function");
478}
479
Jessica Paquette727328a2019-09-13 20:25:58 +0000480/// True if an instruction is in tail position in its caller. Intended for
481/// legalizing libcalls as tail calls when possible.
Matt Arsenaulta679f272020-07-19 12:29:48 -0400482static bool isLibCallInTailPosition(const TargetInstrInfo &TII,
483 MachineInstr &MI) {
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700484 MachineBasicBlock &MBB = *MI.getParent();
485 const Function &F = MBB.getParent()->getFunction();
Jessica Paquette727328a2019-09-13 20:25:58 +0000486
487 // Conservatively require the attributes of the call to match those of
488 // the return. Ignore NoAlias and NonNull because they don't affect the
489 // call sequence.
490 AttributeList CallerAttrs = F.getAttributes();
491 if (AttrBuilder(CallerAttrs, AttributeList::ReturnIndex)
492 .removeAttribute(Attribute::NoAlias)
493 .removeAttribute(Attribute::NonNull)
494 .hasAttributes())
495 return false;
496
497 // It's not safe to eliminate the sign / zero extension of the return value.
498 if (CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::ZExt) ||
499 CallerAttrs.hasAttribute(AttributeList::ReturnIndex, Attribute::SExt))
500 return false;
501
502 // Only tail call if the following instruction is a standard return.
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700503 auto Next = next_nodbg(MI.getIterator(), MBB.instr_end());
504 if (Next == MBB.instr_end() || TII.isTailCall(*Next) || !Next->isReturn())
Jessica Paquette727328a2019-09-13 20:25:58 +0000505 return false;
506
507 return true;
508}
509
Diana Picusfc1675e2017-07-05 12:57:24 +0000510LegalizerHelper::LegalizeResult
Dominik Montada9fedb692020-03-26 13:59:08 +0100511llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name,
Diana Picusfc1675e2017-07-05 12:57:24 +0000512 const CallLowering::ArgInfo &Result,
Dominik Montada9fedb692020-03-26 13:59:08 +0100513 ArrayRef<CallLowering::ArgInfo> Args,
514 const CallingConv::ID CC) {
Diana Picuse97822e2017-04-24 07:22:31 +0000515 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
Diana Picusd0104ea2017-07-06 09:09:33 +0000516
Tim Northovere1a5f662019-08-09 08:26:38 +0000517 CallLowering::CallLoweringInfo Info;
Dominik Montada9fedb692020-03-26 13:59:08 +0100518 Info.CallConv = CC;
Tim Northovere1a5f662019-08-09 08:26:38 +0000519 Info.Callee = MachineOperand::CreateES(Name);
520 Info.OrigRet = Result;
521 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
522 if (!CLI.lowerCall(MIRBuilder, Info))
Diana Picus02e11012017-06-15 10:53:31 +0000523 return LegalizerHelper::UnableToLegalize;
Diana Picusd0104ea2017-07-06 09:09:33 +0000524
Diana Picuse97822e2017-04-24 07:22:31 +0000525 return LegalizerHelper::Legalized;
526}
527
Dominik Montada9fedb692020-03-26 13:59:08 +0100528LegalizerHelper::LegalizeResult
529llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall,
530 const CallLowering::ArgInfo &Result,
531 ArrayRef<CallLowering::ArgInfo> Args) {
532 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
533 const char *Name = TLI.getLibcallName(Libcall);
534 const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall);
535 return createLibcall(MIRBuilder, Name, Result, Args, CC);
536}
537
Diana Picus65ed3642018-01-17 13:34:10 +0000538// Useful for libcalls where all operands have the same type.
Diana Picus02e11012017-06-15 10:53:31 +0000539static LegalizerHelper::LegalizeResult
540simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size,
541 Type *OpType) {
542 auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
Diana Picuse74243d2018-01-12 11:30:45 +0000543
544 SmallVector<CallLowering::ArgInfo, 3> Args;
545 for (unsigned i = 1; i < MI.getNumOperands(); i++)
546 Args.push_back({MI.getOperand(i).getReg(), OpType});
Diana Picusfc1675e2017-07-05 12:57:24 +0000547 return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType},
Diana Picuse74243d2018-01-12 11:30:45 +0000548 Args);
Diana Picus02e11012017-06-15 10:53:31 +0000549}
550
Amara Emersoncf12c782019-07-19 00:24:45 +0000551LegalizerHelper::LegalizeResult
552llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
553 MachineInstr &MI) {
554 assert(MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS);
555 auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
556
557 SmallVector<CallLowering::ArgInfo, 3> Args;
Amara Emerson509a4942019-09-28 05:33:21 +0000558 // Add all the args, except for the last which is an imm denoting 'tail'.
559 for (unsigned i = 1; i < MI.getNumOperands() - 1; i++) {
Amara Emersoncf12c782019-07-19 00:24:45 +0000560 Register Reg = MI.getOperand(i).getReg();
561
562 // Need derive an IR type for call lowering.
563 LLT OpLLT = MRI.getType(Reg);
564 Type *OpTy = nullptr;
565 if (OpLLT.isPointer())
566 OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace());
567 else
568 OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits());
569 Args.push_back({Reg, OpTy});
570 }
571
572 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
573 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
574 Intrinsic::ID ID = MI.getOperand(0).getIntrinsicID();
575 RTLIB::Libcall RTLibcall;
576 switch (ID) {
577 case Intrinsic::memcpy:
578 RTLibcall = RTLIB::MEMCPY;
579 break;
580 case Intrinsic::memset:
581 RTLibcall = RTLIB::MEMSET;
582 break;
583 case Intrinsic::memmove:
584 RTLibcall = RTLIB::MEMMOVE;
585 break;
586 default:
587 return LegalizerHelper::UnableToLegalize;
588 }
589 const char *Name = TLI.getLibcallName(RTLibcall);
590
Amara Emerson613f12d2020-04-23 01:34:57 -0700591 MIRBuilder.setInstrAndDebugLoc(MI);
Tim Northovere1a5f662019-08-09 08:26:38 +0000592
593 CallLowering::CallLoweringInfo Info;
594 Info.CallConv = TLI.getLibcallCallingConv(RTLibcall);
595 Info.Callee = MachineOperand::CreateES(Name);
596 Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx));
Amara Emerson509a4942019-09-28 05:33:21 +0000597 Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() == 1 &&
Matt Arsenaulta679f272020-07-19 12:29:48 -0400598 isLibCallInTailPosition(MIRBuilder.getTII(), MI);
Jessica Paquette727328a2019-09-13 20:25:58 +0000599
Tim Northovere1a5f662019-08-09 08:26:38 +0000600 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
601 if (!CLI.lowerCall(MIRBuilder, Info))
Amara Emersoncf12c782019-07-19 00:24:45 +0000602 return LegalizerHelper::UnableToLegalize;
603
Jessica Paquette727328a2019-09-13 20:25:58 +0000604 if (Info.LoweredTailCall) {
605 assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?");
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700606 // We must have a return following the call (or debug insts) to get past
Jessica Paquette727328a2019-09-13 20:25:58 +0000607 // isLibCallInTailPosition.
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700608 do {
609 MachineInstr *Next = MI.getNextNode();
610 assert(Next && (Next->isReturn() || Next->isDebugInstr()) &&
611 "Expected instr following MI to be return or debug inst?");
612 // We lowered a tail call, so the call is now the return from the block.
613 // Delete the old return.
614 Next->eraseFromParent();
615 } while (MI.getNextNode());
Jessica Paquette727328a2019-09-13 20:25:58 +0000616 }
617
Amara Emersoncf12c782019-07-19 00:24:45 +0000618 return LegalizerHelper::Legalized;
619}
620
Diana Picus65ed3642018-01-17 13:34:10 +0000621static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType,
622 Type *FromType) {
623 auto ToMVT = MVT::getVT(ToType);
624 auto FromMVT = MVT::getVT(FromType);
625
626 switch (Opcode) {
627 case TargetOpcode::G_FPEXT:
628 return RTLIB::getFPEXT(FromMVT, ToMVT);
629 case TargetOpcode::G_FPTRUNC:
630 return RTLIB::getFPROUND(FromMVT, ToMVT);
Diana Picus4ed0ee72018-01-30 07:54:52 +0000631 case TargetOpcode::G_FPTOSI:
632 return RTLIB::getFPTOSINT(FromMVT, ToMVT);
633 case TargetOpcode::G_FPTOUI:
634 return RTLIB::getFPTOUINT(FromMVT, ToMVT);
Diana Picus517531e2018-01-30 09:15:17 +0000635 case TargetOpcode::G_SITOFP:
636 return RTLIB::getSINTTOFP(FromMVT, ToMVT);
637 case TargetOpcode::G_UITOFP:
638 return RTLIB::getUINTTOFP(FromMVT, ToMVT);
Diana Picus65ed3642018-01-17 13:34:10 +0000639 }
640 llvm_unreachable("Unsupported libcall function");
641}
642
643static LegalizerHelper::LegalizeResult
644conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType,
645 Type *FromType) {
646 RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType);
647 return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType},
648 {{MI.getOperand(1).getReg(), FromType}});
649}
650
Tim Northover69fa84a2016-10-14 22:18:18 +0000651LegalizerHelper::LegalizeResult
652LegalizerHelper::libcall(MachineInstr &MI) {
Diana Picus02e11012017-06-15 10:53:31 +0000653 LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
654 unsigned Size = LLTy.getSizeInBits();
Matthias Braunf1caa282017-12-15 22:22:58 +0000655 auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000656
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000657 switch (MI.getOpcode()) {
658 default:
659 return UnableToLegalize;
Diana Picuse97822e2017-04-24 07:22:31 +0000660 case TargetOpcode::G_SDIV:
Diana Picus02e11012017-06-15 10:53:31 +0000661 case TargetOpcode::G_UDIV:
662 case TargetOpcode::G_SREM:
Diana Picus0528e2c2018-11-26 11:07:02 +0000663 case TargetOpcode::G_UREM:
664 case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
Petar Avramovic0a5e4eb2018-12-18 15:59:51 +0000665 Type *HLTy = IntegerType::get(Ctx, Size);
Diana Picusfc1675e2017-07-05 12:57:24 +0000666 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
667 if (Status != Legalized)
668 return Status;
669 break;
Diana Picuse97822e2017-04-24 07:22:31 +0000670 }
Diana Picus1314a282017-04-11 10:52:34 +0000671 case TargetOpcode::G_FADD:
Javed Absar5cde1cc2017-10-30 13:51:56 +0000672 case TargetOpcode::G_FSUB:
Diana Picus9faa09b2017-11-23 12:44:20 +0000673 case TargetOpcode::G_FMUL:
Diana Picusc01f7f12017-11-23 13:26:07 +0000674 case TargetOpcode::G_FDIV:
Diana Picuse74243d2018-01-12 11:30:45 +0000675 case TargetOpcode::G_FMA:
Tim Northovere0418412017-02-08 23:23:39 +0000676 case TargetOpcode::G_FPOW:
Jessica Paquette7db82d72019-01-28 18:34:18 +0000677 case TargetOpcode::G_FREM:
678 case TargetOpcode::G_FCOS:
Jessica Paquettec49428a2019-01-28 19:53:14 +0000679 case TargetOpcode::G_FSIN:
Jessica Paquette2d73ecd2019-01-28 21:27:23 +0000680 case TargetOpcode::G_FLOG10:
Jessica Paquette0154bd12019-01-30 21:16:04 +0000681 case TargetOpcode::G_FLOG:
Jessica Paquette84bedac2019-01-30 23:46:15 +0000682 case TargetOpcode::G_FLOG2:
Jessica Paquettee7941212019-04-03 16:58:32 +0000683 case TargetOpcode::G_FEXP:
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +0000684 case TargetOpcode::G_FEXP2:
685 case TargetOpcode::G_FCEIL:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100686 case TargetOpcode::G_FFLOOR:
687 case TargetOpcode::G_FMINNUM:
688 case TargetOpcode::G_FMAXNUM:
689 case TargetOpcode::G_FSQRT:
690 case TargetOpcode::G_FRINT:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400691 case TargetOpcode::G_FNEARBYINT:
692 case TargetOpcode::G_INTRINSIC_ROUNDEVEN: {
Konstantin Schwarz76986bd2020-02-06 10:01:57 -0800693 Type *HLTy = getFloatTypeForLLT(Ctx, LLTy);
Matt Arsenault0da582d2020-07-19 09:56:15 -0400694 if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) {
695 LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n");
Jessica Paquette7db82d72019-01-28 18:34:18 +0000696 return UnableToLegalize;
697 }
Diana Picusfc1675e2017-07-05 12:57:24 +0000698 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
699 if (Status != Legalized)
700 return Status;
701 break;
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000702 }
Konstantin Schwarz76986bd2020-02-06 10:01:57 -0800703 case TargetOpcode::G_FPEXT:
Diana Picus65ed3642018-01-17 13:34:10 +0000704 case TargetOpcode::G_FPTRUNC: {
Konstantin Schwarz76986bd2020-02-06 10:01:57 -0800705 Type *FromTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg()));
706 Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg()));
707 if (!FromTy || !ToTy)
Diana Picus65ed3642018-01-17 13:34:10 +0000708 return UnableToLegalize;
Konstantin Schwarz76986bd2020-02-06 10:01:57 -0800709 LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy );
Diana Picus65ed3642018-01-17 13:34:10 +0000710 if (Status != Legalized)
711 return Status;
712 break;
713 }
Diana Picus4ed0ee72018-01-30 07:54:52 +0000714 case TargetOpcode::G_FPTOSI:
715 case TargetOpcode::G_FPTOUI: {
716 // FIXME: Support other types
717 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
718 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
Petar Avramovic4b4dae12019-06-20 08:52:53 +0000719 if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64))
Diana Picus4ed0ee72018-01-30 07:54:52 +0000720 return UnableToLegalize;
721 LegalizeResult Status = conversionLibcall(
Petar Avramovic4b4dae12019-06-20 08:52:53 +0000722 MI, MIRBuilder,
723 ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx),
Diana Picus4ed0ee72018-01-30 07:54:52 +0000724 FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx));
725 if (Status != Legalized)
726 return Status;
727 break;
728 }
Diana Picus517531e2018-01-30 09:15:17 +0000729 case TargetOpcode::G_SITOFP:
730 case TargetOpcode::G_UITOFP: {
731 // FIXME: Support other types
732 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
733 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
Petar Avramovic153bd242019-06-20 09:05:02 +0000734 if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64))
Diana Picus517531e2018-01-30 09:15:17 +0000735 return UnableToLegalize;
736 LegalizeResult Status = conversionLibcall(
737 MI, MIRBuilder,
738 ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx),
Petar Avramovic153bd242019-06-20 09:05:02 +0000739 FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx));
Diana Picus517531e2018-01-30 09:15:17 +0000740 if (Status != Legalized)
741 return Status;
742 break;
743 }
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000744 }
Diana Picusfc1675e2017-07-05 12:57:24 +0000745
746 MI.eraseFromParent();
747 return Legalized;
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000748}
749
Tim Northover69fa84a2016-10-14 22:18:18 +0000750LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
751 unsigned TypeIdx,
752 LLT NarrowTy) {
Daniel Sanders27fe8a52018-04-27 19:48:53 +0000753 uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
754 uint64_t NarrowSize = NarrowTy.getSizeInBits();
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000755
Tim Northover9656f142016-08-04 20:54:13 +0000756 switch (MI.getOpcode()) {
757 default:
758 return UnableToLegalize;
Tim Northoverff5e7e12017-06-30 20:27:36 +0000759 case TargetOpcode::G_IMPLICIT_DEF: {
Dominik Montada35950fe2020-03-23 12:30:55 +0100760 Register DstReg = MI.getOperand(0).getReg();
761 LLT DstTy = MRI.getType(DstReg);
762
763 // If SizeOp0 is not an exact multiple of NarrowSize, emit
764 // G_ANYEXT(G_IMPLICIT_DEF). Cast result to vector if needed.
765 // FIXME: Although this would also be legal for the general case, it causes
766 // a lot of regressions in the emitted code (superfluous COPYs, artifact
767 // combines not being hit). This seems to be a problem related to the
768 // artifact combiner.
769 if (SizeOp0 % NarrowSize != 0) {
770 LLT ImplicitTy = NarrowTy;
771 if (DstTy.isVector())
772 ImplicitTy = LLT::vector(DstTy.getNumElements(), ImplicitTy);
773
774 Register ImplicitReg = MIRBuilder.buildUndef(ImplicitTy).getReg(0);
775 MIRBuilder.buildAnyExt(DstReg, ImplicitReg);
776
777 MI.eraseFromParent();
778 return Legalized;
779 }
780
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000781 int NumParts = SizeOp0 / NarrowSize;
Tim Northoverff5e7e12017-06-30 20:27:36 +0000782
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000783 SmallVector<Register, 2> DstRegs;
Volkan Keles02bb1742018-02-14 19:58:36 +0000784 for (int i = 0; i < NumParts; ++i)
Dominik Montada35950fe2020-03-23 12:30:55 +0100785 DstRegs.push_back(MIRBuilder.buildUndef(NarrowTy).getReg(0));
Amara Emerson5ec146042018-12-10 18:44:58 +0000786
Dominik Montada35950fe2020-03-23 12:30:55 +0100787 if (DstTy.isVector())
Amara Emerson5ec146042018-12-10 18:44:58 +0000788 MIRBuilder.buildBuildVector(DstReg, DstRegs);
789 else
790 MIRBuilder.buildMerge(DstReg, DstRegs);
Tim Northoverff5e7e12017-06-30 20:27:36 +0000791 MI.eraseFromParent();
792 return Legalized;
793 }
Matt Arsenault71872722019-04-10 17:27:53 +0000794 case TargetOpcode::G_CONSTANT: {
795 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
796 const APInt &Val = MI.getOperand(1).getCImm()->getValue();
797 unsigned TotalSize = Ty.getSizeInBits();
798 unsigned NarrowSize = NarrowTy.getSizeInBits();
799 int NumParts = TotalSize / NarrowSize;
800
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000801 SmallVector<Register, 4> PartRegs;
Matt Arsenault71872722019-04-10 17:27:53 +0000802 for (int I = 0; I != NumParts; ++I) {
803 unsigned Offset = I * NarrowSize;
804 auto K = MIRBuilder.buildConstant(NarrowTy,
805 Val.lshr(Offset).trunc(NarrowSize));
806 PartRegs.push_back(K.getReg(0));
807 }
808
809 LLT LeftoverTy;
810 unsigned LeftoverBits = TotalSize - NumParts * NarrowSize;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000811 SmallVector<Register, 1> LeftoverRegs;
Matt Arsenault71872722019-04-10 17:27:53 +0000812 if (LeftoverBits != 0) {
813 LeftoverTy = LLT::scalar(LeftoverBits);
814 auto K = MIRBuilder.buildConstant(
815 LeftoverTy,
816 Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits));
817 LeftoverRegs.push_back(K.getReg(0));
818 }
819
820 insertParts(MI.getOperand(0).getReg(),
821 Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs);
822
823 MI.eraseFromParent();
824 return Legalized;
825 }
Matt Arsenault25e99382020-01-10 10:07:24 -0500826 case TargetOpcode::G_SEXT:
Matt Arsenault917156172020-01-10 09:47:17 -0500827 case TargetOpcode::G_ZEXT:
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -0500828 case TargetOpcode::G_ANYEXT:
829 return narrowScalarExt(MI, TypeIdx, NarrowTy);
Petar Avramovic5b4c5c22019-08-21 09:26:39 +0000830 case TargetOpcode::G_TRUNC: {
831 if (TypeIdx != 1)
832 return UnableToLegalize;
833
834 uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
835 if (NarrowTy.getSizeInBits() * 2 != SizeOp1) {
836 LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n");
837 return UnableToLegalize;
838 }
839
Jay Foad63f73542020-01-16 12:37:00 +0000840 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
841 MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0));
Petar Avramovic5b4c5c22019-08-21 09:26:39 +0000842 MI.eraseFromParent();
843 return Legalized;
844 }
Amara Emerson7bc4fad2019-07-26 23:46:38 +0000845
Dominik Montada55e3a7c2020-04-14 11:25:05 +0200846 case TargetOpcode::G_FREEZE:
847 return reduceOperationWidth(MI, TypeIdx, NarrowTy);
848
Tim Northover9656f142016-08-04 20:54:13 +0000849 case TargetOpcode::G_ADD: {
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000850 // FIXME: add support for when SizeOp0 isn't an exact multiple of
851 // NarrowSize.
852 if (SizeOp0 % NarrowSize != 0)
853 return UnableToLegalize;
Tim Northover9656f142016-08-04 20:54:13 +0000854 // Expand in terms of carry-setting/consuming G_ADDE instructions.
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000855 int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
Tim Northover9656f142016-08-04 20:54:13 +0000856
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000857 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
Tim Northover9656f142016-08-04 20:54:13 +0000858 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
859 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
860
Matt Arsenaultfba82852019-08-22 17:29:17 +0000861 Register CarryIn;
Tim Northover9656f142016-08-04 20:54:13 +0000862 for (int i = 0; i < NumParts; ++i) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000863 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
864 Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
Tim Northover9656f142016-08-04 20:54:13 +0000865
Matt Arsenaultfba82852019-08-22 17:29:17 +0000866 if (i == 0)
867 MIRBuilder.buildUAddo(DstReg, CarryOut, Src1Regs[i], Src2Regs[i]);
868 else {
869 MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i],
870 Src2Regs[i], CarryIn);
871 }
Tim Northover9656f142016-08-04 20:54:13 +0000872
873 DstRegs.push_back(DstReg);
874 CarryIn = CarryOut;
875 }
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000876 Register DstReg = MI.getOperand(0).getReg();
Amara Emerson5ec146042018-12-10 18:44:58 +0000877 if(MRI.getType(DstReg).isVector())
878 MIRBuilder.buildBuildVector(DstReg, DstRegs);
879 else
880 MIRBuilder.buildMerge(DstReg, DstRegs);
Tim Northover9656f142016-08-04 20:54:13 +0000881 MI.eraseFromParent();
882 return Legalized;
883 }
Petar Avramovic7cecadb2019-01-28 12:10:17 +0000884 case TargetOpcode::G_SUB: {
885 // FIXME: add support for when SizeOp0 isn't an exact multiple of
886 // NarrowSize.
887 if (SizeOp0 % NarrowSize != 0)
888 return UnableToLegalize;
889
890 int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
891
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000892 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
Petar Avramovic7cecadb2019-01-28 12:10:17 +0000893 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
894 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
895
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000896 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
897 Register BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
Petar Avramovic7cecadb2019-01-28 12:10:17 +0000898 MIRBuilder.buildInstr(TargetOpcode::G_USUBO, {DstReg, BorrowOut},
899 {Src1Regs[0], Src2Regs[0]});
900 DstRegs.push_back(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000901 Register BorrowIn = BorrowOut;
Petar Avramovic7cecadb2019-01-28 12:10:17 +0000902 for (int i = 1; i < NumParts; ++i) {
903 DstReg = MRI.createGenericVirtualRegister(NarrowTy);
904 BorrowOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
905
906 MIRBuilder.buildInstr(TargetOpcode::G_USUBE, {DstReg, BorrowOut},
907 {Src1Regs[i], Src2Regs[i], BorrowIn});
908
909 DstRegs.push_back(DstReg);
910 BorrowIn = BorrowOut;
911 }
Jay Foad63f73542020-01-16 12:37:00 +0000912 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
Petar Avramovic7cecadb2019-01-28 12:10:17 +0000913 MI.eraseFromParent();
914 return Legalized;
915 }
Matt Arsenault211e89d2019-01-27 00:52:51 +0000916 case TargetOpcode::G_MUL:
Petar Avramovic5229f472019-03-11 10:08:44 +0000917 case TargetOpcode::G_UMULH:
Petar Avramovic0b17e592019-03-11 10:00:17 +0000918 return narrowScalarMul(MI, NarrowTy);
Matt Arsenault1cf713662019-02-12 14:54:52 +0000919 case TargetOpcode::G_EXTRACT:
920 return narrowScalarExtract(MI, TypeIdx, NarrowTy);
921 case TargetOpcode::G_INSERT:
922 return narrowScalarInsert(MI, TypeIdx, NarrowTy);
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000923 case TargetOpcode::G_LOAD: {
Daniel Sanders27fe8a52018-04-27 19:48:53 +0000924 const auto &MMO = **MI.memoperands_begin();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000925 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault18619af2019-01-29 18:13:02 +0000926 LLT DstTy = MRI.getType(DstReg);
Matt Arsenault7f09fd62019-02-05 00:26:12 +0000927 if (DstTy.isVector())
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000928 return UnableToLegalize;
Matt Arsenault18619af2019-01-29 18:13:02 +0000929
930 if (8 * MMO.getSize() != DstTy.getSizeInBits()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000931 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenault18619af2019-01-29 18:13:02 +0000932 auto &MMO = **MI.memoperands_begin();
Jay Foad63f73542020-01-16 12:37:00 +0000933 MIRBuilder.buildLoad(TmpReg, MI.getOperand(1), MMO);
Matt Arsenault18619af2019-01-29 18:13:02 +0000934 MIRBuilder.buildAnyExt(DstReg, TmpReg);
935 MI.eraseFromParent();
936 return Legalized;
937 }
938
Matt Arsenault7f09fd62019-02-05 00:26:12 +0000939 return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy);
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000940 }
Matt Arsenault6614f852019-01-22 19:02:10 +0000941 case TargetOpcode::G_ZEXTLOAD:
942 case TargetOpcode::G_SEXTLOAD: {
943 bool ZExt = MI.getOpcode() == TargetOpcode::G_ZEXTLOAD;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000944 Register DstReg = MI.getOperand(0).getReg();
945 Register PtrReg = MI.getOperand(1).getReg();
Matt Arsenault6614f852019-01-22 19:02:10 +0000946
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000947 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenault6614f852019-01-22 19:02:10 +0000948 auto &MMO = **MI.memoperands_begin();
Amara Emersond51adf02019-04-17 22:21:05 +0000949 if (MMO.getSizeInBits() == NarrowSize) {
Matt Arsenault6614f852019-01-22 19:02:10 +0000950 MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
951 } else {
Jay Foad28bb43b2020-01-16 12:09:48 +0000952 MIRBuilder.buildLoadInstr(MI.getOpcode(), TmpReg, PtrReg, MMO);
Matt Arsenault6614f852019-01-22 19:02:10 +0000953 }
954
955 if (ZExt)
956 MIRBuilder.buildZExt(DstReg, TmpReg);
957 else
958 MIRBuilder.buildSExt(DstReg, TmpReg);
959
960 MI.eraseFromParent();
961 return Legalized;
962 }
Justin Bognerfde01042017-01-18 17:29:54 +0000963 case TargetOpcode::G_STORE: {
Daniel Sanders27fe8a52018-04-27 19:48:53 +0000964 const auto &MMO = **MI.memoperands_begin();
Matt Arsenault18619af2019-01-29 18:13:02 +0000965
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000966 Register SrcReg = MI.getOperand(0).getReg();
Matt Arsenault18619af2019-01-29 18:13:02 +0000967 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenault7f09fd62019-02-05 00:26:12 +0000968 if (SrcTy.isVector())
969 return UnableToLegalize;
970
971 int NumParts = SizeOp0 / NarrowSize;
972 unsigned HandledSize = NumParts * NarrowTy.getSizeInBits();
973 unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize;
974 if (SrcTy.isVector() && LeftoverBits != 0)
975 return UnableToLegalize;
Matt Arsenault18619af2019-01-29 18:13:02 +0000976
977 if (8 * MMO.getSize() != SrcTy.getSizeInBits()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000978 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenault18619af2019-01-29 18:13:02 +0000979 auto &MMO = **MI.memoperands_begin();
980 MIRBuilder.buildTrunc(TmpReg, SrcReg);
Jay Foad63f73542020-01-16 12:37:00 +0000981 MIRBuilder.buildStore(TmpReg, MI.getOperand(1), MMO);
Matt Arsenault18619af2019-01-29 18:13:02 +0000982 MI.eraseFromParent();
983 return Legalized;
984 }
985
Matt Arsenault7f09fd62019-02-05 00:26:12 +0000986 return reduceLoadStoreWidth(MI, 0, NarrowTy);
Justin Bognerfde01042017-01-18 17:29:54 +0000987 }
Matt Arsenault81511e52019-02-05 00:13:44 +0000988 case TargetOpcode::G_SELECT:
989 return narrowScalarSelect(MI, TypeIdx, NarrowTy);
Petar Avramovic150fd432018-12-18 11:36:14 +0000990 case TargetOpcode::G_AND:
991 case TargetOpcode::G_OR:
992 case TargetOpcode::G_XOR: {
Quentin Colombetc2f3cea2017-10-03 04:53:56 +0000993 // Legalize bitwise operation:
994 // A = BinOp<Ty> B, C
995 // into:
996 // B1, ..., BN = G_UNMERGE_VALUES B
997 // C1, ..., CN = G_UNMERGE_VALUES C
998 // A1 = BinOp<Ty/N> B1, C2
999 // ...
1000 // AN = BinOp<Ty/N> BN, CN
1001 // A = G_MERGE_VALUES A1, ..., AN
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00001002 return narrowScalarBasic(MI, TypeIdx, NarrowTy);
Quentin Colombetc2f3cea2017-10-03 04:53:56 +00001003 }
Matt Arsenault30989e42019-01-22 21:42:11 +00001004 case TargetOpcode::G_SHL:
1005 case TargetOpcode::G_LSHR:
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00001006 case TargetOpcode::G_ASHR:
1007 return narrowScalarShift(MI, TypeIdx, NarrowTy);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001008 case TargetOpcode::G_CTLZ:
1009 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1010 case TargetOpcode::G_CTTZ:
1011 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1012 case TargetOpcode::G_CTPOP:
Petar Avramovic2b66d322020-01-27 09:43:38 +01001013 if (TypeIdx == 1)
1014 switch (MI.getOpcode()) {
1015 case TargetOpcode::G_CTLZ:
Matt Arsenault312a9d12020-02-07 12:24:15 -05001016 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
Petar Avramovic2b66d322020-01-27 09:43:38 +01001017 return narrowScalarCTLZ(MI, TypeIdx, NarrowTy);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01001018 case TargetOpcode::G_CTTZ:
Matt Arsenault312a9d12020-02-07 12:24:15 -05001019 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01001020 return narrowScalarCTTZ(MI, TypeIdx, NarrowTy);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01001021 case TargetOpcode::G_CTPOP:
1022 return narrowScalarCTPOP(MI, TypeIdx, NarrowTy);
Petar Avramovic2b66d322020-01-27 09:43:38 +01001023 default:
1024 return UnableToLegalize;
1025 }
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001026
1027 Observer.changingInstr(MI);
1028 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1029 Observer.changedInstr(MI);
1030 return Legalized;
Matt Arsenaultcbaada62019-02-02 23:29:55 +00001031 case TargetOpcode::G_INTTOPTR:
1032 if (TypeIdx != 1)
1033 return UnableToLegalize;
1034
1035 Observer.changingInstr(MI);
1036 narrowScalarSrc(MI, NarrowTy, 1);
1037 Observer.changedInstr(MI);
1038 return Legalized;
1039 case TargetOpcode::G_PTRTOINT:
1040 if (TypeIdx != 0)
1041 return UnableToLegalize;
1042
1043 Observer.changingInstr(MI);
1044 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1045 Observer.changedInstr(MI);
1046 return Legalized;
Petar Avramovicbe20e362019-07-09 14:36:17 +00001047 case TargetOpcode::G_PHI: {
1048 unsigned NumParts = SizeOp0 / NarrowSize;
Matt Arsenaultde8451f2020-02-04 10:34:22 -05001049 SmallVector<Register, 2> DstRegs(NumParts);
1050 SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2);
Petar Avramovicbe20e362019-07-09 14:36:17 +00001051 Observer.changingInstr(MI);
1052 for (unsigned i = 1; i < MI.getNumOperands(); i += 2) {
1053 MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB();
1054 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
1055 extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts,
1056 SrcRegs[i / 2]);
1057 }
1058 MachineBasicBlock &MBB = *MI.getParent();
1059 MIRBuilder.setInsertPt(MBB, MI);
1060 for (unsigned i = 0; i < NumParts; ++i) {
1061 DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy);
1062 MachineInstrBuilder MIB =
1063 MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]);
1064 for (unsigned j = 1; j < MI.getNumOperands(); j += 2)
1065 MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1));
1066 }
Amara Emerson02bcc862019-09-13 21:49:24 +00001067 MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI());
Jay Foad63f73542020-01-16 12:37:00 +00001068 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
Petar Avramovicbe20e362019-07-09 14:36:17 +00001069 Observer.changedInstr(MI);
1070 MI.eraseFromParent();
1071 return Legalized;
1072 }
Matt Arsenault434d6642019-07-15 19:37:34 +00001073 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
1074 case TargetOpcode::G_INSERT_VECTOR_ELT: {
1075 if (TypeIdx != 2)
1076 return UnableToLegalize;
1077
1078 int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3;
1079 Observer.changingInstr(MI);
1080 narrowScalarSrc(MI, NarrowTy, OpIdx);
1081 Observer.changedInstr(MI);
1082 return Legalized;
1083 }
Petar Avramovic1e626352019-07-17 12:08:01 +00001084 case TargetOpcode::G_ICMP: {
1085 uint64_t SrcSize = MRI.getType(MI.getOperand(2).getReg()).getSizeInBits();
1086 if (NarrowSize * 2 != SrcSize)
1087 return UnableToLegalize;
1088
1089 Observer.changingInstr(MI);
1090 Register LHSL = MRI.createGenericVirtualRegister(NarrowTy);
1091 Register LHSH = MRI.createGenericVirtualRegister(NarrowTy);
Jay Foad63f73542020-01-16 12:37:00 +00001092 MIRBuilder.buildUnmerge({LHSL, LHSH}, MI.getOperand(2));
Petar Avramovic1e626352019-07-17 12:08:01 +00001093
1094 Register RHSL = MRI.createGenericVirtualRegister(NarrowTy);
1095 Register RHSH = MRI.createGenericVirtualRegister(NarrowTy);
Jay Foad63f73542020-01-16 12:37:00 +00001096 MIRBuilder.buildUnmerge({RHSL, RHSH}, MI.getOperand(3));
Petar Avramovic1e626352019-07-17 12:08:01 +00001097
1098 CmpInst::Predicate Pred =
1099 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
Amara Emersona1997ce2019-07-24 20:46:42 +00001100 LLT ResTy = MRI.getType(MI.getOperand(0).getReg());
Petar Avramovic1e626352019-07-17 12:08:01 +00001101
1102 if (Pred == CmpInst::ICMP_EQ || Pred == CmpInst::ICMP_NE) {
1103 MachineInstrBuilder XorL = MIRBuilder.buildXor(NarrowTy, LHSL, RHSL);
1104 MachineInstrBuilder XorH = MIRBuilder.buildXor(NarrowTy, LHSH, RHSH);
1105 MachineInstrBuilder Or = MIRBuilder.buildOr(NarrowTy, XorL, XorH);
1106 MachineInstrBuilder Zero = MIRBuilder.buildConstant(NarrowTy, 0);
Jay Foad63f73542020-01-16 12:37:00 +00001107 MIRBuilder.buildICmp(Pred, MI.getOperand(0), Or, Zero);
Petar Avramovic1e626352019-07-17 12:08:01 +00001108 } else {
Amara Emersona1997ce2019-07-24 20:46:42 +00001109 MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001110 MachineInstrBuilder CmpHEQ =
Amara Emersona1997ce2019-07-24 20:46:42 +00001111 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001112 MachineInstrBuilder CmpLU = MIRBuilder.buildICmp(
Amara Emersona1997ce2019-07-24 20:46:42 +00001113 ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL);
Jay Foad63f73542020-01-16 12:37:00 +00001114 MIRBuilder.buildSelect(MI.getOperand(0), CmpHEQ, CmpLU, CmpH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001115 }
1116 Observer.changedInstr(MI);
1117 MI.eraseFromParent();
1118 return Legalized;
1119 }
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001120 case TargetOpcode::G_SEXT_INREG: {
1121 if (TypeIdx != 0)
1122 return UnableToLegalize;
1123
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001124 int64_t SizeInBits = MI.getOperand(2).getImm();
1125
1126 // So long as the new type has more bits than the bits we're extending we
1127 // don't need to break it apart.
1128 if (NarrowTy.getScalarSizeInBits() >= SizeInBits) {
1129 Observer.changingInstr(MI);
1130 // We don't lose any non-extension bits by truncating the src and
1131 // sign-extending the dst.
1132 MachineOperand &MO1 = MI.getOperand(1);
Jay Foad63f73542020-01-16 12:37:00 +00001133 auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1);
Jay Foadb482e1b2020-01-23 11:51:35 +00001134 MO1.setReg(TruncMIB.getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001135
1136 MachineOperand &MO2 = MI.getOperand(0);
1137 Register DstExt = MRI.createGenericVirtualRegister(NarrowTy);
1138 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001139 MIRBuilder.buildSExt(MO2, DstExt);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001140 MO2.setReg(DstExt);
1141 Observer.changedInstr(MI);
1142 return Legalized;
1143 }
1144
1145 // Break it apart. Components below the extension point are unmodified. The
1146 // component containing the extension point becomes a narrower SEXT_INREG.
1147 // Components above it are ashr'd from the component containing the
1148 // extension point.
1149 if (SizeOp0 % NarrowSize != 0)
1150 return UnableToLegalize;
1151 int NumParts = SizeOp0 / NarrowSize;
1152
1153 // List the registers where the destination will be scattered.
1154 SmallVector<Register, 2> DstRegs;
1155 // List the registers where the source will be split.
1156 SmallVector<Register, 2> SrcRegs;
1157
1158 // Create all the temporary registers.
1159 for (int i = 0; i < NumParts; ++i) {
1160 Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy);
1161
1162 SrcRegs.push_back(SrcReg);
1163 }
1164
1165 // Explode the big arguments into smaller chunks.
Jay Foad63f73542020-01-16 12:37:00 +00001166 MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001167
1168 Register AshrCstReg =
1169 MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1)
Jay Foadb482e1b2020-01-23 11:51:35 +00001170 .getReg(0);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001171 Register FullExtensionReg = 0;
1172 Register PartialExtensionReg = 0;
1173
1174 // Do the operation on each small part.
1175 for (int i = 0; i < NumParts; ++i) {
1176 if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits)
1177 DstRegs.push_back(SrcRegs[i]);
1178 else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) {
1179 assert(PartialExtensionReg &&
1180 "Expected to visit partial extension before full");
1181 if (FullExtensionReg) {
1182 DstRegs.push_back(FullExtensionReg);
1183 continue;
1184 }
Jay Foad28bb43b2020-01-16 12:09:48 +00001185 DstRegs.push_back(
1186 MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg)
Jay Foadb482e1b2020-01-23 11:51:35 +00001187 .getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001188 FullExtensionReg = DstRegs.back();
1189 } else {
1190 DstRegs.push_back(
1191 MIRBuilder
1192 .buildInstr(
1193 TargetOpcode::G_SEXT_INREG, {NarrowTy},
1194 {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()})
Jay Foadb482e1b2020-01-23 11:51:35 +00001195 .getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001196 PartialExtensionReg = DstRegs.back();
1197 }
1198 }
1199
1200 // Gather the destination registers into the final destination.
1201 Register DstReg = MI.getOperand(0).getReg();
1202 MIRBuilder.buildMerge(DstReg, DstRegs);
1203 MI.eraseFromParent();
1204 return Legalized;
1205 }
Petar Avramovic98f72a52019-12-30 18:06:29 +01001206 case TargetOpcode::G_BSWAP:
1207 case TargetOpcode::G_BITREVERSE: {
Petar Avramovic94a24e72019-12-30 11:13:22 +01001208 if (SizeOp0 % NarrowSize != 0)
1209 return UnableToLegalize;
1210
1211 Observer.changingInstr(MI);
1212 SmallVector<Register, 2> SrcRegs, DstRegs;
1213 unsigned NumParts = SizeOp0 / NarrowSize;
1214 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
1215
1216 for (unsigned i = 0; i < NumParts; ++i) {
1217 auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
1218 {SrcRegs[NumParts - 1 - i]});
1219 DstRegs.push_back(DstPart.getReg(0));
1220 }
1221
Jay Foad63f73542020-01-16 12:37:00 +00001222 MIRBuilder.buildMerge(MI.getOperand(0), DstRegs);
Petar Avramovic94a24e72019-12-30 11:13:22 +01001223
1224 Observer.changedInstr(MI);
1225 MI.eraseFromParent();
1226 return Legalized;
1227 }
Matt Arsenaultf6176f82020-07-25 11:00:35 -04001228 case TargetOpcode::G_PTR_ADD:
Matt Arsenaultef3e83122020-05-23 18:10:34 -04001229 case TargetOpcode::G_PTRMASK: {
1230 if (TypeIdx != 1)
1231 return UnableToLegalize;
1232 Observer.changingInstr(MI);
1233 narrowScalarSrc(MI, NarrowTy, 2);
1234 Observer.changedInstr(MI);
1235 return Legalized;
1236 }
Petar Avramovicba938f62020-07-20 11:04:30 +02001237 case TargetOpcode::G_FPTOUI: {
1238 if (TypeIdx != 0)
1239 return UnableToLegalize;
1240 Observer.changingInstr(MI);
1241 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1242 Observer.changedInstr(MI);
1243 return Legalized;
1244 }
1245 case TargetOpcode::G_FPTOSI: {
1246 if (TypeIdx != 0)
1247 return UnableToLegalize;
1248 Observer.changingInstr(MI);
1249 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_SEXT);
1250 Observer.changedInstr(MI);
1251 return Legalized;
1252 }
Petar Avramovic6a1030a2020-07-20 16:12:19 +02001253 case TargetOpcode::G_FPEXT:
1254 if (TypeIdx != 0)
1255 return UnableToLegalize;
1256 Observer.changingInstr(MI);
1257 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_FPEXT);
1258 Observer.changedInstr(MI);
1259 return Legalized;
Tim Northover9656f142016-08-04 20:54:13 +00001260 }
Tim Northover33b07d62016-07-22 20:03:43 +00001261}
1262
Matt Arsenault3af85fa2020-03-29 18:04:53 -04001263Register LegalizerHelper::coerceToScalar(Register Val) {
1264 LLT Ty = MRI.getType(Val);
1265 if (Ty.isScalar())
1266 return Val;
1267
1268 const DataLayout &DL = MIRBuilder.getDataLayout();
1269 LLT NewTy = LLT::scalar(Ty.getSizeInBits());
1270 if (Ty.isPointer()) {
1271 if (DL.isNonIntegralAddressSpace(Ty.getAddressSpace()))
1272 return Register();
1273 return MIRBuilder.buildPtrToInt(NewTy, Val).getReg(0);
1274 }
1275
1276 Register NewVal = Val;
1277
1278 assert(Ty.isVector());
1279 LLT EltTy = Ty.getElementType();
1280 if (EltTy.isPointer())
1281 NewVal = MIRBuilder.buildPtrToInt(NewTy, NewVal).getReg(0);
1282 return MIRBuilder.buildBitcast(NewTy, NewVal).getReg(0);
1283}
1284
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001285void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy,
1286 unsigned OpIdx, unsigned ExtOpcode) {
1287 MachineOperand &MO = MI.getOperand(OpIdx);
Jay Foad63f73542020-01-16 12:37:00 +00001288 auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO});
Jay Foadb482e1b2020-01-23 11:51:35 +00001289 MO.setReg(ExtB.getReg(0));
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001290}
1291
Matt Arsenault30989e42019-01-22 21:42:11 +00001292void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy,
1293 unsigned OpIdx) {
1294 MachineOperand &MO = MI.getOperand(OpIdx);
Jay Foad63f73542020-01-16 12:37:00 +00001295 auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO);
Jay Foadb482e1b2020-01-23 11:51:35 +00001296 MO.setReg(ExtB.getReg(0));
Matt Arsenault30989e42019-01-22 21:42:11 +00001297}
1298
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001299void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy,
1300 unsigned OpIdx, unsigned TruncOpcode) {
1301 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001302 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001303 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001304 MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt});
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001305 MO.setReg(DstExt);
1306}
1307
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001308void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy,
1309 unsigned OpIdx, unsigned ExtOpcode) {
1310 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001311 Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001312 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001313 MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc});
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001314 MO.setReg(DstTrunc);
1315}
1316
Matt Arsenault18ec3822019-02-11 22:00:39 +00001317void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy,
1318 unsigned OpIdx) {
1319 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001320 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
Matt Arsenault18ec3822019-02-11 22:00:39 +00001321 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001322 MIRBuilder.buildExtract(MO, DstExt, 0);
Matt Arsenault18ec3822019-02-11 22:00:39 +00001323 MO.setReg(DstExt);
1324}
1325
Matt Arsenault26b7e852019-02-19 16:30:19 +00001326void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy,
1327 unsigned OpIdx) {
1328 MachineOperand &MO = MI.getOperand(OpIdx);
1329
1330 LLT OldTy = MRI.getType(MO.getReg());
1331 unsigned OldElts = OldTy.getNumElements();
1332 unsigned NewElts = MoreTy.getNumElements();
1333
1334 unsigned NumParts = NewElts / OldElts;
1335
1336 // Use concat_vectors if the result is a multiple of the number of elements.
1337 if (NumParts * OldElts == NewElts) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001338 SmallVector<Register, 8> Parts;
Matt Arsenault26b7e852019-02-19 16:30:19 +00001339 Parts.push_back(MO.getReg());
1340
Matt Arsenault3018d182019-06-28 01:47:44 +00001341 Register ImpDef = MIRBuilder.buildUndef(OldTy).getReg(0);
Matt Arsenault26b7e852019-02-19 16:30:19 +00001342 for (unsigned I = 1; I != NumParts; ++I)
1343 Parts.push_back(ImpDef);
1344
1345 auto Concat = MIRBuilder.buildConcatVectors(MoreTy, Parts);
1346 MO.setReg(Concat.getReg(0));
1347 return;
1348 }
1349
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001350 Register MoreReg = MRI.createGenericVirtualRegister(MoreTy);
1351 Register ImpDef = MIRBuilder.buildUndef(MoreTy).getReg(0);
Matt Arsenault26b7e852019-02-19 16:30:19 +00001352 MIRBuilder.buildInsert(MoreReg, ImpDef, MO.getReg(), 0);
1353 MO.setReg(MoreReg);
1354}
1355
Matt Arsenault39c55ce2020-02-13 15:52:32 -05001356void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1357 MachineOperand &Op = MI.getOperand(OpIdx);
1358 Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0));
1359}
1360
1361void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1362 MachineOperand &MO = MI.getOperand(OpIdx);
1363 Register CastDst = MRI.createGenericVirtualRegister(CastTy);
1364 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1365 MIRBuilder.buildBitcast(MO, CastDst);
1366 MO.setReg(CastDst);
1367}
1368
Tim Northover69fa84a2016-10-14 22:18:18 +00001369LegalizerHelper::LegalizeResult
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001370LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx,
1371 LLT WideTy) {
1372 if (TypeIdx != 1)
1373 return UnableToLegalize;
1374
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001375 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001376 LLT DstTy = MRI.getType(DstReg);
Matt Arsenault43cbca52019-07-03 23:08:06 +00001377 if (DstTy.isVector())
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001378 return UnableToLegalize;
1379
Matt Arsenaultc9f14f22019-07-01 19:36:10 +00001380 Register Src1 = MI.getOperand(1).getReg();
1381 LLT SrcTy = MRI.getType(Src1);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001382 const int DstSize = DstTy.getSizeInBits();
1383 const int SrcSize = SrcTy.getSizeInBits();
1384 const int WideSize = WideTy.getSizeInBits();
1385 const int NumMerge = (DstSize + WideSize - 1) / WideSize;
Matt Arsenaultc9f14f22019-07-01 19:36:10 +00001386
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001387 unsigned NumOps = MI.getNumOperands();
1388 unsigned NumSrc = MI.getNumOperands() - 1;
1389 unsigned PartSize = DstTy.getSizeInBits() / NumSrc;
1390
Matt Arsenault0966dd02019-07-17 20:22:44 +00001391 if (WideSize >= DstSize) {
1392 // Directly pack the bits in the target type.
1393 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1).getReg(0);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001394
Matt Arsenault0966dd02019-07-17 20:22:44 +00001395 for (unsigned I = 2; I != NumOps; ++I) {
1396 const unsigned Offset = (I - 1) * PartSize;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001397
Matt Arsenault0966dd02019-07-17 20:22:44 +00001398 Register SrcReg = MI.getOperand(I).getReg();
1399 assert(MRI.getType(SrcReg) == LLT::scalar(PartSize));
1400
1401 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
1402
Matt Arsenault5faa5332019-08-01 18:13:16 +00001403 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
Matt Arsenault0966dd02019-07-17 20:22:44 +00001404 MRI.createGenericVirtualRegister(WideTy);
1405
1406 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
1407 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
1408 MIRBuilder.buildOr(NextResult, ResultReg, Shl);
1409 ResultReg = NextResult;
1410 }
1411
1412 if (WideSize > DstSize)
1413 MIRBuilder.buildTrunc(DstReg, ResultReg);
Matt Arsenault5faa5332019-08-01 18:13:16 +00001414 else if (DstTy.isPointer())
1415 MIRBuilder.buildIntToPtr(DstReg, ResultReg);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001416
1417 MI.eraseFromParent();
1418 return Legalized;
1419 }
1420
1421 // Unmerge the original values to the GCD type, and recombine to the next
1422 // multiple greater than the original type.
1423 //
1424 // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6
1425 // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0
1426 // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1
1427 // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2
1428 // %10:_(s6) = G_MERGE_VALUES %4, %5, %6
1429 // %11:_(s6) = G_MERGE_VALUES %7, %8, %9
1430 // %12:_(s12) = G_MERGE_VALUES %10, %11
1431 //
1432 // Padding with undef if necessary:
1433 //
1434 // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6
1435 // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0
1436 // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1
1437 // %7:_(s2) = G_IMPLICIT_DEF
1438 // %8:_(s6) = G_MERGE_VALUES %3, %4, %5
1439 // %9:_(s6) = G_MERGE_VALUES %6, %7, %7
1440 // %10:_(s12) = G_MERGE_VALUES %8, %9
1441
1442 const int GCD = greatestCommonDivisor(SrcSize, WideSize);
1443 LLT GCDTy = LLT::scalar(GCD);
1444
1445 SmallVector<Register, 8> Parts;
1446 SmallVector<Register, 8> NewMergeRegs;
1447 SmallVector<Register, 8> Unmerges;
1448 LLT WideDstTy = LLT::scalar(NumMerge * WideSize);
1449
1450 // Decompose the original operands if they don't evenly divide.
1451 for (int I = 1, E = MI.getNumOperands(); I != E; ++I) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001452 Register SrcReg = MI.getOperand(I).getReg();
Matt Arsenault0966dd02019-07-17 20:22:44 +00001453 if (GCD == SrcSize) {
1454 Unmerges.push_back(SrcReg);
1455 } else {
1456 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
1457 for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J)
1458 Unmerges.push_back(Unmerge.getReg(J));
1459 }
1460 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001461
Matt Arsenault0966dd02019-07-17 20:22:44 +00001462 // Pad with undef to the next size that is a multiple of the requested size.
1463 if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) {
1464 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
1465 for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I)
1466 Unmerges.push_back(UndefReg);
1467 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001468
Matt Arsenault0966dd02019-07-17 20:22:44 +00001469 const int PartsPerGCD = WideSize / GCD;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001470
Matt Arsenault0966dd02019-07-17 20:22:44 +00001471 // Build merges of each piece.
1472 ArrayRef<Register> Slicer(Unmerges);
1473 for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) {
1474 auto Merge = MIRBuilder.buildMerge(WideTy, Slicer.take_front(PartsPerGCD));
1475 NewMergeRegs.push_back(Merge.getReg(0));
1476 }
1477
1478 // A truncate may be necessary if the requested type doesn't evenly divide the
1479 // original result type.
1480 if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) {
1481 MIRBuilder.buildMerge(DstReg, NewMergeRegs);
1482 } else {
1483 auto FinalMerge = MIRBuilder.buildMerge(WideDstTy, NewMergeRegs);
1484 MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0));
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001485 }
1486
1487 MI.eraseFromParent();
1488 return Legalized;
1489}
1490
1491LegalizerHelper::LegalizeResult
1492LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx,
1493 LLT WideTy) {
1494 if (TypeIdx != 0)
1495 return UnableToLegalize;
1496
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001497 int NumDst = MI.getNumOperands() - 1;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001498 Register SrcReg = MI.getOperand(NumDst).getReg();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001499 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001500 if (SrcTy.isVector())
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001501 return UnableToLegalize;
1502
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001503 Register Dst0Reg = MI.getOperand(0).getReg();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001504 LLT DstTy = MRI.getType(Dst0Reg);
1505 if (!DstTy.isScalar())
1506 return UnableToLegalize;
1507
Dominik Montadaccf49b92020-03-20 14:46:01 +01001508 if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) {
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001509 if (SrcTy.isPointer()) {
1510 const DataLayout &DL = MIRBuilder.getDataLayout();
1511 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) {
Dominik Montadaccf49b92020-03-20 14:46:01 +01001512 LLVM_DEBUG(
1513 dbgs() << "Not casting non-integral address space integer\n");
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001514 return UnableToLegalize;
1515 }
1516
1517 SrcTy = LLT::scalar(SrcTy.getSizeInBits());
1518 SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0);
1519 }
1520
Dominik Montadaccf49b92020-03-20 14:46:01 +01001521 // Widen SrcTy to WideTy. This does not affect the result, but since the
1522 // user requested this size, it is probably better handled than SrcTy and
1523 // should reduce the total number of legalization artifacts
1524 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1525 SrcTy = WideTy;
1526 SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0);
1527 }
1528
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001529 // Theres no unmerge type to target. Directly extract the bits from the
1530 // source type
1531 unsigned DstSize = DstTy.getSizeInBits();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001532
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001533 MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
1534 for (int I = 1; I != NumDst; ++I) {
1535 auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I);
1536 auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt);
1537 MIRBuilder.buildTrunc(MI.getOperand(I), Shr);
1538 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001539
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001540 MI.eraseFromParent();
1541 return Legalized;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001542 }
1543
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001544 // Extend the source to a wider type.
1545 LLT LCMTy = getLCMType(SrcTy, WideTy);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001546
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001547 Register WideSrc = SrcReg;
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001548 if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) {
1549 // TODO: If this is an integral address space, cast to integer and anyext.
1550 if (SrcTy.isPointer()) {
1551 LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n");
1552 return UnableToLegalize;
1553 }
1554
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001555 WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0);
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001556 }
1557
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001558 auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001559
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001560 // Create a sequence of unmerges to the original results. since we may have
1561 // widened the source, we will need to pad the results with dead defs to cover
1562 // the source register.
1563 // e.g. widen s16 to s32:
1564 // %1:_(s16), %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0:_(s48)
1565 //
1566 // =>
1567 // %4:_(s64) = G_ANYEXT %0:_(s48)
1568 // %5:_(s32), %6:_(s32) = G_UNMERGE_VALUES %4 ; Requested unmerge
1569 // %1:_(s16), %2:_(s16) = G_UNMERGE_VALUES %5 ; unpack to original regs
1570 // %3:_(s16), dead %7 = G_UNMERGE_VALUES %6 ; original reg + extra dead def
1571
1572 const int NumUnmerge = Unmerge->getNumOperands() - 1;
1573 const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits();
1574
1575 for (int I = 0; I != NumUnmerge; ++I) {
1576 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
1577
1578 for (int J = 0; J != PartsPerUnmerge; ++J) {
1579 int Idx = I * PartsPerUnmerge + J;
1580 if (Idx < NumDst)
1581 MIB.addDef(MI.getOperand(Idx).getReg());
1582 else {
1583 // Create dead def for excess components.
1584 MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
1585 }
1586 }
1587
1588 MIB.addUse(Unmerge.getReg(I));
1589 }
1590
1591 MI.eraseFromParent();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001592 return Legalized;
1593}
1594
1595LegalizerHelper::LegalizeResult
Matt Arsenault1cf713662019-02-12 14:54:52 +00001596LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx,
1597 LLT WideTy) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001598 Register DstReg = MI.getOperand(0).getReg();
1599 Register SrcReg = MI.getOperand(1).getReg();
Matt Arsenault1cf713662019-02-12 14:54:52 +00001600 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenaultfbe92a52019-02-18 22:39:27 +00001601
1602 LLT DstTy = MRI.getType(DstReg);
1603 unsigned Offset = MI.getOperand(2).getImm();
1604
1605 if (TypeIdx == 0) {
1606 if (SrcTy.isVector() || DstTy.isVector())
1607 return UnableToLegalize;
1608
1609 SrcOp Src(SrcReg);
1610 if (SrcTy.isPointer()) {
1611 // Extracts from pointers can be handled only if they are really just
1612 // simple integers.
1613 const DataLayout &DL = MIRBuilder.getDataLayout();
1614 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace()))
1615 return UnableToLegalize;
1616
1617 LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits());
1618 Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src);
1619 SrcTy = SrcAsIntTy;
1620 }
1621
1622 if (DstTy.isPointer())
1623 return UnableToLegalize;
1624
1625 if (Offset == 0) {
1626 // Avoid a shift in the degenerate case.
1627 MIRBuilder.buildTrunc(DstReg,
1628 MIRBuilder.buildAnyExtOrTrunc(WideTy, Src));
1629 MI.eraseFromParent();
1630 return Legalized;
1631 }
1632
1633 // Do a shift in the source type.
1634 LLT ShiftTy = SrcTy;
1635 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1636 Src = MIRBuilder.buildAnyExt(WideTy, Src);
1637 ShiftTy = WideTy;
Matt Arsenault90b76da2020-07-29 13:31:59 -04001638 }
Matt Arsenaultfbe92a52019-02-18 22:39:27 +00001639
1640 auto LShr = MIRBuilder.buildLShr(
1641 ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset));
1642 MIRBuilder.buildTrunc(DstReg, LShr);
1643 MI.eraseFromParent();
1644 return Legalized;
1645 }
1646
Matt Arsenault8f624ab2019-04-22 15:10:42 +00001647 if (SrcTy.isScalar()) {
1648 Observer.changingInstr(MI);
1649 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1650 Observer.changedInstr(MI);
1651 return Legalized;
1652 }
1653
Matt Arsenault1cf713662019-02-12 14:54:52 +00001654 if (!SrcTy.isVector())
1655 return UnableToLegalize;
1656
Matt Arsenault1cf713662019-02-12 14:54:52 +00001657 if (DstTy != SrcTy.getElementType())
1658 return UnableToLegalize;
1659
Matt Arsenault1cf713662019-02-12 14:54:52 +00001660 if (Offset % SrcTy.getScalarSizeInBits() != 0)
1661 return UnableToLegalize;
1662
1663 Observer.changingInstr(MI);
1664 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1665
1666 MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) *
1667 Offset);
1668 widenScalarDst(MI, WideTy.getScalarType(), 0);
1669 Observer.changedInstr(MI);
1670 return Legalized;
1671}
1672
1673LegalizerHelper::LegalizeResult
1674LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx,
1675 LLT WideTy) {
Matt Arsenault5cbd4e42020-07-18 12:27:16 -04001676 if (TypeIdx != 0 || WideTy.isVector())
Matt Arsenault1cf713662019-02-12 14:54:52 +00001677 return UnableToLegalize;
1678 Observer.changingInstr(MI);
1679 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1680 widenScalarDst(MI, WideTy);
1681 Observer.changedInstr(MI);
1682 return Legalized;
1683}
1684
1685LegalizerHelper::LegalizeResult
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04001686LegalizerHelper::widenScalarAddSubSat(MachineInstr &MI, unsigned TypeIdx,
1687 LLT WideTy) {
1688 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SADDSAT ||
1689 MI.getOpcode() == TargetOpcode::G_SSUBSAT;
1690 // We can convert this to:
1691 // 1. Any extend iN to iM
1692 // 2. SHL by M-N
1693 // 3. [US][ADD|SUB]SAT
1694 // 4. L/ASHR by M-N
1695 //
1696 // It may be more efficient to lower this to a min and a max operation in
1697 // the higher precision arithmetic if the promoted operation isn't legal,
1698 // but this decision is up to the target's lowering request.
1699 Register DstReg = MI.getOperand(0).getReg();
1700
1701 unsigned NewBits = WideTy.getScalarSizeInBits();
1702 unsigned SHLAmount = NewBits - MRI.getType(DstReg).getScalarSizeInBits();
1703
1704 auto LHS = MIRBuilder.buildAnyExt(WideTy, MI.getOperand(1));
1705 auto RHS = MIRBuilder.buildAnyExt(WideTy, MI.getOperand(2));
1706 auto ShiftK = MIRBuilder.buildConstant(WideTy, SHLAmount);
1707 auto ShiftL = MIRBuilder.buildShl(WideTy, LHS, ShiftK);
1708 auto ShiftR = MIRBuilder.buildShl(WideTy, RHS, ShiftK);
1709
1710 auto WideInst = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy},
1711 {ShiftL, ShiftR}, MI.getFlags());
1712
1713 // Use a shift that will preserve the number of sign bits when the trunc is
1714 // folded away.
1715 auto Result = IsSigned ? MIRBuilder.buildAShr(WideTy, WideInst, ShiftK)
1716 : MIRBuilder.buildLShr(WideTy, WideInst, ShiftK);
1717
1718 MIRBuilder.buildTrunc(DstReg, Result);
1719 MI.eraseFromParent();
1720 return Legalized;
1721}
1722
1723LegalizerHelper::LegalizeResult
Tim Northover69fa84a2016-10-14 22:18:18 +00001724LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
Tim Northover32335812016-08-04 18:35:11 +00001725 switch (MI.getOpcode()) {
1726 default:
1727 return UnableToLegalize;
Matt Arsenault1cf713662019-02-12 14:54:52 +00001728 case TargetOpcode::G_EXTRACT:
1729 return widenScalarExtract(MI, TypeIdx, WideTy);
1730 case TargetOpcode::G_INSERT:
1731 return widenScalarInsert(MI, TypeIdx, WideTy);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001732 case TargetOpcode::G_MERGE_VALUES:
1733 return widenScalarMergeValues(MI, TypeIdx, WideTy);
1734 case TargetOpcode::G_UNMERGE_VALUES:
1735 return widenScalarUnmergeValues(MI, TypeIdx, WideTy);
Aditya Nandakumar6d47a412018-08-29 03:17:08 +00001736 case TargetOpcode::G_UADDO:
1737 case TargetOpcode::G_USUBO: {
1738 if (TypeIdx == 1)
1739 return UnableToLegalize; // TODO
Jay Foad63f73542020-01-16 12:37:00 +00001740 auto LHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(2));
1741 auto RHSZext = MIRBuilder.buildZExt(WideTy, MI.getOperand(3));
Aditya Nandakumar6d47a412018-08-29 03:17:08 +00001742 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO
1743 ? TargetOpcode::G_ADD
1744 : TargetOpcode::G_SUB;
1745 // Do the arithmetic in the larger type.
Aditya Nandakumarcef44a22018-12-11 00:48:50 +00001746 auto NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSZext, RHSZext});
Aditya Nandakumar6d47a412018-08-29 03:17:08 +00001747 LLT OrigTy = MRI.getType(MI.getOperand(0).getReg());
Jay Foad885260d2020-01-16 14:36:41 +00001748 APInt Mask =
1749 APInt::getLowBitsSet(WideTy.getSizeInBits(), OrigTy.getSizeInBits());
Jay Foad28bb43b2020-01-16 12:09:48 +00001750 auto AndOp = MIRBuilder.buildAnd(
Jay Foad885260d2020-01-16 14:36:41 +00001751 WideTy, NewOp, MIRBuilder.buildConstant(WideTy, Mask));
Aditya Nandakumar6d47a412018-08-29 03:17:08 +00001752 // There is no overflow if the AndOp is the same as NewOp.
Jay Foad63f73542020-01-16 12:37:00 +00001753 MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, AndOp);
Aditya Nandakumar6d47a412018-08-29 03:17:08 +00001754 // Now trunc the NewOp to the original result.
Jay Foad63f73542020-01-16 12:37:00 +00001755 MIRBuilder.buildTrunc(MI.getOperand(0), NewOp);
Aditya Nandakumar6d47a412018-08-29 03:17:08 +00001756 MI.eraseFromParent();
1757 return Legalized;
1758 }
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04001759 case TargetOpcode::G_SADDSAT:
1760 case TargetOpcode::G_SSUBSAT:
1761 case TargetOpcode::G_UADDSAT:
1762 case TargetOpcode::G_USUBSAT:
1763 return widenScalarAddSubSat(MI, TypeIdx, WideTy);
Aditya Nandakumarc1061832018-08-22 17:59:18 +00001764 case TargetOpcode::G_CTTZ:
1765 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1766 case TargetOpcode::G_CTLZ:
1767 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1768 case TargetOpcode::G_CTPOP: {
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001769 if (TypeIdx == 0) {
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00001770 Observer.changingInstr(MI);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001771 widenScalarDst(MI, WideTy, 0);
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00001772 Observer.changedInstr(MI);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001773 return Legalized;
1774 }
1775
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001776 Register SrcReg = MI.getOperand(1).getReg();
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00001777
Aditya Nandakumarc1061832018-08-22 17:59:18 +00001778 // First ZEXT the input.
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00001779 auto MIBSrc = MIRBuilder.buildZExt(WideTy, SrcReg);
1780 LLT CurTy = MRI.getType(SrcReg);
Aditya Nandakumarc1061832018-08-22 17:59:18 +00001781 if (MI.getOpcode() == TargetOpcode::G_CTTZ) {
1782 // The count is the same in the larger type except if the original
1783 // value was zero. This can be handled by setting the bit just off
1784 // the top of the original type.
1785 auto TopBit =
1786 APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits());
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00001787 MIBSrc = MIRBuilder.buildOr(
1788 WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit));
Aditya Nandakumarc1061832018-08-22 17:59:18 +00001789 }
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00001790
Aditya Nandakumarc1061832018-08-22 17:59:18 +00001791 // Perform the operation at the larger size.
Aditya Nandakumarcef44a22018-12-11 00:48:50 +00001792 auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, {MIBSrc});
Aditya Nandakumarc1061832018-08-22 17:59:18 +00001793 // This is already the correct result for CTPOP and CTTZs
1794 if (MI.getOpcode() == TargetOpcode::G_CTLZ ||
1795 MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) {
1796 // The correct result is NewOp - (Difference in widety and current ty).
1797 unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits();
Jay Foad28bb43b2020-01-16 12:09:48 +00001798 MIBNewOp = MIRBuilder.buildSub(
1799 WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff));
Aditya Nandakumarc1061832018-08-22 17:59:18 +00001800 }
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00001801
1802 MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp);
1803 MI.eraseFromParent();
Aditya Nandakumarc1061832018-08-22 17:59:18 +00001804 return Legalized;
1805 }
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00001806 case TargetOpcode::G_BSWAP: {
1807 Observer.changingInstr(MI);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001808 Register DstReg = MI.getOperand(0).getReg();
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001809
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001810 Register ShrReg = MRI.createGenericVirtualRegister(WideTy);
1811 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1812 Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy);
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00001813 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1814
1815 MI.getOperand(0).setReg(DstExt);
1816
1817 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1818
1819 LLT Ty = MRI.getType(DstReg);
1820 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
1821 MIRBuilder.buildConstant(ShiftAmtReg, DiffBits);
Jay Foad28bb43b2020-01-16 12:09:48 +00001822 MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg);
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00001823
1824 MIRBuilder.buildTrunc(DstReg, ShrReg);
1825 Observer.changedInstr(MI);
1826 return Legalized;
1827 }
Matt Arsenault5ff310e2019-09-04 20:46:15 +00001828 case TargetOpcode::G_BITREVERSE: {
1829 Observer.changingInstr(MI);
1830
1831 Register DstReg = MI.getOperand(0).getReg();
1832 LLT Ty = MRI.getType(DstReg);
1833 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
1834
1835 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1836 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1837 MI.getOperand(0).setReg(DstExt);
1838 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1839
1840 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits);
1841 auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt);
1842 MIRBuilder.buildTrunc(DstReg, Shift);
1843 Observer.changedInstr(MI);
1844 return Legalized;
1845 }
Dominik Montada55e3a7c2020-04-14 11:25:05 +02001846 case TargetOpcode::G_FREEZE:
1847 Observer.changingInstr(MI);
1848 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1849 widenScalarDst(MI, WideTy);
1850 Observer.changedInstr(MI);
1851 return Legalized;
1852
Tim Northover61c16142016-08-04 21:39:49 +00001853 case TargetOpcode::G_ADD:
1854 case TargetOpcode::G_AND:
1855 case TargetOpcode::G_MUL:
1856 case TargetOpcode::G_OR:
1857 case TargetOpcode::G_XOR:
Justin Bognerddb80ae2017-01-19 07:51:17 +00001858 case TargetOpcode::G_SUB:
Matt Arsenault1cf713662019-02-12 14:54:52 +00001859 // Perform operation at larger width (any extension is fines here, high bits
Tim Northover32335812016-08-04 18:35:11 +00001860 // don't affect the result) and then truncate the result back to the
1861 // original type.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001862 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001863 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1864 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1865 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001866 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00001867 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001868
Roman Tereshin6d266382018-05-09 21:43:30 +00001869 case TargetOpcode::G_SHL:
Matt Arsenault012ecbb2019-05-16 04:08:46 +00001870 Observer.changingInstr(MI);
Matt Arsenault30989e42019-01-22 21:42:11 +00001871
1872 if (TypeIdx == 0) {
1873 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1874 widenScalarDst(MI, WideTy);
1875 } else {
1876 assert(TypeIdx == 1);
1877 // The "number of bits to shift" operand must preserve its value as an
1878 // unsigned integer:
1879 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1880 }
1881
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001882 Observer.changedInstr(MI);
Roman Tereshin6d266382018-05-09 21:43:30 +00001883 return Legalized;
1884
Tim Northover7a753d92016-08-26 17:46:06 +00001885 case TargetOpcode::G_SDIV:
Roman Tereshin27bba442018-05-09 01:43:12 +00001886 case TargetOpcode::G_SREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00001887 case TargetOpcode::G_SMIN:
1888 case TargetOpcode::G_SMAX:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001889 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001890 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
1891 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
1892 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001893 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00001894 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001895
Roman Tereshin6d266382018-05-09 21:43:30 +00001896 case TargetOpcode::G_ASHR:
Matt Arsenault30989e42019-01-22 21:42:11 +00001897 case TargetOpcode::G_LSHR:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001898 Observer.changingInstr(MI);
Matt Arsenault30989e42019-01-22 21:42:11 +00001899
1900 if (TypeIdx == 0) {
1901 unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ?
1902 TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
1903
1904 widenScalarSrc(MI, WideTy, 1, CvtOp);
1905 widenScalarDst(MI, WideTy);
1906 } else {
1907 assert(TypeIdx == 1);
1908 // The "number of bits to shift" operand must preserve its value as an
1909 // unsigned integer:
1910 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1911 }
1912
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001913 Observer.changedInstr(MI);
Roman Tereshin6d266382018-05-09 21:43:30 +00001914 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001915 case TargetOpcode::G_UDIV:
1916 case TargetOpcode::G_UREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00001917 case TargetOpcode::G_UMIN:
1918 case TargetOpcode::G_UMAX:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001919 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001920 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
1921 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
1922 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001923 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001924 return Legalized;
1925
1926 case TargetOpcode::G_SELECT:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001927 Observer.changingInstr(MI);
Petar Avramovic09dff332018-12-25 14:42:30 +00001928 if (TypeIdx == 0) {
1929 // Perform operation at larger width (any extension is fine here, high
1930 // bits don't affect the result) and then truncate the result back to the
1931 // original type.
1932 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
1933 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
1934 widenScalarDst(MI, WideTy);
1935 } else {
Matt Arsenault6d8e1b42019-01-30 02:57:43 +00001936 bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector();
Petar Avramovic09dff332018-12-25 14:42:30 +00001937 // Explicit extension is required here since high bits affect the result.
Matt Arsenault6d8e1b42019-01-30 02:57:43 +00001938 widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false));
Petar Avramovic09dff332018-12-25 14:42:30 +00001939 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001940 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00001941 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001942
Ahmed Bougachab6137062017-01-23 21:10:14 +00001943 case TargetOpcode::G_FPTOSI:
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001944 case TargetOpcode::G_FPTOUI:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001945 Observer.changingInstr(MI);
Matt Arsenaulted85b0c2019-10-01 01:06:48 +00001946
1947 if (TypeIdx == 0)
1948 widenScalarDst(MI, WideTy);
1949 else
1950 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
1951
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001952 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00001953 return Legalized;
Ahmed Bougachad2948232017-01-20 01:37:24 +00001954 case TargetOpcode::G_SITOFP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001955 Observer.changingInstr(MI);
Petar Avramovic68500332020-07-16 16:31:57 +02001956
1957 if (TypeIdx == 0)
1958 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
1959 else
1960 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
1961
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001962 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00001963 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001964 case TargetOpcode::G_UITOFP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001965 Observer.changingInstr(MI);
Petar Avramovic68500332020-07-16 16:31:57 +02001966
1967 if (TypeIdx == 0)
1968 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
1969 else
1970 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
1971
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001972 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001973 return Legalized;
Daniel Sanders5eb9f582018-04-28 18:14:50 +00001974 case TargetOpcode::G_LOAD:
Daniel Sanders5eb9f582018-04-28 18:14:50 +00001975 case TargetOpcode::G_SEXTLOAD:
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001976 case TargetOpcode::G_ZEXTLOAD:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001977 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001978 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001979 Observer.changedInstr(MI);
Tim Northover3c73e362016-08-23 18:20:09 +00001980 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001981
Tim Northover3c73e362016-08-23 18:20:09 +00001982 case TargetOpcode::G_STORE: {
Matt Arsenault92c50012019-01-30 02:04:31 +00001983 if (TypeIdx != 0)
1984 return UnableToLegalize;
1985
1986 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
1987 if (!isPowerOf2_32(Ty.getSizeInBits()))
Tim Northover548feee2017-03-21 22:22:05 +00001988 return UnableToLegalize;
1989
Daniel Sandersd001e0e2018-12-12 23:48:13 +00001990 Observer.changingInstr(MI);
Matt Arsenault92c50012019-01-30 02:04:31 +00001991
1992 unsigned ExtType = Ty.getScalarSizeInBits() == 1 ?
1993 TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT;
1994 widenScalarSrc(MI, WideTy, 0, ExtType);
1995
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00001996 Observer.changedInstr(MI);
Tim Northover3c73e362016-08-23 18:20:09 +00001997 return Legalized;
1998 }
Tim Northoverea904f92016-08-19 22:40:00 +00001999 case TargetOpcode::G_CONSTANT: {
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002000 MachineOperand &SrcMO = MI.getOperand(1);
2001 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
Aditya Nandakumar6da7dbb2019-12-03 10:40:03 -08002002 unsigned ExtOpc = LI.getExtOpcodeForWideningConstant(
2003 MRI.getType(MI.getOperand(0).getReg()));
2004 assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT ||
2005 ExtOpc == TargetOpcode::G_ANYEXT) &&
2006 "Illegal Extend");
2007 const APInt &SrcVal = SrcMO.getCImm()->getValue();
2008 const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT)
2009 ? SrcVal.sext(WideTy.getSizeInBits())
2010 : SrcVal.zext(WideTy.getSizeInBits());
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002011 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002012 SrcMO.setCImm(ConstantInt::get(Ctx, Val));
2013
2014 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002015 Observer.changedInstr(MI);
Tim Northoverea904f92016-08-19 22:40:00 +00002016 return Legalized;
2017 }
Tim Northovera11be042016-08-19 22:40:08 +00002018 case TargetOpcode::G_FCONSTANT: {
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002019 MachineOperand &SrcMO = MI.getOperand(1);
Amara Emerson77a5c962018-01-27 07:07:20 +00002020 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002021 APFloat Val = SrcMO.getFPImm()->getValueAPF();
Amara Emerson77a5c962018-01-27 07:07:20 +00002022 bool LosesInfo;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002023 switch (WideTy.getSizeInBits()) {
2024 case 32:
Matt Arsenault996c6662019-02-12 14:54:54 +00002025 Val.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven,
2026 &LosesInfo);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002027 break;
2028 case 64:
Matt Arsenault996c6662019-02-12 14:54:54 +00002029 Val.convert(APFloat::IEEEdouble(), APFloat::rmNearestTiesToEven,
2030 &LosesInfo);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002031 break;
2032 default:
Matt Arsenault996c6662019-02-12 14:54:54 +00002033 return UnableToLegalize;
Tim Northover6cd4b232016-08-23 21:01:26 +00002034 }
Matt Arsenault996c6662019-02-12 14:54:54 +00002035
2036 assert(!LosesInfo && "extend should always be lossless");
2037
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002038 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002039 SrcMO.setFPImm(ConstantFP::get(Ctx, Val));
2040
2041 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002042 Observer.changedInstr(MI);
Roman Tereshin25cbfe62018-05-08 22:53:09 +00002043 return Legalized;
Roman Tereshin27bba442018-05-09 01:43:12 +00002044 }
Matt Arsenaultbefee402019-01-09 07:34:14 +00002045 case TargetOpcode::G_IMPLICIT_DEF: {
2046 Observer.changingInstr(MI);
2047 widenScalarDst(MI, WideTy);
2048 Observer.changedInstr(MI);
2049 return Legalized;
2050 }
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002051 case TargetOpcode::G_BRCOND:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002052 Observer.changingInstr(MI);
Petar Avramovic5d9b8ee2019-02-14 11:39:53 +00002053 widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002054 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002055 return Legalized;
2056
2057 case TargetOpcode::G_FCMP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002058 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002059 if (TypeIdx == 0)
2060 widenScalarDst(MI, WideTy);
2061 else {
2062 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
2063 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT);
Roman Tereshin27bba442018-05-09 01:43:12 +00002064 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002065 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002066 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002067
2068 case TargetOpcode::G_ICMP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002069 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002070 if (TypeIdx == 0)
2071 widenScalarDst(MI, WideTy);
2072 else {
2073 unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>(
2074 MI.getOperand(1).getPredicate()))
2075 ? TargetOpcode::G_SEXT
2076 : TargetOpcode::G_ZEXT;
2077 widenScalarSrc(MI, WideTy, 2, ExtOpcode);
2078 widenScalarSrc(MI, WideTy, 3, ExtOpcode);
2079 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002080 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002081 return Legalized;
2082
Daniel Sanderse74c5b92019-11-01 13:18:00 -07002083 case TargetOpcode::G_PTR_ADD:
2084 assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD");
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002085 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002086 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002087 Observer.changedInstr(MI);
Tim Northover22d82cf2016-09-15 11:02:19 +00002088 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002089
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002090 case TargetOpcode::G_PHI: {
2091 assert(TypeIdx == 0 && "Expecting only Idx 0");
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002092
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002093 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002094 for (unsigned I = 1; I < MI.getNumOperands(); I += 2) {
2095 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
2096 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
2097 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT);
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002098 }
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002099
2100 MachineBasicBlock &MBB = *MI.getParent();
Amara Emerson9d647212019-09-16 23:46:03 +00002101 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002102 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002103 Observer.changedInstr(MI);
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002104 return Legalized;
2105 }
Matt Arsenault63786292019-01-22 20:38:15 +00002106 case TargetOpcode::G_EXTRACT_VECTOR_ELT: {
2107 if (TypeIdx == 0) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002108 Register VecReg = MI.getOperand(1).getReg();
Matt Arsenault63786292019-01-22 20:38:15 +00002109 LLT VecTy = MRI.getType(VecReg);
2110 Observer.changingInstr(MI);
2111
2112 widenScalarSrc(MI, LLT::vector(VecTy.getNumElements(),
2113 WideTy.getSizeInBits()),
2114 1, TargetOpcode::G_SEXT);
2115
2116 widenScalarDst(MI, WideTy, 0);
2117 Observer.changedInstr(MI);
2118 return Legalized;
2119 }
2120
Amara Emersoncbd86d82018-10-25 14:04:54 +00002121 if (TypeIdx != 2)
2122 return UnableToLegalize;
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002123 Observer.changingInstr(MI);
Matt Arsenault1a276d12019-10-01 15:51:37 -04002124 // TODO: Probably should be zext
Amara Emersoncbd86d82018-10-25 14:04:54 +00002125 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002126 Observer.changedInstr(MI);
Amara Emersoncbd86d82018-10-25 14:04:54 +00002127 return Legalized;
Matt Arsenault63786292019-01-22 20:38:15 +00002128 }
Matt Arsenault1a276d12019-10-01 15:51:37 -04002129 case TargetOpcode::G_INSERT_VECTOR_ELT: {
2130 if (TypeIdx == 1) {
2131 Observer.changingInstr(MI);
2132
2133 Register VecReg = MI.getOperand(1).getReg();
2134 LLT VecTy = MRI.getType(VecReg);
2135 LLT WideVecTy = LLT::vector(VecTy.getNumElements(), WideTy);
2136
2137 widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT);
2138 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2139 widenScalarDst(MI, WideVecTy, 0);
2140 Observer.changedInstr(MI);
2141 return Legalized;
2142 }
2143
2144 if (TypeIdx == 2) {
2145 Observer.changingInstr(MI);
2146 // TODO: Probably should be zext
2147 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT);
2148 Observer.changedInstr(MI);
Matt Arsenaulte4f19d12020-06-16 11:39:44 -04002149 return Legalized;
Matt Arsenault1a276d12019-10-01 15:51:37 -04002150 }
2151
Matt Arsenaulte4f19d12020-06-16 11:39:44 -04002152 return UnableToLegalize;
Matt Arsenault1a276d12019-10-01 15:51:37 -04002153 }
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002154 case TargetOpcode::G_FADD:
2155 case TargetOpcode::G_FMUL:
2156 case TargetOpcode::G_FSUB:
2157 case TargetOpcode::G_FMA:
Matt Arsenaultcf103722019-09-06 20:49:10 +00002158 case TargetOpcode::G_FMAD:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002159 case TargetOpcode::G_FNEG:
2160 case TargetOpcode::G_FABS:
Matt Arsenault9dba67f2019-02-11 17:05:20 +00002161 case TargetOpcode::G_FCANONICALIZE:
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00002162 case TargetOpcode::G_FMINNUM:
2163 case TargetOpcode::G_FMAXNUM:
2164 case TargetOpcode::G_FMINNUM_IEEE:
2165 case TargetOpcode::G_FMAXNUM_IEEE:
2166 case TargetOpcode::G_FMINIMUM:
2167 case TargetOpcode::G_FMAXIMUM:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002168 case TargetOpcode::G_FDIV:
2169 case TargetOpcode::G_FREM:
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002170 case TargetOpcode::G_FCEIL:
Jessica Paquetteebdb0212019-02-11 17:22:58 +00002171 case TargetOpcode::G_FFLOOR:
Jessica Paquette7db82d72019-01-28 18:34:18 +00002172 case TargetOpcode::G_FCOS:
2173 case TargetOpcode::G_FSIN:
Jessica Paquettec49428a2019-01-28 19:53:14 +00002174 case TargetOpcode::G_FLOG10:
Jessica Paquette2d73ecd2019-01-28 21:27:23 +00002175 case TargetOpcode::G_FLOG:
Jessica Paquette0154bd12019-01-30 21:16:04 +00002176 case TargetOpcode::G_FLOG2:
Jessica Paquetted5c69e02019-04-19 23:41:52 +00002177 case TargetOpcode::G_FRINT:
Jessica Paquetteba557672019-04-25 16:44:40 +00002178 case TargetOpcode::G_FNEARBYINT:
Jessica Paquette22457f82019-01-30 21:03:52 +00002179 case TargetOpcode::G_FSQRT:
Jessica Paquette84bedac2019-01-30 23:46:15 +00002180 case TargetOpcode::G_FEXP:
Jessica Paquettee7941212019-04-03 16:58:32 +00002181 case TargetOpcode::G_FEXP2:
Jessica Paquettedfd87f62019-04-19 16:28:08 +00002182 case TargetOpcode::G_FPOW:
Jessica Paquette56342642019-04-23 18:20:44 +00002183 case TargetOpcode::G_INTRINSIC_TRUNC:
Jessica Paquette3cc6d1f2019-04-23 21:11:57 +00002184 case TargetOpcode::G_INTRINSIC_ROUND:
Matt Arsenault0da582d2020-07-19 09:56:15 -04002185 case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002186 assert(TypeIdx == 0);
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002187 Observer.changingInstr(MI);
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002188
2189 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
2190 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT);
2191
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002192 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2193 Observer.changedInstr(MI);
2194 return Legalized;
Matt Arsenault7cd8a022020-07-17 11:01:15 -04002195 case TargetOpcode::G_FPOWI: {
2196 if (TypeIdx != 0)
2197 return UnableToLegalize;
2198 Observer.changingInstr(MI);
2199 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
2200 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2201 Observer.changedInstr(MI);
2202 return Legalized;
2203 }
Matt Arsenaultcbaada62019-02-02 23:29:55 +00002204 case TargetOpcode::G_INTTOPTR:
2205 if (TypeIdx != 1)
2206 return UnableToLegalize;
2207
2208 Observer.changingInstr(MI);
2209 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2210 Observer.changedInstr(MI);
2211 return Legalized;
2212 case TargetOpcode::G_PTRTOINT:
2213 if (TypeIdx != 0)
2214 return UnableToLegalize;
2215
2216 Observer.changingInstr(MI);
2217 widenScalarDst(MI, WideTy, 0);
2218 Observer.changedInstr(MI);
2219 return Legalized;
Matt Arsenaultbd791b52019-07-08 13:48:06 +00002220 case TargetOpcode::G_BUILD_VECTOR: {
2221 Observer.changingInstr(MI);
2222
2223 const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType();
2224 for (int I = 1, E = MI.getNumOperands(); I != E; ++I)
2225 widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT);
2226
2227 // Avoid changing the result vector type if the source element type was
2228 // requested.
2229 if (TypeIdx == 1) {
Matt Arsenaulta679f272020-07-19 12:29:48 -04002230 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BUILD_VECTOR_TRUNC));
Matt Arsenaultbd791b52019-07-08 13:48:06 +00002231 } else {
2232 widenScalarDst(MI, WideTy, 0);
2233 }
2234
2235 Observer.changedInstr(MI);
2236 return Legalized;
2237 }
Daniel Sanderse9a57c22019-08-09 21:11:20 +00002238 case TargetOpcode::G_SEXT_INREG:
2239 if (TypeIdx != 0)
2240 return UnableToLegalize;
2241
2242 Observer.changingInstr(MI);
2243 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2244 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC);
2245 Observer.changedInstr(MI);
2246 return Legalized;
Matt Arsenaultef3e83122020-05-23 18:10:34 -04002247 case TargetOpcode::G_PTRMASK: {
2248 if (TypeIdx != 1)
2249 return UnableToLegalize;
2250 Observer.changingInstr(MI);
2251 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2252 Observer.changedInstr(MI);
2253 return Legalized;
2254 }
Tim Northover32335812016-08-04 18:35:11 +00002255 }
Tim Northover33b07d62016-07-22 20:03:43 +00002256}
2257
Matt Arsenault936483f2020-01-09 21:53:28 -05002258static void getUnmergePieces(SmallVectorImpl<Register> &Pieces,
2259 MachineIRBuilder &B, Register Src, LLT Ty) {
2260 auto Unmerge = B.buildUnmerge(Ty, Src);
2261 for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I)
2262 Pieces.push_back(Unmerge.getReg(I));
2263}
2264
2265LegalizerHelper::LegalizeResult
2266LegalizerHelper::lowerBitcast(MachineInstr &MI) {
2267 Register Dst = MI.getOperand(0).getReg();
2268 Register Src = MI.getOperand(1).getReg();
2269 LLT DstTy = MRI.getType(Dst);
2270 LLT SrcTy = MRI.getType(Src);
2271
Matt Arsenault33e90862020-06-09 11:19:12 -04002272 if (SrcTy.isVector()) {
2273 LLT SrcEltTy = SrcTy.getElementType();
Matt Arsenault936483f2020-01-09 21:53:28 -05002274 SmallVector<Register, 8> SrcRegs;
Matt Arsenault33e90862020-06-09 11:19:12 -04002275
2276 if (DstTy.isVector()) {
2277 int NumDstElt = DstTy.getNumElements();
2278 int NumSrcElt = SrcTy.getNumElements();
2279
2280 LLT DstEltTy = DstTy.getElementType();
2281 LLT DstCastTy = DstEltTy; // Intermediate bitcast result type
2282 LLT SrcPartTy = SrcEltTy; // Original unmerge result type.
2283
2284 // If there's an element size mismatch, insert intermediate casts to match
2285 // the result element type.
2286 if (NumSrcElt < NumDstElt) { // Source element type is larger.
2287 // %1:_(<4 x s8>) = G_BITCAST %0:_(<2 x s16>)
2288 //
2289 // =>
2290 //
2291 // %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0
2292 // %3:_(<2 x s8>) = G_BITCAST %2
2293 // %4:_(<2 x s8>) = G_BITCAST %3
2294 // %1:_(<4 x s16>) = G_CONCAT_VECTORS %3, %4
2295 DstCastTy = LLT::vector(NumDstElt / NumSrcElt, DstEltTy);
2296 SrcPartTy = SrcEltTy;
2297 } else if (NumSrcElt > NumDstElt) { // Source element type is smaller.
2298 //
2299 // %1:_(<2 x s16>) = G_BITCAST %0:_(<4 x s8>)
2300 //
2301 // =>
2302 //
2303 // %2:_(<2 x s8>), %3:_(<2 x s8>) = G_UNMERGE_VALUES %0
2304 // %3:_(s16) = G_BITCAST %2
2305 // %4:_(s16) = G_BITCAST %3
2306 // %1:_(<2 x s16>) = G_BUILD_VECTOR %3, %4
2307 SrcPartTy = LLT::vector(NumSrcElt / NumDstElt, SrcEltTy);
2308 DstCastTy = DstEltTy;
2309 }
2310
2311 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcPartTy);
2312 for (Register &SrcReg : SrcRegs)
2313 SrcReg = MIRBuilder.buildBitcast(DstCastTy, SrcReg).getReg(0);
2314 } else
2315 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcEltTy);
2316
Matt Arsenault936483f2020-01-09 21:53:28 -05002317 MIRBuilder.buildMerge(Dst, SrcRegs);
2318 MI.eraseFromParent();
2319 return Legalized;
2320 }
2321
Matt Arsenault33e90862020-06-09 11:19:12 -04002322 if (DstTy.isVector()) {
Matt Arsenault936483f2020-01-09 21:53:28 -05002323 SmallVector<Register, 8> SrcRegs;
2324 getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType());
2325 MIRBuilder.buildMerge(Dst, SrcRegs);
2326 MI.eraseFromParent();
2327 return Legalized;
2328 }
2329
2330 return UnableToLegalize;
2331}
2332
Matt Arsenault212570a2020-06-15 11:54:49 -04002333/// Perform a G_EXTRACT_VECTOR_ELT in a different sized vector element. If this
2334/// is casting to a vector with a smaller element size, perform multiple element
2335/// extracts and merge the results. If this is coercing to a vector with larger
2336/// elements, index the bitcasted vector and extract the target element with bit
2337/// operations. This is intended to force the indexing in the native register
2338/// size for architectures that can dynamically index the register file.
2339LegalizerHelper::LegalizeResult
2340LegalizerHelper::bitcastExtractVectorElt(MachineInstr &MI, unsigned TypeIdx,
2341 LLT CastTy) {
2342 if (TypeIdx != 1)
2343 return UnableToLegalize;
2344
2345 Register Dst = MI.getOperand(0).getReg();
2346 Register SrcVec = MI.getOperand(1).getReg();
2347 Register Idx = MI.getOperand(2).getReg();
2348 LLT SrcVecTy = MRI.getType(SrcVec);
2349 LLT IdxTy = MRI.getType(Idx);
2350
2351 LLT SrcEltTy = SrcVecTy.getElementType();
2352 unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1;
2353 unsigned OldNumElts = SrcVecTy.getNumElements();
2354
2355 LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy;
2356 Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0);
2357
2358 const unsigned NewEltSize = NewEltTy.getSizeInBits();
2359 const unsigned OldEltSize = SrcEltTy.getSizeInBits();
2360 if (NewNumElts > OldNumElts) {
2361 // Decreasing the vector element size
2362 //
2363 // e.g. i64 = extract_vector_elt x:v2i64, y:i32
2364 // =>
2365 // v4i32:castx = bitcast x:v2i64
2366 //
2367 // i64 = bitcast
2368 // (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))),
2369 // (i32 (extract_vector_elt castx, (2 * y + 1)))
2370 //
2371 if (NewNumElts % OldNumElts != 0)
2372 return UnableToLegalize;
2373
2374 // Type of the intermediate result vector.
2375 const unsigned NewEltsPerOldElt = NewNumElts / OldNumElts;
2376 LLT MidTy = LLT::scalarOrVector(NewEltsPerOldElt, NewEltTy);
2377
2378 auto NewEltsPerOldEltK = MIRBuilder.buildConstant(IdxTy, NewEltsPerOldElt);
2379
2380 SmallVector<Register, 8> NewOps(NewEltsPerOldElt);
2381 auto NewBaseIdx = MIRBuilder.buildMul(IdxTy, Idx, NewEltsPerOldEltK);
2382
2383 for (unsigned I = 0; I < NewEltsPerOldElt; ++I) {
2384 auto IdxOffset = MIRBuilder.buildConstant(IdxTy, I);
2385 auto TmpIdx = MIRBuilder.buildAdd(IdxTy, NewBaseIdx, IdxOffset);
2386 auto Elt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, TmpIdx);
2387 NewOps[I] = Elt.getReg(0);
2388 }
2389
2390 auto NewVec = MIRBuilder.buildBuildVector(MidTy, NewOps);
2391 MIRBuilder.buildBitcast(Dst, NewVec);
2392 MI.eraseFromParent();
2393 return Legalized;
2394 }
2395
2396 if (NewNumElts < OldNumElts) {
2397 if (NewEltSize % OldEltSize != 0)
2398 return UnableToLegalize;
2399
2400 // This only depends on powers of 2 because we use bit tricks to figure out
2401 // the bit offset we need to shift to get the target element. A general
2402 // expansion could emit division/multiply.
2403 if (!isPowerOf2_32(NewEltSize / OldEltSize))
2404 return UnableToLegalize;
2405
2406 // Increasing the vector element size.
2407 // %elt:_(small_elt) = G_EXTRACT_VECTOR_ELT %vec:_(<N x small_elt>), %idx
2408 //
2409 // =>
2410 //
2411 // %cast = G_BITCAST %vec
2412 // %scaled_idx = G_LSHR %idx, Log2(DstEltSize / SrcEltSize)
2413 // %wide_elt = G_EXTRACT_VECTOR_ELT %cast, %scaled_idx
2414 // %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize))
2415 // %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize)
2416 // %elt_bits = G_LSHR %wide_elt, %offset_bits
2417 // %elt = G_TRUNC %elt_bits
2418
2419 const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
2420 auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio);
2421
2422 // Divide to get the index in the wider element type.
2423 auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio);
2424
2425 Register WideElt = CastVec;
2426 if (CastTy.isVector()) {
2427 WideElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec,
2428 ScaledIdx).getReg(0);
2429 }
2430
2431 // Now figure out the amount we need to shift to get the target bits.
2432 auto OffsetMask = MIRBuilder.buildConstant(
2433 IdxTy, ~(APInt::getAllOnesValue(IdxTy.getSizeInBits()) << Log2EltRatio));
2434 auto OffsetIdx = MIRBuilder.buildAnd(IdxTy, Idx, OffsetMask);
2435 auto OffsetBits = MIRBuilder.buildShl(
2436 IdxTy, OffsetIdx,
2437 MIRBuilder.buildConstant(IdxTy, Log2_32(OldEltSize)));
2438
2439 // Shift the wide element to get the target element.
2440 auto ExtractedBits = MIRBuilder.buildLShr(NewEltTy, WideElt, OffsetBits);
2441 MIRBuilder.buildTrunc(Dst, ExtractedBits);
2442 MI.eraseFromParent();
2443 return Legalized;
2444 }
2445
2446 return UnableToLegalize;
2447}
2448
Tim Northover69fa84a2016-10-14 22:18:18 +00002449LegalizerHelper::LegalizeResult
Matt Arsenault39c55ce2020-02-13 15:52:32 -05002450LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) {
Matt Arsenault39c55ce2020-02-13 15:52:32 -05002451 switch (MI.getOpcode()) {
2452 case TargetOpcode::G_LOAD: {
2453 if (TypeIdx != 0)
2454 return UnableToLegalize;
2455
2456 Observer.changingInstr(MI);
2457 bitcastDst(MI, CastTy, 0);
2458 Observer.changedInstr(MI);
2459 return Legalized;
2460 }
2461 case TargetOpcode::G_STORE: {
2462 if (TypeIdx != 0)
2463 return UnableToLegalize;
2464
2465 Observer.changingInstr(MI);
2466 bitcastSrc(MI, CastTy, 0);
2467 Observer.changedInstr(MI);
2468 return Legalized;
2469 }
2470 case TargetOpcode::G_SELECT: {
2471 if (TypeIdx != 0)
2472 return UnableToLegalize;
2473
2474 if (MRI.getType(MI.getOperand(1).getReg()).isVector()) {
2475 LLVM_DEBUG(
2476 dbgs() << "bitcast action not implemented for vector select\n");
2477 return UnableToLegalize;
2478 }
2479
2480 Observer.changingInstr(MI);
2481 bitcastSrc(MI, CastTy, 2);
2482 bitcastSrc(MI, CastTy, 3);
2483 bitcastDst(MI, CastTy, 0);
2484 Observer.changedInstr(MI);
2485 return Legalized;
2486 }
2487 case TargetOpcode::G_AND:
2488 case TargetOpcode::G_OR:
2489 case TargetOpcode::G_XOR: {
2490 Observer.changingInstr(MI);
2491 bitcastSrc(MI, CastTy, 1);
2492 bitcastSrc(MI, CastTy, 2);
2493 bitcastDst(MI, CastTy, 0);
2494 Observer.changedInstr(MI);
2495 return Legalized;
2496 }
Matt Arsenault212570a2020-06-15 11:54:49 -04002497 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
2498 return bitcastExtractVectorElt(MI, TypeIdx, CastTy);
Matt Arsenault39c55ce2020-02-13 15:52:32 -05002499 default:
2500 return UnableToLegalize;
2501 }
2502}
2503
Matt Arsenault0da582d2020-07-19 09:56:15 -04002504// Legalize an instruction by changing the opcode in place.
2505void LegalizerHelper::changeOpcode(MachineInstr &MI, unsigned NewOpcode) {
2506 Observer.changingInstr(MI);
2507 MI.setDesc(MIRBuilder.getTII().get(NewOpcode));
2508 Observer.changedInstr(MI);
2509}
2510
Matt Arsenault39c55ce2020-02-13 15:52:32 -05002511LegalizerHelper::LegalizeResult
Tim Northover69fa84a2016-10-14 22:18:18 +00002512LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
Tim Northovercecee562016-08-26 17:46:13 +00002513 using namespace TargetOpcode;
Tim Northovercecee562016-08-26 17:46:13 +00002514
2515 switch(MI.getOpcode()) {
2516 default:
2517 return UnableToLegalize;
Matt Arsenault936483f2020-01-09 21:53:28 -05002518 case TargetOpcode::G_BITCAST:
2519 return lowerBitcast(MI);
Tim Northovercecee562016-08-26 17:46:13 +00002520 case TargetOpcode::G_SREM:
2521 case TargetOpcode::G_UREM: {
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05002522 auto Quot =
2523 MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty},
2524 {MI.getOperand(1), MI.getOperand(2)});
Tim Northovercecee562016-08-26 17:46:13 +00002525
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05002526 auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2));
2527 MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod);
Tim Northovercecee562016-08-26 17:46:13 +00002528 MI.eraseFromParent();
2529 return Legalized;
2530 }
Matt Arsenault34ed76e2019-10-16 20:46:32 +00002531 case TargetOpcode::G_SADDO:
2532 case TargetOpcode::G_SSUBO:
2533 return lowerSADDO_SSUBO(MI);
Tim Northover0a9b2792017-02-08 21:22:15 +00002534 case TargetOpcode::G_SMULO:
2535 case TargetOpcode::G_UMULO: {
2536 // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
2537 // result.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002538 Register Res = MI.getOperand(0).getReg();
2539 Register Overflow = MI.getOperand(1).getReg();
2540 Register LHS = MI.getOperand(2).getReg();
2541 Register RHS = MI.getOperand(3).getReg();
Tim Northover0a9b2792017-02-08 21:22:15 +00002542
Tim Northover0a9b2792017-02-08 21:22:15 +00002543 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
2544 ? TargetOpcode::G_SMULH
2545 : TargetOpcode::G_UMULH;
2546
Jay Foadf465b1a2020-01-16 14:46:36 +00002547 Observer.changingInstr(MI);
2548 const auto &TII = MIRBuilder.getTII();
2549 MI.setDesc(TII.get(TargetOpcode::G_MUL));
2550 MI.RemoveOperand(1);
2551 Observer.changedInstr(MI);
2552
2553 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
2554
2555 auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS});
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05002556 auto Zero = MIRBuilder.buildConstant(Ty, 0);
Amara Emerson9de62132018-01-03 04:56:56 +00002557
2558 // For *signed* multiply, overflow is detected by checking:
2559 // (hi != (lo >> bitwidth-1))
2560 if (Opcode == TargetOpcode::G_SMULH) {
Jay Foadf465b1a2020-01-16 14:46:36 +00002561 auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1);
2562 auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt);
Amara Emerson9de62132018-01-03 04:56:56 +00002563 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted);
2564 } else {
2565 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
2566 }
Tim Northover0a9b2792017-02-08 21:22:15 +00002567 return Legalized;
2568 }
Volkan Keles5698b2a2017-03-08 18:09:14 +00002569 case TargetOpcode::G_FNEG: {
2570 // TODO: Handle vector types once we are able to
2571 // represent them.
2572 if (Ty.isVector())
2573 return UnableToLegalize;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002574 Register Res = MI.getOperand(0).getReg();
Matthias Braunf1caa282017-12-15 22:22:58 +00002575 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
Konstantin Schwarz76986bd2020-02-06 10:01:57 -08002576 Type *ZeroTy = getFloatTypeForLLT(Ctx, Ty);
2577 if (!ZeroTy)
2578 return UnableToLegalize;
Volkan Keles5698b2a2017-03-08 18:09:14 +00002579 ConstantFP &ZeroForNegation =
2580 *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy));
Volkan Keles02bb1742018-02-14 19:58:36 +00002581 auto Zero = MIRBuilder.buildFConstant(Ty, ZeroForNegation);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002582 Register SubByReg = MI.getOperand(1).getReg();
Jay Foadb482e1b2020-01-23 11:51:35 +00002583 Register ZeroReg = Zero.getReg(0);
Jay Foad28bb43b2020-01-16 12:09:48 +00002584 MIRBuilder.buildFSub(Res, ZeroReg, SubByReg, MI.getFlags());
Volkan Keles5698b2a2017-03-08 18:09:14 +00002585 MI.eraseFromParent();
2586 return Legalized;
2587 }
Volkan Keles225921a2017-03-10 21:25:09 +00002588 case TargetOpcode::G_FSUB: {
2589 // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)).
2590 // First, check if G_FNEG is marked as Lower. If so, we may
2591 // end up with an infinite loop as G_FSUB is used to legalize G_FNEG.
Daniel Sanders9ade5592018-01-29 17:37:29 +00002592 if (LI.getAction({G_FNEG, {Ty}}).Action == Lower)
Volkan Keles225921a2017-03-10 21:25:09 +00002593 return UnableToLegalize;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002594 Register Res = MI.getOperand(0).getReg();
2595 Register LHS = MI.getOperand(1).getReg();
2596 Register RHS = MI.getOperand(2).getReg();
2597 Register Neg = MRI.createGenericVirtualRegister(Ty);
Jay Foad28bb43b2020-01-16 12:09:48 +00002598 MIRBuilder.buildFNeg(Neg, RHS);
2599 MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags());
Volkan Keles225921a2017-03-10 21:25:09 +00002600 MI.eraseFromParent();
2601 return Legalized;
2602 }
Matt Arsenault4d339182019-09-13 00:44:35 +00002603 case TargetOpcode::G_FMAD:
2604 return lowerFMad(MI);
Matt Arsenault19a03502020-03-14 14:52:48 -04002605 case TargetOpcode::G_FFLOOR:
2606 return lowerFFloor(MI);
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05002607 case TargetOpcode::G_INTRINSIC_ROUND:
2608 return lowerIntrinsicRound(MI);
Matt Arsenault0da582d2020-07-19 09:56:15 -04002609 case TargetOpcode::G_INTRINSIC_ROUNDEVEN: {
2610 // Since round even is the assumed rounding mode for unconstrained FP
2611 // operations, rint and roundeven are the same operation.
2612 changeOpcode(MI, TargetOpcode::G_FRINT);
2613 return Legalized;
2614 }
Daniel Sandersaef1dfc2017-11-30 20:11:42 +00002615 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002616 Register OldValRes = MI.getOperand(0).getReg();
2617 Register SuccessRes = MI.getOperand(1).getReg();
2618 Register Addr = MI.getOperand(2).getReg();
2619 Register CmpVal = MI.getOperand(3).getReg();
2620 Register NewVal = MI.getOperand(4).getReg();
Daniel Sandersaef1dfc2017-11-30 20:11:42 +00002621 MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal,
2622 **MI.memoperands_begin());
2623 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal);
2624 MI.eraseFromParent();
2625 return Legalized;
2626 }
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002627 case TargetOpcode::G_LOAD:
2628 case TargetOpcode::G_SEXTLOAD:
2629 case TargetOpcode::G_ZEXTLOAD: {
2630 // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002631 Register DstReg = MI.getOperand(0).getReg();
2632 Register PtrReg = MI.getOperand(1).getReg();
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002633 LLT DstTy = MRI.getType(DstReg);
2634 auto &MMO = **MI.memoperands_begin();
2635
Amara Emersonc8351642019-08-02 23:44:24 +00002636 if (DstTy.getSizeInBits() == MMO.getSizeInBits()) {
2637 if (MI.getOpcode() == TargetOpcode::G_LOAD) {
2638 // This load needs splitting into power of 2 sized loads.
2639 if (DstTy.isVector())
Daniel Sanders2de9d4a2018-04-30 17:20:01 +00002640 return UnableToLegalize;
Amara Emersonc8351642019-08-02 23:44:24 +00002641 if (isPowerOf2_32(DstTy.getSizeInBits()))
2642 return UnableToLegalize; // Don't know what we're being asked to do.
2643
2644 // Our strategy here is to generate anyextending loads for the smaller
2645 // types up to next power-2 result type, and then combine the two larger
2646 // result values together, before truncating back down to the non-pow-2
2647 // type.
2648 // E.g. v1 = i24 load =>
Amara Emersonac8a12c2020-02-06 14:35:15 -08002649 // v2 = i32 zextload (2 byte)
Amara Emersonc8351642019-08-02 23:44:24 +00002650 // v3 = i32 load (1 byte)
2651 // v4 = i32 shl v3, 16
2652 // v5 = i32 or v4, v2
2653 // v1 = i24 trunc v5
2654 // By doing this we generate the correct truncate which should get
2655 // combined away as an artifact with a matching extend.
2656 uint64_t LargeSplitSize = PowerOf2Floor(DstTy.getSizeInBits());
2657 uint64_t SmallSplitSize = DstTy.getSizeInBits() - LargeSplitSize;
2658
2659 MachineFunction &MF = MIRBuilder.getMF();
2660 MachineMemOperand *LargeMMO =
2661 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
2662 MachineMemOperand *SmallMMO = MF.getMachineMemOperand(
2663 &MMO, LargeSplitSize / 8, SmallSplitSize / 8);
2664
2665 LLT PtrTy = MRI.getType(PtrReg);
2666 unsigned AnyExtSize = NextPowerOf2(DstTy.getSizeInBits());
2667 LLT AnyExtTy = LLT::scalar(AnyExtSize);
2668 Register LargeLdReg = MRI.createGenericVirtualRegister(AnyExtTy);
2669 Register SmallLdReg = MRI.createGenericVirtualRegister(AnyExtTy);
Amara Emersonac8a12c2020-02-06 14:35:15 -08002670 auto LargeLoad = MIRBuilder.buildLoadInstr(
2671 TargetOpcode::G_ZEXTLOAD, LargeLdReg, PtrReg, *LargeMMO);
Amara Emersonc8351642019-08-02 23:44:24 +00002672
Dominik Montada9965b122020-01-27 09:35:59 -05002673 auto OffsetCst = MIRBuilder.buildConstant(
2674 LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
Daniel Sanderse74c5b92019-11-01 13:18:00 -07002675 Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
2676 auto SmallPtr =
2677 MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0));
Amara Emersonc8351642019-08-02 23:44:24 +00002678 auto SmallLoad = MIRBuilder.buildLoad(SmallLdReg, SmallPtr.getReg(0),
2679 *SmallMMO);
2680
2681 auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize);
2682 auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt);
2683 auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad);
2684 MIRBuilder.buildTrunc(DstReg, {Or.getReg(0)});
2685 MI.eraseFromParent();
2686 return Legalized;
2687 }
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002688 MIRBuilder.buildLoad(DstReg, PtrReg, MMO);
2689 MI.eraseFromParent();
2690 return Legalized;
2691 }
2692
2693 if (DstTy.isScalar()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002694 Register TmpReg =
Amara Emersond51adf02019-04-17 22:21:05 +00002695 MRI.createGenericVirtualRegister(LLT::scalar(MMO.getSizeInBits()));
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002696 MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
2697 switch (MI.getOpcode()) {
2698 default:
2699 llvm_unreachable("Unexpected opcode");
2700 case TargetOpcode::G_LOAD:
Amara Emerson28f5ad52019-12-04 17:01:07 -08002701 MIRBuilder.buildExtOrTrunc(TargetOpcode::G_ANYEXT, DstReg, TmpReg);
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002702 break;
2703 case TargetOpcode::G_SEXTLOAD:
2704 MIRBuilder.buildSExt(DstReg, TmpReg);
2705 break;
2706 case TargetOpcode::G_ZEXTLOAD:
2707 MIRBuilder.buildZExt(DstReg, TmpReg);
2708 break;
2709 }
2710 MI.eraseFromParent();
2711 return Legalized;
2712 }
2713
2714 return UnableToLegalize;
2715 }
Amara Emersonc8351642019-08-02 23:44:24 +00002716 case TargetOpcode::G_STORE: {
2717 // Lower a non-power of 2 store into multiple pow-2 stores.
2718 // E.g. split an i24 store into an i16 store + i8 store.
2719 // We do this by first extending the stored value to the next largest power
2720 // of 2 type, and then using truncating stores to store the components.
2721 // By doing this, likewise with G_LOAD, generate an extend that can be
2722 // artifact-combined away instead of leaving behind extracts.
2723 Register SrcReg = MI.getOperand(0).getReg();
2724 Register PtrReg = MI.getOperand(1).getReg();
2725 LLT SrcTy = MRI.getType(SrcReg);
2726 MachineMemOperand &MMO = **MI.memoperands_begin();
2727 if (SrcTy.getSizeInBits() != MMO.getSizeInBits())
2728 return UnableToLegalize;
2729 if (SrcTy.isVector())
2730 return UnableToLegalize;
2731 if (isPowerOf2_32(SrcTy.getSizeInBits()))
2732 return UnableToLegalize; // Don't know what we're being asked to do.
2733
2734 // Extend to the next pow-2.
2735 const LLT ExtendTy = LLT::scalar(NextPowerOf2(SrcTy.getSizeInBits()));
2736 auto ExtVal = MIRBuilder.buildAnyExt(ExtendTy, SrcReg);
2737
2738 // Obtain the smaller value by shifting away the larger value.
2739 uint64_t LargeSplitSize = PowerOf2Floor(SrcTy.getSizeInBits());
2740 uint64_t SmallSplitSize = SrcTy.getSizeInBits() - LargeSplitSize;
2741 auto ShiftAmt = MIRBuilder.buildConstant(ExtendTy, LargeSplitSize);
2742 auto SmallVal = MIRBuilder.buildLShr(ExtendTy, ExtVal, ShiftAmt);
2743
Daniel Sanderse74c5b92019-11-01 13:18:00 -07002744 // Generate the PtrAdd and truncating stores.
Amara Emersonc8351642019-08-02 23:44:24 +00002745 LLT PtrTy = MRI.getType(PtrReg);
Dominik Montadadc141af2020-01-30 08:25:10 -05002746 auto OffsetCst = MIRBuilder.buildConstant(
2747 LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
Daniel Sanderse74c5b92019-11-01 13:18:00 -07002748 Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
2749 auto SmallPtr =
2750 MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst.getReg(0));
Amara Emersonc8351642019-08-02 23:44:24 +00002751
2752 MachineFunction &MF = MIRBuilder.getMF();
2753 MachineMemOperand *LargeMMO =
2754 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
2755 MachineMemOperand *SmallMMO =
2756 MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8);
2757 MIRBuilder.buildStore(ExtVal.getReg(0), PtrReg, *LargeMMO);
2758 MIRBuilder.buildStore(SmallVal.getReg(0), SmallPtr.getReg(0), *SmallMMO);
2759 MI.eraseFromParent();
2760 return Legalized;
2761 }
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00002762 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
2763 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
2764 case TargetOpcode::G_CTLZ:
2765 case TargetOpcode::G_CTTZ:
2766 case TargetOpcode::G_CTPOP:
2767 return lowerBitCount(MI, TypeIdx, Ty);
Petar Avramovicbd395692019-02-26 17:22:42 +00002768 case G_UADDO: {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002769 Register Res = MI.getOperand(0).getReg();
2770 Register CarryOut = MI.getOperand(1).getReg();
2771 Register LHS = MI.getOperand(2).getReg();
2772 Register RHS = MI.getOperand(3).getReg();
Petar Avramovicbd395692019-02-26 17:22:42 +00002773
2774 MIRBuilder.buildAdd(Res, LHS, RHS);
2775 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS);
2776
2777 MI.eraseFromParent();
2778 return Legalized;
2779 }
Petar Avramovicb8276f22018-12-17 12:31:07 +00002780 case G_UADDE: {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002781 Register Res = MI.getOperand(0).getReg();
2782 Register CarryOut = MI.getOperand(1).getReg();
2783 Register LHS = MI.getOperand(2).getReg();
2784 Register RHS = MI.getOperand(3).getReg();
2785 Register CarryIn = MI.getOperand(4).getReg();
Matt Arsenault6fc0d002020-02-26 17:21:10 -05002786 LLT Ty = MRI.getType(Res);
Petar Avramovicb8276f22018-12-17 12:31:07 +00002787
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05002788 auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS);
2789 auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn);
Petar Avramovicb8276f22018-12-17 12:31:07 +00002790 MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn);
2791 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS);
2792
2793 MI.eraseFromParent();
2794 return Legalized;
2795 }
Petar Avramovic7cecadb2019-01-28 12:10:17 +00002796 case G_USUBO: {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002797 Register Res = MI.getOperand(0).getReg();
2798 Register BorrowOut = MI.getOperand(1).getReg();
2799 Register LHS = MI.getOperand(2).getReg();
2800 Register RHS = MI.getOperand(3).getReg();
Petar Avramovic7cecadb2019-01-28 12:10:17 +00002801
2802 MIRBuilder.buildSub(Res, LHS, RHS);
2803 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS);
2804
2805 MI.eraseFromParent();
2806 return Legalized;
2807 }
2808 case G_USUBE: {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002809 Register Res = MI.getOperand(0).getReg();
2810 Register BorrowOut = MI.getOperand(1).getReg();
2811 Register LHS = MI.getOperand(2).getReg();
2812 Register RHS = MI.getOperand(3).getReg();
2813 Register BorrowIn = MI.getOperand(4).getReg();
Matt Arsenault6fc0d002020-02-26 17:21:10 -05002814 const LLT CondTy = MRI.getType(BorrowOut);
2815 const LLT Ty = MRI.getType(Res);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00002816
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05002817 auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS);
2818 auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00002819 MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn);
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05002820
Matt Arsenault6fc0d002020-02-26 17:21:10 -05002821 auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS);
2822 auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00002823 MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS);
2824
2825 MI.eraseFromParent();
2826 return Legalized;
2827 }
Matt Arsenault02b5ca82019-05-17 23:05:13 +00002828 case G_UITOFP:
2829 return lowerUITOFP(MI, TypeIdx, Ty);
2830 case G_SITOFP:
2831 return lowerSITOFP(MI, TypeIdx, Ty);
Petar Avramovic6412b562019-08-30 05:44:02 +00002832 case G_FPTOUI:
2833 return lowerFPTOUI(MI, TypeIdx, Ty);
Matt Arsenaultea956682020-01-04 17:09:48 -05002834 case G_FPTOSI:
2835 return lowerFPTOSI(MI);
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05002836 case G_FPTRUNC:
2837 return lowerFPTRUNC(MI, TypeIdx, Ty);
Matt Arsenault7cd8a022020-07-17 11:01:15 -04002838 case G_FPOWI:
2839 return lowerFPOWI(MI);
Matt Arsenault6f74f552019-07-01 17:18:03 +00002840 case G_SMIN:
2841 case G_SMAX:
2842 case G_UMIN:
2843 case G_UMAX:
2844 return lowerMinMax(MI, TypeIdx, Ty);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00002845 case G_FCOPYSIGN:
2846 return lowerFCopySign(MI, TypeIdx, Ty);
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00002847 case G_FMINNUM:
2848 case G_FMAXNUM:
2849 return lowerFMinNumMaxNum(MI);
Matt Arsenault69999602020-03-29 15:51:54 -04002850 case G_MERGE_VALUES:
2851 return lowerMergeValues(MI);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00002852 case G_UNMERGE_VALUES:
2853 return lowerUnmergeValues(MI);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00002854 case TargetOpcode::G_SEXT_INREG: {
2855 assert(MI.getOperand(2).isImm() && "Expected immediate");
2856 int64_t SizeInBits = MI.getOperand(2).getImm();
2857
2858 Register DstReg = MI.getOperand(0).getReg();
2859 Register SrcReg = MI.getOperand(1).getReg();
2860 LLT DstTy = MRI.getType(DstReg);
2861 Register TmpRes = MRI.createGenericVirtualRegister(DstTy);
2862
2863 auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits);
Jay Foad63f73542020-01-16 12:37:00 +00002864 MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0));
2865 MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00002866 MI.eraseFromParent();
2867 return Legalized;
2868 }
Matt Arsenault0b7de792020-07-26 21:25:10 -04002869 case G_EXTRACT_VECTOR_ELT:
2870 return lowerExtractVectorElt(MI);
Matt Arsenault690645b2019-08-13 16:09:07 +00002871 case G_SHUFFLE_VECTOR:
2872 return lowerShuffleVector(MI);
Amara Emersone20b91c2019-08-27 19:54:27 +00002873 case G_DYN_STACKALLOC:
2874 return lowerDynStackAlloc(MI);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00002875 case G_EXTRACT:
2876 return lowerExtract(MI);
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00002877 case G_INSERT:
2878 return lowerInsert(MI);
Petar Avramovic94a24e72019-12-30 11:13:22 +01002879 case G_BSWAP:
2880 return lowerBswap(MI);
Petar Avramovic98f72a52019-12-30 18:06:29 +01002881 case G_BITREVERSE:
2882 return lowerBitreverse(MI);
Matt Arsenault0ea3c722019-12-27 19:26:51 -05002883 case G_READ_REGISTER:
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05002884 case G_WRITE_REGISTER:
2885 return lowerReadWriteRegister(MI);
Jay Foadb35833b2020-07-12 14:18:45 -04002886 case G_UADDSAT:
2887 case G_USUBSAT: {
2888 // Try to make a reasonable guess about which lowering strategy to use. The
2889 // target can override this with custom lowering and calling the
2890 // implementation functions.
2891 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
2892 if (LI.isLegalOrCustom({G_UMIN, Ty}))
2893 return lowerAddSubSatToMinMax(MI);
2894 return lowerAddSubSatToAddoSubo(MI);
2895 }
2896 case G_SADDSAT:
2897 case G_SSUBSAT: {
2898 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
2899
2900 // FIXME: It would probably make more sense to see if G_SADDO is preferred,
2901 // since it's a shorter expansion. However, we would need to figure out the
2902 // preferred boolean type for the carry out for the query.
2903 if (LI.isLegalOrCustom({G_SMIN, Ty}) && LI.isLegalOrCustom({G_SMAX, Ty}))
2904 return lowerAddSubSatToMinMax(MI);
2905 return lowerAddSubSatToAddoSubo(MI);
2906 }
Tim Northovercecee562016-08-26 17:46:13 +00002907 }
2908}
2909
Matt Arsenault0b7de792020-07-26 21:25:10 -04002910Align LegalizerHelper::getStackTemporaryAlignment(LLT Ty,
2911 Align MinAlign) const {
2912 // FIXME: We're missing a way to go back from LLT to llvm::Type to query the
2913 // datalayout for the preferred alignment. Also there should be a target hook
2914 // for this to allow targets to reduce the alignment and ignore the
2915 // datalayout. e.g. AMDGPU should always use a 4-byte alignment, regardless of
2916 // the type.
2917 return std::max(Align(PowerOf2Ceil(Ty.getSizeInBytes())), MinAlign);
2918}
2919
2920MachineInstrBuilder
2921LegalizerHelper::createStackTemporary(TypeSize Bytes, Align Alignment,
2922 MachinePointerInfo &PtrInfo) {
2923 MachineFunction &MF = MIRBuilder.getMF();
2924 const DataLayout &DL = MIRBuilder.getDataLayout();
2925 int FrameIdx = MF.getFrameInfo().CreateStackObject(Bytes, Alignment, false);
2926
2927 unsigned AddrSpace = DL.getAllocaAddrSpace();
2928 LLT FramePtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace));
2929
2930 PtrInfo = MachinePointerInfo::getFixedStack(MF, FrameIdx);
2931 return MIRBuilder.buildFrameIndex(FramePtrTy, FrameIdx);
2932}
2933
2934static Register clampDynamicVectorIndex(MachineIRBuilder &B, Register IdxReg,
2935 LLT VecTy) {
2936 int64_t IdxVal;
2937 if (mi_match(IdxReg, *B.getMRI(), m_ICst(IdxVal)))
2938 return IdxReg;
2939
2940 LLT IdxTy = B.getMRI()->getType(IdxReg);
2941 unsigned NElts = VecTy.getNumElements();
2942 if (isPowerOf2_32(NElts)) {
2943 APInt Imm = APInt::getLowBitsSet(IdxTy.getSizeInBits(), Log2_32(NElts));
2944 return B.buildAnd(IdxTy, IdxReg, B.buildConstant(IdxTy, Imm)).getReg(0);
2945 }
2946
2947 return B.buildUMin(IdxTy, IdxReg, B.buildConstant(IdxTy, NElts - 1))
2948 .getReg(0);
2949}
2950
2951Register LegalizerHelper::getVectorElementPointer(Register VecPtr, LLT VecTy,
2952 Register Index) {
2953 LLT EltTy = VecTy.getElementType();
2954
2955 // Calculate the element offset and add it to the pointer.
2956 unsigned EltSize = EltTy.getSizeInBits() / 8; // FIXME: should be ABI size.
2957 assert(EltSize * 8 == EltTy.getSizeInBits() &&
2958 "Converting bits to bytes lost precision");
2959
2960 Index = clampDynamicVectorIndex(MIRBuilder, Index, VecTy);
2961
2962 LLT IdxTy = MRI.getType(Index);
2963 auto Mul = MIRBuilder.buildMul(IdxTy, Index,
2964 MIRBuilder.buildConstant(IdxTy, EltSize));
2965
2966 LLT PtrTy = MRI.getType(VecPtr);
2967 return MIRBuilder.buildPtrAdd(PtrTy, VecPtr, Mul).getReg(0);
2968}
2969
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00002970LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorImplicitDef(
2971 MachineInstr &MI, unsigned TypeIdx, LLT NarrowTy) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002972 SmallVector<Register, 2> DstRegs;
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00002973
2974 unsigned NarrowSize = NarrowTy.getSizeInBits();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002975 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00002976 unsigned Size = MRI.getType(DstReg).getSizeInBits();
2977 int NumParts = Size / NarrowSize;
2978 // FIXME: Don't know how to handle the situation where the small vectors
2979 // aren't all the same size yet.
2980 if (Size % NarrowSize != 0)
2981 return UnableToLegalize;
2982
2983 for (int i = 0; i < NumParts; ++i) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002984 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00002985 MIRBuilder.buildUndef(TmpReg);
2986 DstRegs.push_back(TmpReg);
2987 }
2988
2989 if (NarrowTy.isVector())
2990 MIRBuilder.buildConcatVectors(DstReg, DstRegs);
2991 else
2992 MIRBuilder.buildBuildVector(DstReg, DstRegs);
2993
2994 MI.eraseFromParent();
2995 return Legalized;
2996}
2997
Matt Arsenaultc83b8232019-02-07 17:38:00 +00002998// Handle splitting vector operations which need to have the same number of
2999// elements in each type index, but each type index may have a different element
3000// type.
3001//
3002// e.g. <4 x s64> = G_SHL <4 x s64>, <4 x s32> ->
3003// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3004// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3005//
3006// Also handles some irregular breakdown cases, e.g.
3007// e.g. <3 x s64> = G_SHL <3 x s64>, <3 x s32> ->
3008// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3009// s64 = G_SHL s64, s32
3010LegalizerHelper::LegalizeResult
3011LegalizerHelper::fewerElementsVectorMultiEltType(
3012 MachineInstr &MI, unsigned TypeIdx, LLT NarrowTyArg) {
3013 if (TypeIdx != 0)
3014 return UnableToLegalize;
3015
3016 const LLT NarrowTy0 = NarrowTyArg;
3017 const unsigned NewNumElts =
3018 NarrowTy0.isVector() ? NarrowTy0.getNumElements() : 1;
3019
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003020 const Register DstReg = MI.getOperand(0).getReg();
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003021 LLT DstTy = MRI.getType(DstReg);
3022 LLT LeftoverTy0;
3023
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003024 // All of the operands need to have the same number of elements, so if we can
3025 // determine a type breakdown for the result type, we can for all of the
3026 // source types.
Fangrui Songb251cc02019-07-12 14:58:15 +00003027 int NumParts = getNarrowTypeBreakDown(DstTy, NarrowTy0, LeftoverTy0).first;
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003028 if (NumParts < 0)
3029 return UnableToLegalize;
3030
3031 SmallVector<MachineInstrBuilder, 4> NewInsts;
3032
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003033 SmallVector<Register, 4> DstRegs, LeftoverDstRegs;
3034 SmallVector<Register, 4> PartRegs, LeftoverRegs;
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003035
3036 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003037 Register SrcReg = MI.getOperand(I).getReg();
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003038 LLT SrcTyI = MRI.getType(SrcReg);
3039 LLT NarrowTyI = LLT::scalarOrVector(NewNumElts, SrcTyI.getScalarType());
3040 LLT LeftoverTyI;
3041
3042 // Split this operand into the requested typed registers, and any leftover
3043 // required to reproduce the original type.
3044 if (!extractParts(SrcReg, SrcTyI, NarrowTyI, LeftoverTyI, PartRegs,
3045 LeftoverRegs))
3046 return UnableToLegalize;
3047
3048 if (I == 1) {
3049 // For the first operand, create an instruction for each part and setup
3050 // the result.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003051 for (Register PartReg : PartRegs) {
3052 Register PartDstReg = MRI.createGenericVirtualRegister(NarrowTy0);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003053 NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode())
3054 .addDef(PartDstReg)
3055 .addUse(PartReg));
3056 DstRegs.push_back(PartDstReg);
3057 }
3058
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003059 for (Register LeftoverReg : LeftoverRegs) {
3060 Register PartDstReg = MRI.createGenericVirtualRegister(LeftoverTy0);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003061 NewInsts.push_back(MIRBuilder.buildInstrNoInsert(MI.getOpcode())
3062 .addDef(PartDstReg)
3063 .addUse(LeftoverReg));
3064 LeftoverDstRegs.push_back(PartDstReg);
3065 }
3066 } else {
3067 assert(NewInsts.size() == PartRegs.size() + LeftoverRegs.size());
3068
3069 // Add the newly created operand splits to the existing instructions. The
3070 // odd-sized pieces are ordered after the requested NarrowTyArg sized
3071 // pieces.
3072 unsigned InstCount = 0;
3073 for (unsigned J = 0, JE = PartRegs.size(); J != JE; ++J)
3074 NewInsts[InstCount++].addUse(PartRegs[J]);
3075 for (unsigned J = 0, JE = LeftoverRegs.size(); J != JE; ++J)
3076 NewInsts[InstCount++].addUse(LeftoverRegs[J]);
3077 }
3078
3079 PartRegs.clear();
3080 LeftoverRegs.clear();
3081 }
3082
3083 // Insert the newly built operations and rebuild the result register.
3084 for (auto &MIB : NewInsts)
3085 MIRBuilder.insertInstr(MIB);
3086
3087 insertParts(DstReg, DstTy, NarrowTy0, DstRegs, LeftoverTy0, LeftoverDstRegs);
3088
3089 MI.eraseFromParent();
3090 return Legalized;
3091}
3092
Tim Northover69fa84a2016-10-14 22:18:18 +00003093LegalizerHelper::LegalizeResult
Matt Arsenaultca676342019-01-25 02:36:32 +00003094LegalizerHelper::fewerElementsVectorCasts(MachineInstr &MI, unsigned TypeIdx,
3095 LLT NarrowTy) {
3096 if (TypeIdx != 0)
3097 return UnableToLegalize;
3098
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003099 Register DstReg = MI.getOperand(0).getReg();
3100 Register SrcReg = MI.getOperand(1).getReg();
Matt Arsenaultca676342019-01-25 02:36:32 +00003101 LLT DstTy = MRI.getType(DstReg);
3102 LLT SrcTy = MRI.getType(SrcReg);
3103
3104 LLT NarrowTy0 = NarrowTy;
3105 LLT NarrowTy1;
3106 unsigned NumParts;
3107
Matt Arsenaultcbaada62019-02-02 23:29:55 +00003108 if (NarrowTy.isVector()) {
Matt Arsenaultca676342019-01-25 02:36:32 +00003109 // Uneven breakdown not handled.
3110 NumParts = DstTy.getNumElements() / NarrowTy.getNumElements();
3111 if (NumParts * NarrowTy.getNumElements() != DstTy.getNumElements())
3112 return UnableToLegalize;
3113
3114 NarrowTy1 = LLT::vector(NumParts, SrcTy.getElementType().getSizeInBits());
Matt Arsenaultcbaada62019-02-02 23:29:55 +00003115 } else {
3116 NumParts = DstTy.getNumElements();
3117 NarrowTy1 = SrcTy.getElementType();
Matt Arsenaultca676342019-01-25 02:36:32 +00003118 }
3119
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003120 SmallVector<Register, 4> SrcRegs, DstRegs;
Matt Arsenaultca676342019-01-25 02:36:32 +00003121 extractParts(SrcReg, NarrowTy1, NumParts, SrcRegs);
3122
3123 for (unsigned I = 0; I < NumParts; ++I) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003124 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
Jay Foad28bb43b2020-01-16 12:09:48 +00003125 MachineInstr *NewInst =
3126 MIRBuilder.buildInstr(MI.getOpcode(), {DstReg}, {SrcRegs[I]});
Matt Arsenaultca676342019-01-25 02:36:32 +00003127
3128 NewInst->setFlags(MI.getFlags());
3129 DstRegs.push_back(DstReg);
3130 }
3131
3132 if (NarrowTy.isVector())
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003133 MIRBuilder.buildConcatVectors(DstReg, DstRegs);
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003134 else
3135 MIRBuilder.buildBuildVector(DstReg, DstRegs);
3136
3137 MI.eraseFromParent();
3138 return Legalized;
3139}
3140
3141LegalizerHelper::LegalizeResult
3142LegalizerHelper::fewerElementsVectorCmp(MachineInstr &MI, unsigned TypeIdx,
3143 LLT NarrowTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003144 Register DstReg = MI.getOperand(0).getReg();
3145 Register Src0Reg = MI.getOperand(2).getReg();
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003146 LLT DstTy = MRI.getType(DstReg);
3147 LLT SrcTy = MRI.getType(Src0Reg);
3148
3149 unsigned NumParts;
3150 LLT NarrowTy0, NarrowTy1;
3151
3152 if (TypeIdx == 0) {
3153 unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
3154 unsigned OldElts = DstTy.getNumElements();
3155
3156 NarrowTy0 = NarrowTy;
3157 NumParts = NarrowTy.isVector() ? (OldElts / NewElts) : DstTy.getNumElements();
3158 NarrowTy1 = NarrowTy.isVector() ?
3159 LLT::vector(NarrowTy.getNumElements(), SrcTy.getScalarSizeInBits()) :
3160 SrcTy.getElementType();
3161
3162 } else {
3163 unsigned NewElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
3164 unsigned OldElts = SrcTy.getNumElements();
3165
3166 NumParts = NarrowTy.isVector() ? (OldElts / NewElts) :
3167 NarrowTy.getNumElements();
3168 NarrowTy0 = LLT::vector(NarrowTy.getNumElements(),
3169 DstTy.getScalarSizeInBits());
3170 NarrowTy1 = NarrowTy;
3171 }
3172
3173 // FIXME: Don't know how to handle the situation where the small vectors
3174 // aren't all the same size yet.
3175 if (NarrowTy1.isVector() &&
3176 NarrowTy1.getNumElements() * NumParts != DstTy.getNumElements())
3177 return UnableToLegalize;
3178
3179 CmpInst::Predicate Pred
3180 = static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
3181
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003182 SmallVector<Register, 2> Src1Regs, Src2Regs, DstRegs;
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003183 extractParts(MI.getOperand(2).getReg(), NarrowTy1, NumParts, Src1Regs);
3184 extractParts(MI.getOperand(3).getReg(), NarrowTy1, NumParts, Src2Regs);
3185
3186 for (unsigned I = 0; I < NumParts; ++I) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003187 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003188 DstRegs.push_back(DstReg);
3189
3190 if (MI.getOpcode() == TargetOpcode::G_ICMP)
3191 MIRBuilder.buildICmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]);
3192 else {
3193 MachineInstr *NewCmp
3194 = MIRBuilder.buildFCmp(Pred, DstReg, Src1Regs[I], Src2Regs[I]);
3195 NewCmp->setFlags(MI.getFlags());
3196 }
3197 }
3198
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003199 if (NarrowTy1.isVector())
Matt Arsenaultca676342019-01-25 02:36:32 +00003200 MIRBuilder.buildConcatVectors(DstReg, DstRegs);
3201 else
3202 MIRBuilder.buildBuildVector(DstReg, DstRegs);
3203
3204 MI.eraseFromParent();
3205 return Legalized;
3206}
3207
3208LegalizerHelper::LegalizeResult
Matt Arsenaultdc6c7852019-01-30 04:19:31 +00003209LegalizerHelper::fewerElementsVectorSelect(MachineInstr &MI, unsigned TypeIdx,
3210 LLT NarrowTy) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003211 Register DstReg = MI.getOperand(0).getReg();
3212 Register CondReg = MI.getOperand(1).getReg();
Matt Arsenaultdc6c7852019-01-30 04:19:31 +00003213
3214 unsigned NumParts = 0;
3215 LLT NarrowTy0, NarrowTy1;
3216
3217 LLT DstTy = MRI.getType(DstReg);
3218 LLT CondTy = MRI.getType(CondReg);
3219 unsigned Size = DstTy.getSizeInBits();
3220
3221 assert(TypeIdx == 0 || CondTy.isVector());
3222
3223 if (TypeIdx == 0) {
3224 NarrowTy0 = NarrowTy;
3225 NarrowTy1 = CondTy;
3226
3227 unsigned NarrowSize = NarrowTy0.getSizeInBits();
3228 // FIXME: Don't know how to handle the situation where the small vectors
3229 // aren't all the same size yet.
3230 if (Size % NarrowSize != 0)
3231 return UnableToLegalize;
3232
3233 NumParts = Size / NarrowSize;
3234
3235 // Need to break down the condition type
3236 if (CondTy.isVector()) {
3237 if (CondTy.getNumElements() == NumParts)
3238 NarrowTy1 = CondTy.getElementType();
3239 else
3240 NarrowTy1 = LLT::vector(CondTy.getNumElements() / NumParts,
3241 CondTy.getScalarSizeInBits());
3242 }
3243 } else {
3244 NumParts = CondTy.getNumElements();
3245 if (NarrowTy.isVector()) {
3246 // TODO: Handle uneven breakdown.
3247 if (NumParts * NarrowTy.getNumElements() != CondTy.getNumElements())
3248 return UnableToLegalize;
3249
3250 return UnableToLegalize;
3251 } else {
3252 NarrowTy0 = DstTy.getElementType();
3253 NarrowTy1 = NarrowTy;
3254 }
3255 }
3256
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003257 SmallVector<Register, 2> DstRegs, Src0Regs, Src1Regs, Src2Regs;
Matt Arsenaultdc6c7852019-01-30 04:19:31 +00003258 if (CondTy.isVector())
3259 extractParts(MI.getOperand(1).getReg(), NarrowTy1, NumParts, Src0Regs);
3260
3261 extractParts(MI.getOperand(2).getReg(), NarrowTy0, NumParts, Src1Regs);
3262 extractParts(MI.getOperand(3).getReg(), NarrowTy0, NumParts, Src2Regs);
3263
3264 for (unsigned i = 0; i < NumParts; ++i) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003265 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy0);
Matt Arsenaultdc6c7852019-01-30 04:19:31 +00003266 MIRBuilder.buildSelect(DstReg, CondTy.isVector() ? Src0Regs[i] : CondReg,
3267 Src1Regs[i], Src2Regs[i]);
3268 DstRegs.push_back(DstReg);
3269 }
3270
3271 if (NarrowTy0.isVector())
3272 MIRBuilder.buildConcatVectors(DstReg, DstRegs);
3273 else
3274 MIRBuilder.buildBuildVector(DstReg, DstRegs);
3275
3276 MI.eraseFromParent();
3277 return Legalized;
3278}
3279
3280LegalizerHelper::LegalizeResult
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003281LegalizerHelper::fewerElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
3282 LLT NarrowTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003283 const Register DstReg = MI.getOperand(0).getReg();
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003284 LLT PhiTy = MRI.getType(DstReg);
3285 LLT LeftoverTy;
3286
3287 // All of the operands need to have the same number of elements, so if we can
3288 // determine a type breakdown for the result type, we can for all of the
3289 // source types.
3290 int NumParts, NumLeftover;
3291 std::tie(NumParts, NumLeftover)
3292 = getNarrowTypeBreakDown(PhiTy, NarrowTy, LeftoverTy);
3293 if (NumParts < 0)
3294 return UnableToLegalize;
3295
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003296 SmallVector<Register, 4> DstRegs, LeftoverDstRegs;
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003297 SmallVector<MachineInstrBuilder, 4> NewInsts;
3298
3299 const int TotalNumParts = NumParts + NumLeftover;
3300
3301 // Insert the new phis in the result block first.
3302 for (int I = 0; I != TotalNumParts; ++I) {
3303 LLT Ty = I < NumParts ? NarrowTy : LeftoverTy;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003304 Register PartDstReg = MRI.createGenericVirtualRegister(Ty);
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003305 NewInsts.push_back(MIRBuilder.buildInstr(TargetOpcode::G_PHI)
3306 .addDef(PartDstReg));
3307 if (I < NumParts)
3308 DstRegs.push_back(PartDstReg);
3309 else
3310 LeftoverDstRegs.push_back(PartDstReg);
3311 }
3312
3313 MachineBasicBlock *MBB = MI.getParent();
3314 MIRBuilder.setInsertPt(*MBB, MBB->getFirstNonPHI());
3315 insertParts(DstReg, PhiTy, NarrowTy, DstRegs, LeftoverTy, LeftoverDstRegs);
3316
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003317 SmallVector<Register, 4> PartRegs, LeftoverRegs;
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003318
3319 // Insert code to extract the incoming values in each predecessor block.
3320 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
3321 PartRegs.clear();
3322 LeftoverRegs.clear();
3323
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003324 Register SrcReg = MI.getOperand(I).getReg();
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003325 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
3326 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
3327
3328 LLT Unused;
3329 if (!extractParts(SrcReg, PhiTy, NarrowTy, Unused, PartRegs,
3330 LeftoverRegs))
3331 return UnableToLegalize;
3332
3333 // Add the newly created operand splits to the existing instructions. The
3334 // odd-sized pieces are ordered after the requested NarrowTyArg sized
3335 // pieces.
3336 for (int J = 0; J != TotalNumParts; ++J) {
3337 MachineInstrBuilder MIB = NewInsts[J];
3338 MIB.addUse(J < NumParts ? PartRegs[J] : LeftoverRegs[J - NumParts]);
3339 MIB.addMBB(&OpMBB);
3340 }
3341 }
3342
3343 MI.eraseFromParent();
3344 return Legalized;
3345}
3346
3347LegalizerHelper::LegalizeResult
Matt Arsenault28215ca2019-08-13 16:26:28 +00003348LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI,
3349 unsigned TypeIdx,
3350 LLT NarrowTy) {
3351 if (TypeIdx != 1)
3352 return UnableToLegalize;
3353
3354 const int NumDst = MI.getNumOperands() - 1;
3355 const Register SrcReg = MI.getOperand(NumDst).getReg();
3356 LLT SrcTy = MRI.getType(SrcReg);
3357
3358 LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
3359
3360 // TODO: Create sequence of extracts.
3361 if (DstTy == NarrowTy)
3362 return UnableToLegalize;
3363
3364 LLT GCDTy = getGCDType(SrcTy, NarrowTy);
3365 if (DstTy == GCDTy) {
3366 // This would just be a copy of the same unmerge.
3367 // TODO: Create extracts, pad with undef and create intermediate merges.
3368 return UnableToLegalize;
3369 }
3370
3371 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
3372 const int NumUnmerge = Unmerge->getNumOperands() - 1;
3373 const int PartsPerUnmerge = NumDst / NumUnmerge;
3374
3375 for (int I = 0; I != NumUnmerge; ++I) {
3376 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
3377
3378 for (int J = 0; J != PartsPerUnmerge; ++J)
3379 MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg());
3380 MIB.addUse(Unmerge.getReg(I));
3381 }
3382
3383 MI.eraseFromParent();
3384 return Legalized;
3385}
3386
3387LegalizerHelper::LegalizeResult
Matt Arsenault3cd39592019-10-09 22:44:43 +00003388LegalizerHelper::fewerElementsVectorBuildVector(MachineInstr &MI,
3389 unsigned TypeIdx,
3390 LLT NarrowTy) {
3391 assert(TypeIdx == 0 && "not a vector type index");
3392 Register DstReg = MI.getOperand(0).getReg();
3393 LLT DstTy = MRI.getType(DstReg);
3394 LLT SrcTy = DstTy.getElementType();
3395
3396 int DstNumElts = DstTy.getNumElements();
3397 int NarrowNumElts = NarrowTy.getNumElements();
3398 int NumConcat = (DstNumElts + NarrowNumElts - 1) / NarrowNumElts;
3399 LLT WidenedDstTy = LLT::vector(NarrowNumElts * NumConcat, SrcTy);
3400
3401 SmallVector<Register, 8> ConcatOps;
3402 SmallVector<Register, 8> SubBuildVector;
3403
3404 Register UndefReg;
3405 if (WidenedDstTy != DstTy)
3406 UndefReg = MIRBuilder.buildUndef(SrcTy).getReg(0);
3407
3408 // Create a G_CONCAT_VECTORS of NarrowTy pieces, padding with undef as
3409 // necessary.
3410 //
3411 // %3:_(<3 x s16>) = G_BUILD_VECTOR %0, %1, %2
3412 // -> <2 x s16>
3413 //
3414 // %4:_(s16) = G_IMPLICIT_DEF
3415 // %5:_(<2 x s16>) = G_BUILD_VECTOR %0, %1
3416 // %6:_(<2 x s16>) = G_BUILD_VECTOR %2, %4
3417 // %7:_(<4 x s16>) = G_CONCAT_VECTORS %5, %6
3418 // %3:_(<3 x s16>) = G_EXTRACT %7, 0
3419 for (int I = 0; I != NumConcat; ++I) {
3420 for (int J = 0; J != NarrowNumElts; ++J) {
3421 int SrcIdx = NarrowNumElts * I + J;
3422
3423 if (SrcIdx < DstNumElts) {
3424 Register SrcReg = MI.getOperand(SrcIdx + 1).getReg();
3425 SubBuildVector.push_back(SrcReg);
3426 } else
3427 SubBuildVector.push_back(UndefReg);
3428 }
3429
3430 auto BuildVec = MIRBuilder.buildBuildVector(NarrowTy, SubBuildVector);
3431 ConcatOps.push_back(BuildVec.getReg(0));
3432 SubBuildVector.clear();
3433 }
3434
3435 if (DstTy == WidenedDstTy)
3436 MIRBuilder.buildConcatVectors(DstReg, ConcatOps);
3437 else {
3438 auto Concat = MIRBuilder.buildConcatVectors(WidenedDstTy, ConcatOps);
3439 MIRBuilder.buildExtract(DstReg, Concat, 0);
3440 }
3441
3442 MI.eraseFromParent();
3443 return Legalized;
3444}
3445
3446LegalizerHelper::LegalizeResult
Matt Arsenault7f09fd62019-02-05 00:26:12 +00003447LegalizerHelper::reduceLoadStoreWidth(MachineInstr &MI, unsigned TypeIdx,
3448 LLT NarrowTy) {
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003449 // FIXME: Don't know how to handle secondary types yet.
3450 if (TypeIdx != 0)
3451 return UnableToLegalize;
3452
Matt Arsenaultcfca2a72019-01-27 22:36:24 +00003453 MachineMemOperand *MMO = *MI.memoperands_begin();
3454
3455 // This implementation doesn't work for atomics. Give up instead of doing
3456 // something invalid.
3457 if (MMO->getOrdering() != AtomicOrdering::NotAtomic ||
3458 MMO->getFailureOrdering() != AtomicOrdering::NotAtomic)
3459 return UnableToLegalize;
3460
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003461 bool IsLoad = MI.getOpcode() == TargetOpcode::G_LOAD;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003462 Register ValReg = MI.getOperand(0).getReg();
3463 Register AddrReg = MI.getOperand(1).getReg();
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003464 LLT ValTy = MRI.getType(ValReg);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003465
Matt Arsenaultc0ad75e2020-02-13 15:08:59 -05003466 // FIXME: Do we need a distinct NarrowMemory legalize action?
3467 if (ValTy.getSizeInBits() != 8 * MMO->getSize()) {
3468 LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n");
3469 return UnableToLegalize;
3470 }
3471
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003472 int NumParts = -1;
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003473 int NumLeftover = -1;
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003474 LLT LeftoverTy;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003475 SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs;
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003476 if (IsLoad) {
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003477 std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003478 } else {
3479 if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs,
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003480 NarrowLeftoverRegs)) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003481 NumParts = NarrowRegs.size();
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003482 NumLeftover = NarrowLeftoverRegs.size();
3483 }
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003484 }
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003485
3486 if (NumParts == -1)
3487 return UnableToLegalize;
3488
3489 const LLT OffsetTy = LLT::scalar(MRI.getType(AddrReg).getScalarSizeInBits());
3490
3491 unsigned TotalSize = ValTy.getSizeInBits();
3492
3493 // Split the load/store into PartTy sized pieces starting at Offset. If this
3494 // is a load, return the new registers in ValRegs. For a store, each elements
3495 // of ValRegs should be PartTy. Returns the next offset that needs to be
3496 // handled.
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003497 auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs,
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003498 unsigned Offset) -> unsigned {
3499 MachineFunction &MF = MIRBuilder.getMF();
3500 unsigned PartSize = PartTy.getSizeInBits();
3501 for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize;
3502 Offset += PartSize, ++Idx) {
3503 unsigned ByteSize = PartSize / 8;
3504 unsigned ByteOffset = Offset / 8;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003505 Register NewAddrReg;
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003506
Daniel Sanderse74c5b92019-11-01 13:18:00 -07003507 MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003508
3509 MachineMemOperand *NewMMO =
3510 MF.getMachineMemOperand(MMO, ByteOffset, ByteSize);
3511
3512 if (IsLoad) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003513 Register Dst = MRI.createGenericVirtualRegister(PartTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00003514 ValRegs.push_back(Dst);
3515 MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO);
3516 } else {
3517 MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO);
3518 }
3519 }
3520
3521 return Offset;
3522 };
3523
3524 unsigned HandledOffset = splitTypePieces(NarrowTy, NarrowRegs, 0);
3525
3526 // Handle the rest of the register if this isn't an even type breakdown.
3527 if (LeftoverTy.isValid())
3528 splitTypePieces(LeftoverTy, NarrowLeftoverRegs, HandledOffset);
3529
3530 if (IsLoad) {
3531 insertParts(ValReg, ValTy, NarrowTy, NarrowRegs,
3532 LeftoverTy, NarrowLeftoverRegs);
3533 }
3534
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003535 MI.eraseFromParent();
3536 return Legalized;
3537}
3538
3539LegalizerHelper::LegalizeResult
Dominik Montada55e3a7c2020-04-14 11:25:05 +02003540LegalizerHelper::reduceOperationWidth(MachineInstr &MI, unsigned int TypeIdx,
3541 LLT NarrowTy) {
3542 assert(TypeIdx == 0 && "only one type index expected");
3543
3544 const unsigned Opc = MI.getOpcode();
3545 const int NumOps = MI.getNumOperands() - 1;
3546 const Register DstReg = MI.getOperand(0).getReg();
3547 const unsigned Flags = MI.getFlags();
3548 const unsigned NarrowSize = NarrowTy.getSizeInBits();
3549 const LLT NarrowScalarTy = LLT::scalar(NarrowSize);
3550
3551 assert(NumOps <= 3 && "expected instruction with 1 result and 1-3 sources");
3552
3553 // First of all check whether we are narrowing (changing the element type)
3554 // or reducing the vector elements
3555 const LLT DstTy = MRI.getType(DstReg);
3556 const bool IsNarrow = NarrowTy.getScalarType() != DstTy.getScalarType();
3557
3558 SmallVector<Register, 8> ExtractedRegs[3];
3559 SmallVector<Register, 8> Parts;
3560
3561 unsigned NarrowElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
3562
3563 // Break down all the sources into NarrowTy pieces we can operate on. This may
3564 // involve creating merges to a wider type, padded with undef.
3565 for (int I = 0; I != NumOps; ++I) {
3566 Register SrcReg = MI.getOperand(I + 1).getReg();
3567 LLT SrcTy = MRI.getType(SrcReg);
3568
3569 // The type to narrow SrcReg to. For narrowing, this is a smaller scalar.
3570 // For fewerElements, this is a smaller vector with the same element type.
3571 LLT OpNarrowTy;
3572 if (IsNarrow) {
3573 OpNarrowTy = NarrowScalarTy;
3574
3575 // In case of narrowing, we need to cast vectors to scalars for this to
3576 // work properly
3577 // FIXME: Can we do without the bitcast here if we're narrowing?
3578 if (SrcTy.isVector()) {
3579 SrcTy = LLT::scalar(SrcTy.getSizeInBits());
3580 SrcReg = MIRBuilder.buildBitcast(SrcTy, SrcReg).getReg(0);
3581 }
3582 } else {
3583 OpNarrowTy = LLT::scalarOrVector(NarrowElts, SrcTy.getScalarType());
3584 }
3585
3586 LLT GCDTy = extractGCDType(ExtractedRegs[I], SrcTy, OpNarrowTy, SrcReg);
3587
3588 // Build a sequence of NarrowTy pieces in ExtractedRegs for this operand.
3589 buildLCMMergePieces(SrcTy, OpNarrowTy, GCDTy, ExtractedRegs[I],
3590 TargetOpcode::G_ANYEXT);
3591 }
3592
3593 SmallVector<Register, 8> ResultRegs;
3594
3595 // Input operands for each sub-instruction.
3596 SmallVector<SrcOp, 4> InputRegs(NumOps, Register());
3597
3598 int NumParts = ExtractedRegs[0].size();
3599 const unsigned DstSize = DstTy.getSizeInBits();
3600 const LLT DstScalarTy = LLT::scalar(DstSize);
3601
3602 // Narrowing needs to use scalar types
3603 LLT DstLCMTy, NarrowDstTy;
3604 if (IsNarrow) {
3605 DstLCMTy = getLCMType(DstScalarTy, NarrowScalarTy);
3606 NarrowDstTy = NarrowScalarTy;
3607 } else {
3608 DstLCMTy = getLCMType(DstTy, NarrowTy);
3609 NarrowDstTy = NarrowTy;
3610 }
3611
3612 // We widened the source registers to satisfy merge/unmerge size
3613 // constraints. We'll have some extra fully undef parts.
3614 const int NumRealParts = (DstSize + NarrowSize - 1) / NarrowSize;
3615
3616 for (int I = 0; I != NumRealParts; ++I) {
3617 // Emit this instruction on each of the split pieces.
3618 for (int J = 0; J != NumOps; ++J)
3619 InputRegs[J] = ExtractedRegs[J][I];
3620
3621 auto Inst = MIRBuilder.buildInstr(Opc, {NarrowDstTy}, InputRegs, Flags);
3622 ResultRegs.push_back(Inst.getReg(0));
3623 }
3624
3625 // Fill out the widened result with undef instead of creating instructions
3626 // with undef inputs.
3627 int NumUndefParts = NumParts - NumRealParts;
3628 if (NumUndefParts != 0)
3629 ResultRegs.append(NumUndefParts,
3630 MIRBuilder.buildUndef(NarrowDstTy).getReg(0));
3631
3632 // Extract the possibly padded result. Use a scratch register if we need to do
3633 // a final bitcast, otherwise use the original result register.
3634 Register MergeDstReg;
3635 if (IsNarrow && DstTy.isVector())
3636 MergeDstReg = MRI.createGenericVirtualRegister(DstScalarTy);
3637 else
3638 MergeDstReg = DstReg;
3639
3640 buildWidenedRemergeToDst(MergeDstReg, DstLCMTy, ResultRegs);
3641
3642 // Recast to vector if we narrowed a vector
3643 if (IsNarrow && DstTy.isVector())
3644 MIRBuilder.buildBitcast(DstReg, MergeDstReg);
3645
3646 MI.eraseFromParent();
3647 return Legalized;
3648}
3649
3650LegalizerHelper::LegalizeResult
Matt Arsenaultcd7650c2020-01-11 19:05:06 -05003651LegalizerHelper::fewerElementsVectorSextInReg(MachineInstr &MI, unsigned TypeIdx,
3652 LLT NarrowTy) {
3653 Register DstReg = MI.getOperand(0).getReg();
3654 Register SrcReg = MI.getOperand(1).getReg();
3655 int64_t Imm = MI.getOperand(2).getImm();
3656
3657 LLT DstTy = MRI.getType(DstReg);
3658
3659 SmallVector<Register, 8> Parts;
3660 LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
3661 LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts);
3662
3663 for (Register &R : Parts)
3664 R = MIRBuilder.buildSExtInReg(NarrowTy, R, Imm).getReg(0);
3665
3666 buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
3667
3668 MI.eraseFromParent();
3669 return Legalized;
3670}
3671
3672LegalizerHelper::LegalizeResult
Tim Northover69fa84a2016-10-14 22:18:18 +00003673LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
3674 LLT NarrowTy) {
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003675 using namespace TargetOpcode;
Volkan Keles574d7372018-12-14 22:11:20 +00003676
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003677 switch (MI.getOpcode()) {
3678 case G_IMPLICIT_DEF:
3679 return fewerElementsVectorImplicitDef(MI, TypeIdx, NarrowTy);
Matt Arsenaultce8a1f72020-02-15 20:24:36 -05003680 case G_TRUNC:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003681 case G_AND:
3682 case G_OR:
3683 case G_XOR:
3684 case G_ADD:
3685 case G_SUB:
3686 case G_MUL:
Matt Arsenault3e8bb7a2020-07-25 10:47:33 -04003687 case G_PTR_ADD:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003688 case G_SMULH:
3689 case G_UMULH:
3690 case G_FADD:
3691 case G_FMUL:
3692 case G_FSUB:
3693 case G_FNEG:
3694 case G_FABS:
Matt Arsenault9dba67f2019-02-11 17:05:20 +00003695 case G_FCANONICALIZE:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003696 case G_FDIV:
3697 case G_FREM:
3698 case G_FMA:
Matt Arsenaultcf103722019-09-06 20:49:10 +00003699 case G_FMAD:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003700 case G_FPOW:
3701 case G_FEXP:
3702 case G_FEXP2:
3703 case G_FLOG:
3704 case G_FLOG2:
3705 case G_FLOG10:
Jessica Paquetteba557672019-04-25 16:44:40 +00003706 case G_FNEARBYINT:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003707 case G_FCEIL:
Jessica Paquetteebdb0212019-02-11 17:22:58 +00003708 case G_FFLOOR:
Jessica Paquetted5c69e02019-04-19 23:41:52 +00003709 case G_FRINT:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003710 case G_INTRINSIC_ROUND:
Matt Arsenault0da582d2020-07-19 09:56:15 -04003711 case G_INTRINSIC_ROUNDEVEN:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003712 case G_INTRINSIC_TRUNC:
Jessica Paquette7db82d72019-01-28 18:34:18 +00003713 case G_FCOS:
3714 case G_FSIN:
Jessica Paquette22457f82019-01-30 21:03:52 +00003715 case G_FSQRT:
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00003716 case G_BSWAP:
Matt Arsenault5ff310e2019-09-04 20:46:15 +00003717 case G_BITREVERSE:
Amara Emersonae878da2019-04-10 23:06:08 +00003718 case G_SDIV:
Matt Arsenaultd12f2a22020-01-04 13:24:09 -05003719 case G_UDIV:
3720 case G_SREM:
3721 case G_UREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00003722 case G_SMIN:
3723 case G_SMAX:
3724 case G_UMIN:
3725 case G_UMAX:
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00003726 case G_FMINNUM:
3727 case G_FMAXNUM:
3728 case G_FMINNUM_IEEE:
3729 case G_FMAXNUM_IEEE:
3730 case G_FMINIMUM:
3731 case G_FMAXIMUM:
Matt Arsenault4919f2e2020-03-19 21:25:27 -04003732 case G_FSHL:
3733 case G_FSHR:
Dominik Montada55e3a7c2020-04-14 11:25:05 +02003734 case G_FREEZE:
Matt Arsenault23ec7732020-07-12 16:11:53 -04003735 case G_SADDSAT:
3736 case G_SSUBSAT:
3737 case G_UADDSAT:
3738 case G_USUBSAT:
Dominik Montada55e3a7c2020-04-14 11:25:05 +02003739 return reduceOperationWidth(MI, TypeIdx, NarrowTy);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003740 case G_SHL:
3741 case G_LSHR:
3742 case G_ASHR:
Matt Arsenault75e30c42019-02-20 16:42:52 +00003743 case G_CTLZ:
3744 case G_CTLZ_ZERO_UNDEF:
3745 case G_CTTZ:
3746 case G_CTTZ_ZERO_UNDEF:
3747 case G_CTPOP:
Matt Arsenault1448f562019-05-17 12:19:52 +00003748 case G_FCOPYSIGN:
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003749 return fewerElementsVectorMultiEltType(MI, TypeIdx, NarrowTy);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003750 case G_ZEXT:
3751 case G_SEXT:
3752 case G_ANYEXT:
3753 case G_FPEXT:
3754 case G_FPTRUNC:
3755 case G_SITOFP:
3756 case G_UITOFP:
3757 case G_FPTOSI:
3758 case G_FPTOUI:
Matt Arsenaultcbaada62019-02-02 23:29:55 +00003759 case G_INTTOPTR:
3760 case G_PTRTOINT:
Matt Arsenaulta8b43392019-02-08 02:40:47 +00003761 case G_ADDRSPACE_CAST:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003762 return fewerElementsVectorCasts(MI, TypeIdx, NarrowTy);
3763 case G_ICMP:
3764 case G_FCMP:
3765 return fewerElementsVectorCmp(MI, TypeIdx, NarrowTy);
Matt Arsenaultdc6c7852019-01-30 04:19:31 +00003766 case G_SELECT:
3767 return fewerElementsVectorSelect(MI, TypeIdx, NarrowTy);
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003768 case G_PHI:
3769 return fewerElementsVectorPhi(MI, TypeIdx, NarrowTy);
Matt Arsenault28215ca2019-08-13 16:26:28 +00003770 case G_UNMERGE_VALUES:
3771 return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy);
Matt Arsenault3cd39592019-10-09 22:44:43 +00003772 case G_BUILD_VECTOR:
3773 return fewerElementsVectorBuildVector(MI, TypeIdx, NarrowTy);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003774 case G_LOAD:
3775 case G_STORE:
Matt Arsenault7f09fd62019-02-05 00:26:12 +00003776 return reduceLoadStoreWidth(MI, TypeIdx, NarrowTy);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -05003777 case G_SEXT_INREG:
3778 return fewerElementsVectorSextInReg(MI, TypeIdx, NarrowTy);
Tim Northover33b07d62016-07-22 20:03:43 +00003779 default:
3780 return UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +00003781 }
3782}
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00003783
3784LegalizerHelper::LegalizeResult
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003785LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt,
3786 const LLT HalfTy, const LLT AmtTy) {
3787
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003788 Register InL = MRI.createGenericVirtualRegister(HalfTy);
3789 Register InH = MRI.createGenericVirtualRegister(HalfTy);
Jay Foad63f73542020-01-16 12:37:00 +00003790 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003791
3792 if (Amt.isNullValue()) {
Jay Foad63f73542020-01-16 12:37:00 +00003793 MIRBuilder.buildMerge(MI.getOperand(0), {InL, InH});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003794 MI.eraseFromParent();
3795 return Legalized;
3796 }
3797
3798 LLT NVT = HalfTy;
3799 unsigned NVTBits = HalfTy.getSizeInBits();
3800 unsigned VTBits = 2 * NVTBits;
3801
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003802 SrcOp Lo(Register(0)), Hi(Register(0));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003803 if (MI.getOpcode() == TargetOpcode::G_SHL) {
3804 if (Amt.ugt(VTBits)) {
3805 Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
3806 } else if (Amt.ugt(NVTBits)) {
3807 Lo = MIRBuilder.buildConstant(NVT, 0);
3808 Hi = MIRBuilder.buildShl(NVT, InL,
3809 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3810 } else if (Amt == NVTBits) {
3811 Lo = MIRBuilder.buildConstant(NVT, 0);
3812 Hi = InL;
3813 } else {
3814 Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt));
Matt Arsenaulte98cab12019-02-07 20:44:08 +00003815 auto OrLHS =
3816 MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt));
3817 auto OrRHS = MIRBuilder.buildLShr(
3818 NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3819 Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003820 }
3821 } else if (MI.getOpcode() == TargetOpcode::G_LSHR) {
3822 if (Amt.ugt(VTBits)) {
3823 Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
3824 } else if (Amt.ugt(NVTBits)) {
3825 Lo = MIRBuilder.buildLShr(NVT, InH,
3826 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3827 Hi = MIRBuilder.buildConstant(NVT, 0);
3828 } else if (Amt == NVTBits) {
3829 Lo = InH;
3830 Hi = MIRBuilder.buildConstant(NVT, 0);
3831 } else {
3832 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
3833
3834 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
3835 auto OrRHS = MIRBuilder.buildShl(
3836 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3837
3838 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
3839 Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst);
3840 }
3841 } else {
3842 if (Amt.ugt(VTBits)) {
3843 Hi = Lo = MIRBuilder.buildAShr(
3844 NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3845 } else if (Amt.ugt(NVTBits)) {
3846 Lo = MIRBuilder.buildAShr(NVT, InH,
3847 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
3848 Hi = MIRBuilder.buildAShr(NVT, InH,
3849 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3850 } else if (Amt == NVTBits) {
3851 Lo = InH;
3852 Hi = MIRBuilder.buildAShr(NVT, InH,
3853 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
3854 } else {
3855 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
3856
3857 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
3858 auto OrRHS = MIRBuilder.buildShl(
3859 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
3860
3861 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
3862 Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst);
3863 }
3864 }
3865
Petar Avramovic7df5fc92020-02-07 17:38:01 +01003866 MIRBuilder.buildMerge(MI.getOperand(0), {Lo, Hi});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003867 MI.eraseFromParent();
3868
3869 return Legalized;
3870}
3871
3872// TODO: Optimize if constant shift amount.
3873LegalizerHelper::LegalizeResult
3874LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx,
3875 LLT RequestedTy) {
3876 if (TypeIdx == 1) {
3877 Observer.changingInstr(MI);
3878 narrowScalarSrc(MI, RequestedTy, 2);
3879 Observer.changedInstr(MI);
3880 return Legalized;
3881 }
3882
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003883 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003884 LLT DstTy = MRI.getType(DstReg);
3885 if (DstTy.isVector())
3886 return UnableToLegalize;
3887
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003888 Register Amt = MI.getOperand(2).getReg();
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003889 LLT ShiftAmtTy = MRI.getType(Amt);
3890 const unsigned DstEltSize = DstTy.getScalarSizeInBits();
3891 if (DstEltSize % 2 != 0)
3892 return UnableToLegalize;
3893
3894 // Ignore the input type. We can only go to exactly half the size of the
3895 // input. If that isn't small enough, the resulting pieces will be further
3896 // legalized.
3897 const unsigned NewBitSize = DstEltSize / 2;
3898 const LLT HalfTy = LLT::scalar(NewBitSize);
3899 const LLT CondTy = LLT::scalar(1);
3900
3901 if (const MachineInstr *KShiftAmt =
3902 getOpcodeDef(TargetOpcode::G_CONSTANT, Amt, MRI)) {
3903 return narrowScalarShiftByConstant(
3904 MI, KShiftAmt->getOperand(1).getCImm()->getValue(), HalfTy, ShiftAmtTy);
3905 }
3906
3907 // TODO: Expand with known bits.
3908
3909 // Handle the fully general expansion by an unknown amount.
3910 auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize);
3911
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003912 Register InL = MRI.createGenericVirtualRegister(HalfTy);
3913 Register InH = MRI.createGenericVirtualRegister(HalfTy);
Jay Foad63f73542020-01-16 12:37:00 +00003914 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003915
3916 auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits);
3917 auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt);
3918
3919 auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0);
3920 auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits);
3921 auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero);
3922
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00003923 Register ResultRegs[2];
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003924 switch (MI.getOpcode()) {
3925 case TargetOpcode::G_SHL: {
3926 // Short: ShAmt < NewBitSize
Petar Avramovicd568ed42019-08-27 14:22:32 +00003927 auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003928
Petar Avramovicd568ed42019-08-27 14:22:32 +00003929 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack);
3930 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt);
3931 auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003932
3933 // Long: ShAmt >= NewBitSize
3934 auto LoL = MIRBuilder.buildConstant(HalfTy, 0); // Lo part is zero.
3935 auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part.
3936
3937 auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL);
3938 auto Hi = MIRBuilder.buildSelect(
3939 HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL));
3940
3941 ResultRegs[0] = Lo.getReg(0);
3942 ResultRegs[1] = Hi.getReg(0);
3943 break;
3944 }
Petar Avramovica3932382019-08-27 14:33:05 +00003945 case TargetOpcode::G_LSHR:
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003946 case TargetOpcode::G_ASHR: {
3947 // Short: ShAmt < NewBitSize
Petar Avramovica3932382019-08-27 14:33:05 +00003948 auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003949
Petar Avramovicd568ed42019-08-27 14:22:32 +00003950 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt);
3951 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack);
3952 auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003953
3954 // Long: ShAmt >= NewBitSize
Petar Avramovica3932382019-08-27 14:33:05 +00003955 MachineInstrBuilder HiL;
3956 if (MI.getOpcode() == TargetOpcode::G_LSHR) {
3957 HiL = MIRBuilder.buildConstant(HalfTy, 0); // Hi part is zero.
3958 } else {
3959 auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1);
3960 HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt); // Sign of Hi part.
3961 }
3962 auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy},
3963 {InH, AmtExcess}); // Lo from Hi part.
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00003964
3965 auto Lo = MIRBuilder.buildSelect(
3966 HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL));
3967
3968 auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL);
3969
3970 ResultRegs[0] = Lo.getReg(0);
3971 ResultRegs[1] = Hi.getReg(0);
3972 break;
3973 }
3974 default:
3975 llvm_unreachable("not a shift");
3976 }
3977
3978 MIRBuilder.buildMerge(DstReg, ResultRegs);
3979 MI.eraseFromParent();
3980 return Legalized;
3981}
3982
3983LegalizerHelper::LegalizeResult
Matt Arsenault72bcf152019-02-28 00:01:05 +00003984LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
3985 LLT MoreTy) {
3986 assert(TypeIdx == 0 && "Expecting only Idx 0");
3987
3988 Observer.changingInstr(MI);
3989 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
3990 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
3991 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
3992 moreElementsVectorSrc(MI, MoreTy, I);
3993 }
3994
3995 MachineBasicBlock &MBB = *MI.getParent();
Amara Emerson9d647212019-09-16 23:46:03 +00003996 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
Matt Arsenault72bcf152019-02-28 00:01:05 +00003997 moreElementsVectorDst(MI, MoreTy, 0);
3998 Observer.changedInstr(MI);
3999 return Legalized;
4000}
4001
4002LegalizerHelper::LegalizeResult
Matt Arsenault18ec3822019-02-11 22:00:39 +00004003LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx,
4004 LLT MoreTy) {
Matt Arsenault18ec3822019-02-11 22:00:39 +00004005 unsigned Opc = MI.getOpcode();
4006 switch (Opc) {
Matt Arsenault7bedceb2019-08-01 01:44:22 +00004007 case TargetOpcode::G_IMPLICIT_DEF:
4008 case TargetOpcode::G_LOAD: {
4009 if (TypeIdx != 0)
4010 return UnableToLegalize;
Matt Arsenault18ec3822019-02-11 22:00:39 +00004011 Observer.changingInstr(MI);
4012 moreElementsVectorDst(MI, MoreTy, 0);
4013 Observer.changedInstr(MI);
4014 return Legalized;
4015 }
Matt Arsenault7bedceb2019-08-01 01:44:22 +00004016 case TargetOpcode::G_STORE:
4017 if (TypeIdx != 0)
4018 return UnableToLegalize;
4019 Observer.changingInstr(MI);
4020 moreElementsVectorSrc(MI, MoreTy, 0);
4021 Observer.changedInstr(MI);
4022 return Legalized;
Matt Arsenault26b7e852019-02-19 16:30:19 +00004023 case TargetOpcode::G_AND:
4024 case TargetOpcode::G_OR:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00004025 case TargetOpcode::G_XOR:
4026 case TargetOpcode::G_SMIN:
4027 case TargetOpcode::G_SMAX:
4028 case TargetOpcode::G_UMIN:
Matt Arsenault9fd31fd2019-07-27 17:47:08 -04004029 case TargetOpcode::G_UMAX:
4030 case TargetOpcode::G_FMINNUM:
4031 case TargetOpcode::G_FMAXNUM:
4032 case TargetOpcode::G_FMINNUM_IEEE:
4033 case TargetOpcode::G_FMAXNUM_IEEE:
4034 case TargetOpcode::G_FMINIMUM:
4035 case TargetOpcode::G_FMAXIMUM: {
Matt Arsenault26b7e852019-02-19 16:30:19 +00004036 Observer.changingInstr(MI);
4037 moreElementsVectorSrc(MI, MoreTy, 1);
4038 moreElementsVectorSrc(MI, MoreTy, 2);
4039 moreElementsVectorDst(MI, MoreTy, 0);
4040 Observer.changedInstr(MI);
4041 return Legalized;
4042 }
Matt Arsenault4d884272019-02-19 16:44:22 +00004043 case TargetOpcode::G_EXTRACT:
4044 if (TypeIdx != 1)
4045 return UnableToLegalize;
4046 Observer.changingInstr(MI);
4047 moreElementsVectorSrc(MI, MoreTy, 1);
4048 Observer.changedInstr(MI);
4049 return Legalized;
Matt Arsenaultc4d07552019-02-20 16:11:22 +00004050 case TargetOpcode::G_INSERT:
Dominik Montada55e3a7c2020-04-14 11:25:05 +02004051 case TargetOpcode::G_FREEZE:
Matt Arsenaultc4d07552019-02-20 16:11:22 +00004052 if (TypeIdx != 0)
4053 return UnableToLegalize;
4054 Observer.changingInstr(MI);
4055 moreElementsVectorSrc(MI, MoreTy, 1);
4056 moreElementsVectorDst(MI, MoreTy, 0);
4057 Observer.changedInstr(MI);
4058 return Legalized;
Matt Arsenaultb4c95b32019-02-19 17:03:09 +00004059 case TargetOpcode::G_SELECT:
4060 if (TypeIdx != 0)
4061 return UnableToLegalize;
4062 if (MRI.getType(MI.getOperand(1).getReg()).isVector())
4063 return UnableToLegalize;
4064
4065 Observer.changingInstr(MI);
4066 moreElementsVectorSrc(MI, MoreTy, 2);
4067 moreElementsVectorSrc(MI, MoreTy, 3);
4068 moreElementsVectorDst(MI, MoreTy, 0);
4069 Observer.changedInstr(MI);
4070 return Legalized;
Matt Arsenault954a0122019-08-21 16:59:10 +00004071 case TargetOpcode::G_UNMERGE_VALUES: {
4072 if (TypeIdx != 1)
4073 return UnableToLegalize;
4074
4075 LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
4076 int NumDst = MI.getNumOperands() - 1;
4077 moreElementsVectorSrc(MI, MoreTy, NumDst);
4078
4079 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
4080 for (int I = 0; I != NumDst; ++I)
4081 MIB.addDef(MI.getOperand(I).getReg());
4082
4083 int NewNumDst = MoreTy.getSizeInBits() / DstTy.getSizeInBits();
4084 for (int I = NumDst; I != NewNumDst; ++I)
4085 MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
4086
4087 MIB.addUse(MI.getOperand(NumDst).getReg());
4088 MI.eraseFromParent();
4089 return Legalized;
4090 }
Matt Arsenault72bcf152019-02-28 00:01:05 +00004091 case TargetOpcode::G_PHI:
4092 return moreElementsVectorPhi(MI, TypeIdx, MoreTy);
Matt Arsenault18ec3822019-02-11 22:00:39 +00004093 default:
4094 return UnableToLegalize;
4095 }
4096}
4097
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004098void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs,
4099 ArrayRef<Register> Src1Regs,
4100 ArrayRef<Register> Src2Regs,
Petar Avramovic0b17e592019-03-11 10:00:17 +00004101 LLT NarrowTy) {
4102 MachineIRBuilder &B = MIRBuilder;
4103 unsigned SrcParts = Src1Regs.size();
4104 unsigned DstParts = DstRegs.size();
4105
4106 unsigned DstIdx = 0; // Low bits of the result.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004107 Register FactorSum =
Petar Avramovic0b17e592019-03-11 10:00:17 +00004108 B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0);
4109 DstRegs[DstIdx] = FactorSum;
4110
4111 unsigned CarrySumPrevDstIdx;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004112 SmallVector<Register, 4> Factors;
Petar Avramovic0b17e592019-03-11 10:00:17 +00004113
4114 for (DstIdx = 1; DstIdx < DstParts; DstIdx++) {
4115 // Collect low parts of muls for DstIdx.
4116 for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1;
4117 i <= std::min(DstIdx, SrcParts - 1); ++i) {
4118 MachineInstrBuilder Mul =
4119 B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]);
4120 Factors.push_back(Mul.getReg(0));
4121 }
4122 // Collect high parts of muls from previous DstIdx.
4123 for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts;
4124 i <= std::min(DstIdx - 1, SrcParts - 1); ++i) {
4125 MachineInstrBuilder Umulh =
4126 B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]);
4127 Factors.push_back(Umulh.getReg(0));
4128 }
Greg Bedwellb1c4b4d2019-10-28 14:28:00 +00004129 // Add CarrySum from additions calculated for previous DstIdx.
Petar Avramovic0b17e592019-03-11 10:00:17 +00004130 if (DstIdx != 1) {
4131 Factors.push_back(CarrySumPrevDstIdx);
4132 }
4133
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004134 Register CarrySum;
Petar Avramovic0b17e592019-03-11 10:00:17 +00004135 // Add all factors and accumulate all carries into CarrySum.
4136 if (DstIdx != DstParts - 1) {
4137 MachineInstrBuilder Uaddo =
4138 B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]);
4139 FactorSum = Uaddo.getReg(0);
4140 CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0);
4141 for (unsigned i = 2; i < Factors.size(); ++i) {
4142 MachineInstrBuilder Uaddo =
4143 B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]);
4144 FactorSum = Uaddo.getReg(0);
4145 MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1));
4146 CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0);
4147 }
4148 } else {
4149 // Since value for the next index is not calculated, neither is CarrySum.
4150 FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0);
4151 for (unsigned i = 2; i < Factors.size(); ++i)
4152 FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0);
4153 }
4154
4155 CarrySumPrevDstIdx = CarrySum;
4156 DstRegs[DstIdx] = FactorSum;
4157 Factors.clear();
4158 }
4159}
4160
Matt Arsenault18ec3822019-02-11 22:00:39 +00004161LegalizerHelper::LegalizeResult
Petar Avramovic0b17e592019-03-11 10:00:17 +00004162LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004163 Register DstReg = MI.getOperand(0).getReg();
4164 Register Src1 = MI.getOperand(1).getReg();
4165 Register Src2 = MI.getOperand(2).getReg();
Petar Avramovic0b17e592019-03-11 10:00:17 +00004166
Matt Arsenault211e89d2019-01-27 00:52:51 +00004167 LLT Ty = MRI.getType(DstReg);
4168 if (Ty.isVector())
4169 return UnableToLegalize;
4170
Petar Avramovic0b17e592019-03-11 10:00:17 +00004171 unsigned SrcSize = MRI.getType(Src1).getSizeInBits();
4172 unsigned DstSize = Ty.getSizeInBits();
4173 unsigned NarrowSize = NarrowTy.getSizeInBits();
4174 if (DstSize % NarrowSize != 0 || SrcSize % NarrowSize != 0)
Matt Arsenault211e89d2019-01-27 00:52:51 +00004175 return UnableToLegalize;
4176
Petar Avramovic0b17e592019-03-11 10:00:17 +00004177 unsigned NumDstParts = DstSize / NarrowSize;
4178 unsigned NumSrcParts = SrcSize / NarrowSize;
Petar Avramovic5229f472019-03-11 10:08:44 +00004179 bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH;
4180 unsigned DstTmpParts = NumDstParts * (IsMulHigh ? 2 : 1);
Matt Arsenault211e89d2019-01-27 00:52:51 +00004181
Matt Arsenaultde8451f2020-02-04 10:34:22 -05004182 SmallVector<Register, 2> Src1Parts, Src2Parts;
4183 SmallVector<Register, 2> DstTmpRegs(DstTmpParts);
Petar Avramovic0b17e592019-03-11 10:00:17 +00004184 extractParts(Src1, NarrowTy, NumSrcParts, Src1Parts);
4185 extractParts(Src2, NarrowTy, NumSrcParts, Src2Parts);
Petar Avramovic5229f472019-03-11 10:08:44 +00004186 multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy);
Matt Arsenault211e89d2019-01-27 00:52:51 +00004187
Petar Avramovic5229f472019-03-11 10:08:44 +00004188 // Take only high half of registers if this is high mul.
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004189 ArrayRef<Register> DstRegs(
Petar Avramovic5229f472019-03-11 10:08:44 +00004190 IsMulHigh ? &DstTmpRegs[DstTmpParts / 2] : &DstTmpRegs[0], NumDstParts);
Petar Avramovic0b17e592019-03-11 10:00:17 +00004191 MIRBuilder.buildMerge(DstReg, DstRegs);
Matt Arsenault211e89d2019-01-27 00:52:51 +00004192 MI.eraseFromParent();
4193 return Legalized;
4194}
4195
Matt Arsenault1cf713662019-02-12 14:54:52 +00004196LegalizerHelper::LegalizeResult
4197LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx,
4198 LLT NarrowTy) {
4199 if (TypeIdx != 1)
4200 return UnableToLegalize;
4201
4202 uint64_t NarrowSize = NarrowTy.getSizeInBits();
4203
4204 int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
4205 // FIXME: add support for when SizeOp1 isn't an exact multiple of
4206 // NarrowSize.
4207 if (SizeOp1 % NarrowSize != 0)
4208 return UnableToLegalize;
4209 int NumParts = SizeOp1 / NarrowSize;
4210
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004211 SmallVector<Register, 2> SrcRegs, DstRegs;
Matt Arsenault1cf713662019-02-12 14:54:52 +00004212 SmallVector<uint64_t, 2> Indexes;
4213 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
4214
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004215 Register OpReg = MI.getOperand(0).getReg();
Matt Arsenault1cf713662019-02-12 14:54:52 +00004216 uint64_t OpStart = MI.getOperand(2).getImm();
4217 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
4218 for (int i = 0; i < NumParts; ++i) {
4219 unsigned SrcStart = i * NarrowSize;
4220
4221 if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) {
4222 // No part of the extract uses this subregister, ignore it.
4223 continue;
4224 } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
4225 // The entire subregister is extracted, forward the value.
4226 DstRegs.push_back(SrcRegs[i]);
4227 continue;
4228 }
4229
4230 // OpSegStart is where this destination segment would start in OpReg if it
4231 // extended infinitely in both directions.
4232 int64_t ExtractOffset;
4233 uint64_t SegSize;
4234 if (OpStart < SrcStart) {
4235 ExtractOffset = 0;
4236 SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart);
4237 } else {
4238 ExtractOffset = OpStart - SrcStart;
4239 SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize);
4240 }
4241
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004242 Register SegReg = SrcRegs[i];
Matt Arsenault1cf713662019-02-12 14:54:52 +00004243 if (ExtractOffset != 0 || SegSize != NarrowSize) {
4244 // A genuine extract is needed.
4245 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
4246 MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset);
4247 }
4248
4249 DstRegs.push_back(SegReg);
4250 }
4251
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004252 Register DstReg = MI.getOperand(0).getReg();
Dominik Montada6b966232020-03-12 09:03:08 +01004253 if (MRI.getType(DstReg).isVector())
Matt Arsenault1cf713662019-02-12 14:54:52 +00004254 MIRBuilder.buildBuildVector(DstReg, DstRegs);
Dominik Montada6b966232020-03-12 09:03:08 +01004255 else if (DstRegs.size() > 1)
Matt Arsenault1cf713662019-02-12 14:54:52 +00004256 MIRBuilder.buildMerge(DstReg, DstRegs);
Dominik Montada6b966232020-03-12 09:03:08 +01004257 else
4258 MIRBuilder.buildCopy(DstReg, DstRegs[0]);
Matt Arsenault1cf713662019-02-12 14:54:52 +00004259 MI.eraseFromParent();
4260 return Legalized;
4261}
4262
4263LegalizerHelper::LegalizeResult
4264LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx,
4265 LLT NarrowTy) {
4266 // FIXME: Don't know how to handle secondary types yet.
4267 if (TypeIdx != 0)
4268 return UnableToLegalize;
4269
4270 uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
4271 uint64_t NarrowSize = NarrowTy.getSizeInBits();
4272
4273 // FIXME: add support for when SizeOp0 isn't an exact multiple of
4274 // NarrowSize.
4275 if (SizeOp0 % NarrowSize != 0)
4276 return UnableToLegalize;
4277
4278 int NumParts = SizeOp0 / NarrowSize;
4279
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004280 SmallVector<Register, 2> SrcRegs, DstRegs;
Matt Arsenault1cf713662019-02-12 14:54:52 +00004281 SmallVector<uint64_t, 2> Indexes;
4282 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
4283
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004284 Register OpReg = MI.getOperand(2).getReg();
Matt Arsenault1cf713662019-02-12 14:54:52 +00004285 uint64_t OpStart = MI.getOperand(3).getImm();
4286 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
4287 for (int i = 0; i < NumParts; ++i) {
4288 unsigned DstStart = i * NarrowSize;
4289
4290 if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
4291 // No part of the insert affects this subregister, forward the original.
4292 DstRegs.push_back(SrcRegs[i]);
4293 continue;
4294 } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
4295 // The entire subregister is defined by this insert, forward the new
4296 // value.
4297 DstRegs.push_back(OpReg);
4298 continue;
4299 }
4300
4301 // OpSegStart is where this destination segment would start in OpReg if it
4302 // extended infinitely in both directions.
4303 int64_t ExtractOffset, InsertOffset;
4304 uint64_t SegSize;
4305 if (OpStart < DstStart) {
4306 InsertOffset = 0;
4307 ExtractOffset = DstStart - OpStart;
4308 SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart);
4309 } else {
4310 InsertOffset = OpStart - DstStart;
4311 ExtractOffset = 0;
4312 SegSize =
4313 std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart);
4314 }
4315
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004316 Register SegReg = OpReg;
Matt Arsenault1cf713662019-02-12 14:54:52 +00004317 if (ExtractOffset != 0 || SegSize != OpSize) {
4318 // A genuine extract is needed.
4319 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
4320 MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset);
4321 }
4322
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004323 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenault1cf713662019-02-12 14:54:52 +00004324 MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset);
4325 DstRegs.push_back(DstReg);
4326 }
4327
4328 assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004329 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault1cf713662019-02-12 14:54:52 +00004330 if(MRI.getType(DstReg).isVector())
4331 MIRBuilder.buildBuildVector(DstReg, DstRegs);
4332 else
4333 MIRBuilder.buildMerge(DstReg, DstRegs);
4334 MI.eraseFromParent();
4335 return Legalized;
4336}
4337
Matt Arsenault211e89d2019-01-27 00:52:51 +00004338LegalizerHelper::LegalizeResult
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00004339LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx,
4340 LLT NarrowTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004341 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00004342 LLT DstTy = MRI.getType(DstReg);
4343
4344 assert(MI.getNumOperands() == 3 && TypeIdx == 0);
4345
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004346 SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
4347 SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs;
4348 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00004349 LLT LeftoverTy;
4350 if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy,
4351 Src0Regs, Src0LeftoverRegs))
4352 return UnableToLegalize;
4353
4354 LLT Unused;
4355 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused,
4356 Src1Regs, Src1LeftoverRegs))
4357 llvm_unreachable("inconsistent extractParts result");
4358
4359 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
4360 auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
4361 {Src0Regs[I], Src1Regs[I]});
Jay Foadb482e1b2020-01-23 11:51:35 +00004362 DstRegs.push_back(Inst.getReg(0));
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00004363 }
4364
4365 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
4366 auto Inst = MIRBuilder.buildInstr(
4367 MI.getOpcode(),
4368 {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]});
Jay Foadb482e1b2020-01-23 11:51:35 +00004369 DstLeftoverRegs.push_back(Inst.getReg(0));
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00004370 }
4371
4372 insertParts(DstReg, DstTy, NarrowTy, DstRegs,
4373 LeftoverTy, DstLeftoverRegs);
4374
4375 MI.eraseFromParent();
4376 return Legalized;
4377}
4378
4379LegalizerHelper::LegalizeResult
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05004380LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx,
4381 LLT NarrowTy) {
4382 if (TypeIdx != 0)
4383 return UnableToLegalize;
4384
4385 Register DstReg = MI.getOperand(0).getReg();
4386 Register SrcReg = MI.getOperand(1).getReg();
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05004387
Matt Arsenaulta66d2812020-01-10 10:41:29 -05004388 LLT DstTy = MRI.getType(DstReg);
4389 if (DstTy.isVector())
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05004390 return UnableToLegalize;
4391
Matt Arsenaulta66d2812020-01-10 10:41:29 -05004392 SmallVector<Register, 8> Parts;
4393 LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -05004394 LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode());
4395 buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
4396
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05004397 MI.eraseFromParent();
4398 return Legalized;
4399}
4400
4401LegalizerHelper::LegalizeResult
Matt Arsenault81511e52019-02-05 00:13:44 +00004402LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx,
4403 LLT NarrowTy) {
4404 if (TypeIdx != 0)
4405 return UnableToLegalize;
4406
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004407 Register CondReg = MI.getOperand(1).getReg();
Matt Arsenault81511e52019-02-05 00:13:44 +00004408 LLT CondTy = MRI.getType(CondReg);
4409 if (CondTy.isVector()) // TODO: Handle vselect
4410 return UnableToLegalize;
4411
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004412 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault81511e52019-02-05 00:13:44 +00004413 LLT DstTy = MRI.getType(DstReg);
4414
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004415 SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
4416 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
4417 SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs;
Matt Arsenault81511e52019-02-05 00:13:44 +00004418 LLT LeftoverTy;
4419 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy,
4420 Src1Regs, Src1LeftoverRegs))
4421 return UnableToLegalize;
4422
4423 LLT Unused;
4424 if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused,
4425 Src2Regs, Src2LeftoverRegs))
4426 llvm_unreachable("inconsistent extractParts result");
4427
4428 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
4429 auto Select = MIRBuilder.buildSelect(NarrowTy,
4430 CondReg, Src1Regs[I], Src2Regs[I]);
Jay Foadb482e1b2020-01-23 11:51:35 +00004431 DstRegs.push_back(Select.getReg(0));
Matt Arsenault81511e52019-02-05 00:13:44 +00004432 }
4433
4434 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
4435 auto Select = MIRBuilder.buildSelect(
4436 LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]);
Jay Foadb482e1b2020-01-23 11:51:35 +00004437 DstLeftoverRegs.push_back(Select.getReg(0));
Matt Arsenault81511e52019-02-05 00:13:44 +00004438 }
4439
4440 insertParts(DstReg, DstTy, NarrowTy, DstRegs,
4441 LeftoverTy, DstLeftoverRegs);
4442
4443 MI.eraseFromParent();
4444 return Legalized;
4445}
4446
4447LegalizerHelper::LegalizeResult
Petar Avramovic2b66d322020-01-27 09:43:38 +01004448LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx,
4449 LLT NarrowTy) {
4450 if (TypeIdx != 1)
4451 return UnableToLegalize;
4452
Matt Arsenault6135f5e2020-02-07 11:55:39 -05004453 Register DstReg = MI.getOperand(0).getReg();
4454 Register SrcReg = MI.getOperand(1).getReg();
4455 LLT DstTy = MRI.getType(DstReg);
4456 LLT SrcTy = MRI.getType(SrcReg);
Petar Avramovic2b66d322020-01-27 09:43:38 +01004457 unsigned NarrowSize = NarrowTy.getSizeInBits();
4458
4459 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
Matt Arsenault312a9d12020-02-07 12:24:15 -05004460 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF;
4461
Petar Avramovic2b66d322020-01-27 09:43:38 +01004462 MachineIRBuilder &B = MIRBuilder;
Matt Arsenault6135f5e2020-02-07 11:55:39 -05004463 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
Petar Avramovic2b66d322020-01-27 09:43:38 +01004464 // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi)
4465 auto C_0 = B.buildConstant(NarrowTy, 0);
4466 auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
4467 UnmergeSrc.getReg(1), C_0);
Matt Arsenault312a9d12020-02-07 12:24:15 -05004468 auto LoCTLZ = IsUndef ?
4469 B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) :
4470 B.buildCTLZ(DstTy, UnmergeSrc.getReg(0));
Matt Arsenault6135f5e2020-02-07 11:55:39 -05004471 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
4472 auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize);
4473 auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1));
4474 B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ);
Petar Avramovic2b66d322020-01-27 09:43:38 +01004475
4476 MI.eraseFromParent();
4477 return Legalized;
4478 }
4479
4480 return UnableToLegalize;
4481}
4482
4483LegalizerHelper::LegalizeResult
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01004484LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx,
4485 LLT NarrowTy) {
4486 if (TypeIdx != 1)
4487 return UnableToLegalize;
4488
Matt Arsenault6135f5e2020-02-07 11:55:39 -05004489 Register DstReg = MI.getOperand(0).getReg();
4490 Register SrcReg = MI.getOperand(1).getReg();
4491 LLT DstTy = MRI.getType(DstReg);
4492 LLT SrcTy = MRI.getType(SrcReg);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01004493 unsigned NarrowSize = NarrowTy.getSizeInBits();
4494
4495 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
Matt Arsenault312a9d12020-02-07 12:24:15 -05004496 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF;
4497
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01004498 MachineIRBuilder &B = MIRBuilder;
Matt Arsenault6135f5e2020-02-07 11:55:39 -05004499 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01004500 // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo)
4501 auto C_0 = B.buildConstant(NarrowTy, 0);
4502 auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
4503 UnmergeSrc.getReg(0), C_0);
Matt Arsenault312a9d12020-02-07 12:24:15 -05004504 auto HiCTTZ = IsUndef ?
4505 B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) :
4506 B.buildCTTZ(DstTy, UnmergeSrc.getReg(1));
Matt Arsenault6135f5e2020-02-07 11:55:39 -05004507 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
4508 auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize);
4509 auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0));
4510 B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01004511
4512 MI.eraseFromParent();
4513 return Legalized;
4514 }
4515
4516 return UnableToLegalize;
4517}
4518
4519LegalizerHelper::LegalizeResult
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01004520LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx,
4521 LLT NarrowTy) {
4522 if (TypeIdx != 1)
4523 return UnableToLegalize;
4524
Matt Arsenault3b198512020-02-06 22:29:23 -05004525 Register DstReg = MI.getOperand(0).getReg();
4526 LLT DstTy = MRI.getType(DstReg);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01004527 LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
4528 unsigned NarrowSize = NarrowTy.getSizeInBits();
4529
4530 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
4531 auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
4532
Matt Arsenault3b198512020-02-06 22:29:23 -05004533 auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0));
4534 auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1));
4535 MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01004536
4537 MI.eraseFromParent();
4538 return Legalized;
4539 }
4540
4541 return UnableToLegalize;
4542}
4543
4544LegalizerHelper::LegalizeResult
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004545LegalizerHelper::lowerBitCount(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4546 unsigned Opc = MI.getOpcode();
Matt Arsenaulta679f272020-07-19 12:29:48 -04004547 const auto &TII = MIRBuilder.getTII();
Diana Picus0528e2c2018-11-26 11:07:02 +00004548 auto isSupported = [this](const LegalityQuery &Q) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004549 auto QAction = LI.getAction(Q).Action;
Diana Picus0528e2c2018-11-26 11:07:02 +00004550 return QAction == Legal || QAction == Libcall || QAction == Custom;
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004551 };
4552 switch (Opc) {
4553 default:
4554 return UnableToLegalize;
4555 case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
4556 // This trivially expands to CTLZ.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00004557 Observer.changingInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004558 MI.setDesc(TII.get(TargetOpcode::G_CTLZ));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00004559 Observer.changedInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004560 return Legalized;
4561 }
4562 case TargetOpcode::G_CTLZ: {
Matt Arsenault8de2dad2020-02-06 21:11:52 -05004563 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004564 Register SrcReg = MI.getOperand(1).getReg();
Matt Arsenault8de2dad2020-02-06 21:11:52 -05004565 LLT DstTy = MRI.getType(DstReg);
4566 LLT SrcTy = MRI.getType(SrcReg);
4567 unsigned Len = SrcTy.getSizeInBits();
4568
4569 if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
Diana Picus0528e2c2018-11-26 11:07:02 +00004570 // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero.
Matt Arsenault8de2dad2020-02-06 21:11:52 -05004571 auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg);
4572 auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0);
4573 auto ICmp = MIRBuilder.buildICmp(
4574 CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc);
4575 auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
4576 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004577 MI.eraseFromParent();
4578 return Legalized;
4579 }
4580 // for now, we do this:
4581 // NewLen = NextPowerOf2(Len);
4582 // x = x | (x >> 1);
4583 // x = x | (x >> 2);
4584 // ...
4585 // x = x | (x >>16);
4586 // x = x | (x >>32); // for 64-bit input
4587 // Upto NewLen/2
4588 // return Len - popcount(x);
4589 //
4590 // Ref: "Hacker's Delight" by Henry Warren
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004591 Register Op = SrcReg;
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004592 unsigned NewLen = PowerOf2Ceil(Len);
4593 for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) {
Matt Arsenault8de2dad2020-02-06 21:11:52 -05004594 auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i);
4595 auto MIBOp = MIRBuilder.buildOr(
4596 SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt));
Jay Foadb482e1b2020-01-23 11:51:35 +00004597 Op = MIBOp.getReg(0);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004598 }
Matt Arsenault8de2dad2020-02-06 21:11:52 -05004599 auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op);
4600 MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len),
Jay Foad63f73542020-01-16 12:37:00 +00004601 MIBPop);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004602 MI.eraseFromParent();
4603 return Legalized;
4604 }
4605 case TargetOpcode::G_CTTZ_ZERO_UNDEF: {
4606 // This trivially expands to CTTZ.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00004607 Observer.changingInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004608 MI.setDesc(TII.get(TargetOpcode::G_CTTZ));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00004609 Observer.changedInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004610 return Legalized;
4611 }
4612 case TargetOpcode::G_CTTZ: {
Matt Arsenault8de2dad2020-02-06 21:11:52 -05004613 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004614 Register SrcReg = MI.getOperand(1).getReg();
Matt Arsenault8de2dad2020-02-06 21:11:52 -05004615 LLT DstTy = MRI.getType(DstReg);
4616 LLT SrcTy = MRI.getType(SrcReg);
4617
4618 unsigned Len = SrcTy.getSizeInBits();
4619 if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004620 // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with
4621 // zero.
Matt Arsenault8de2dad2020-02-06 21:11:52 -05004622 auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg);
4623 auto Zero = MIRBuilder.buildConstant(SrcTy, 0);
4624 auto ICmp = MIRBuilder.buildICmp(
4625 CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero);
4626 auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
4627 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004628 MI.eraseFromParent();
4629 return Legalized;
4630 }
4631 // for now, we use: { return popcount(~x & (x - 1)); }
4632 // unless the target has ctlz but not ctpop, in which case we use:
4633 // { return 32 - nlz(~x & (x-1)); }
4634 // Ref: "Hacker's Delight" by Henry Warren
4635 auto MIBCstNeg1 = MIRBuilder.buildConstant(Ty, -1);
Jay Foad28bb43b2020-01-16 12:09:48 +00004636 auto MIBNot = MIRBuilder.buildXor(Ty, SrcReg, MIBCstNeg1);
4637 auto MIBTmp = MIRBuilder.buildAnd(
4638 Ty, MIBNot, MIRBuilder.buildAdd(Ty, SrcReg, MIBCstNeg1));
Matt Arsenaultd5684f72019-01-31 02:09:57 +00004639 if (!isSupported({TargetOpcode::G_CTPOP, {Ty, Ty}}) &&
4640 isSupported({TargetOpcode::G_CTLZ, {Ty, Ty}})) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004641 auto MIBCstLen = MIRBuilder.buildConstant(Ty, Len);
Jay Foad63f73542020-01-16 12:37:00 +00004642 MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen,
Jay Foad28bb43b2020-01-16 12:09:48 +00004643 MIRBuilder.buildCTLZ(Ty, MIBTmp));
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004644 MI.eraseFromParent();
4645 return Legalized;
4646 }
4647 MI.setDesc(TII.get(TargetOpcode::G_CTPOP));
Jay Foadb482e1b2020-01-23 11:51:35 +00004648 MI.getOperand(1).setReg(MIBTmp.getReg(0));
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004649 return Legalized;
4650 }
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01004651 case TargetOpcode::G_CTPOP: {
4652 unsigned Size = Ty.getSizeInBits();
4653 MachineIRBuilder &B = MIRBuilder;
4654
4655 // Count set bits in blocks of 2 bits. Default approach would be
4656 // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 }
4657 // We use following formula instead:
4658 // B2Count = val - { (val >> 1) & 0x55555555 }
4659 // since it gives same result in blocks of 2 with one instruction less.
4660 auto C_1 = B.buildConstant(Ty, 1);
4661 auto B2Set1LoTo1Hi = B.buildLShr(Ty, MI.getOperand(1).getReg(), C_1);
4662 APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55));
4663 auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0);
4664 auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0);
4665 auto B2Count = B.buildSub(Ty, MI.getOperand(1).getReg(), B2Count1Hi);
4666
4667 // In order to get count in blocks of 4 add values from adjacent block of 2.
4668 // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 }
4669 auto C_2 = B.buildConstant(Ty, 2);
4670 auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2);
4671 APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33));
4672 auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0);
4673 auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0);
4674 auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0);
4675 auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count);
4676
4677 // For count in blocks of 8 bits we don't have to mask high 4 bits before
4678 // addition since count value sits in range {0,...,8} and 4 bits are enough
4679 // to hold such binary values. After addition high 4 bits still hold count
4680 // of set bits in high 4 bit block, set them to zero and get 8 bit result.
4681 // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F
4682 auto C_4 = B.buildConstant(Ty, 4);
4683 auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4);
4684 auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count);
4685 APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F));
4686 auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0);
4687 auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0);
4688
4689 assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm");
4690 // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this
4691 // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks.
4692 auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01)));
4693 auto ResTmp = B.buildMul(Ty, B8Count, MulMask);
4694
4695 // Shift count result from 8 high bits to low bits.
4696 auto C_SizeM8 = B.buildConstant(Ty, Size - 8);
4697 B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8);
4698
4699 MI.eraseFromParent();
4700 return Legalized;
4701 }
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004702 }
4703}
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004704
4705// Expand s32 = G_UITOFP s64 using bit operations to an IEEE float
4706// representation.
4707LegalizerHelper::LegalizeResult
4708LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004709 Register Dst = MI.getOperand(0).getReg();
4710 Register Src = MI.getOperand(1).getReg();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004711 const LLT S64 = LLT::scalar(64);
4712 const LLT S32 = LLT::scalar(32);
4713 const LLT S1 = LLT::scalar(1);
4714
4715 assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32);
4716
4717 // unsigned cul2f(ulong u) {
4718 // uint lz = clz(u);
4719 // uint e = (u != 0) ? 127U + 63U - lz : 0;
4720 // u = (u << lz) & 0x7fffffffffffffffUL;
4721 // ulong t = u & 0xffffffffffUL;
4722 // uint v = (e << 23) | (uint)(u >> 40);
4723 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
4724 // return as_float(v + r);
4725 // }
4726
4727 auto Zero32 = MIRBuilder.buildConstant(S32, 0);
4728 auto Zero64 = MIRBuilder.buildConstant(S64, 0);
4729
4730 auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src);
4731
4732 auto K = MIRBuilder.buildConstant(S32, 127U + 63U);
4733 auto Sub = MIRBuilder.buildSub(S32, K, LZ);
4734
4735 auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64);
4736 auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32);
4737
4738 auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1);
4739 auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ);
4740
4741 auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0);
4742
4743 auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL);
4744 auto T = MIRBuilder.buildAnd(S64, U, Mask1);
4745
4746 auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40));
4747 auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23));
4748 auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl));
4749
4750 auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL);
4751 auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C);
4752 auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C);
4753 auto One = MIRBuilder.buildConstant(S32, 1);
4754
4755 auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One);
4756 auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32);
4757 auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0);
4758 MIRBuilder.buildAdd(Dst, V, R);
4759
Matt Arsenault350ee7fb2020-06-12 10:20:07 -04004760 MI.eraseFromParent();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004761 return Legalized;
4762}
4763
4764LegalizerHelper::LegalizeResult
4765LegalizerHelper::lowerUITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004766 Register Dst = MI.getOperand(0).getReg();
4767 Register Src = MI.getOperand(1).getReg();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004768 LLT DstTy = MRI.getType(Dst);
4769 LLT SrcTy = MRI.getType(Src);
4770
Matt Arsenaultbc276c62019-11-15 11:59:12 +05304771 if (SrcTy == LLT::scalar(1)) {
4772 auto True = MIRBuilder.buildFConstant(DstTy, 1.0);
4773 auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
4774 MIRBuilder.buildSelect(Dst, Src, True, False);
4775 MI.eraseFromParent();
4776 return Legalized;
4777 }
4778
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004779 if (SrcTy != LLT::scalar(64))
4780 return UnableToLegalize;
4781
4782 if (DstTy == LLT::scalar(32)) {
4783 // TODO: SelectionDAG has several alternative expansions to port which may
4784 // be more reasonble depending on the available instructions. If a target
4785 // has sitofp, does not have CTLZ, or can efficiently use f64 as an
4786 // intermediate type, this is probably worse.
4787 return lowerU64ToF32BitOps(MI);
4788 }
4789
4790 return UnableToLegalize;
4791}
4792
4793LegalizerHelper::LegalizeResult
4794LegalizerHelper::lowerSITOFP(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004795 Register Dst = MI.getOperand(0).getReg();
4796 Register Src = MI.getOperand(1).getReg();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004797 LLT DstTy = MRI.getType(Dst);
4798 LLT SrcTy = MRI.getType(Src);
4799
4800 const LLT S64 = LLT::scalar(64);
4801 const LLT S32 = LLT::scalar(32);
4802 const LLT S1 = LLT::scalar(1);
4803
Matt Arsenaultbc276c62019-11-15 11:59:12 +05304804 if (SrcTy == S1) {
4805 auto True = MIRBuilder.buildFConstant(DstTy, -1.0);
4806 auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
4807 MIRBuilder.buildSelect(Dst, Src, True, False);
4808 MI.eraseFromParent();
4809 return Legalized;
4810 }
4811
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004812 if (SrcTy != S64)
4813 return UnableToLegalize;
4814
4815 if (DstTy == S32) {
4816 // signed cl2f(long l) {
4817 // long s = l >> 63;
4818 // float r = cul2f((l + s) ^ s);
4819 // return s ? -r : r;
4820 // }
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004821 Register L = Src;
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004822 auto SignBit = MIRBuilder.buildConstant(S64, 63);
4823 auto S = MIRBuilder.buildAShr(S64, L, SignBit);
4824
4825 auto LPlusS = MIRBuilder.buildAdd(S64, L, S);
4826 auto Xor = MIRBuilder.buildXor(S64, LPlusS, S);
4827 auto R = MIRBuilder.buildUITOFP(S32, Xor);
4828
4829 auto RNeg = MIRBuilder.buildFNeg(S32, R);
4830 auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S,
4831 MIRBuilder.buildConstant(S64, 0));
4832 MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R);
Matt Arsenault350ee7fb2020-06-12 10:20:07 -04004833 MI.eraseFromParent();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00004834 return Legalized;
4835 }
4836
4837 return UnableToLegalize;
4838}
Matt Arsenault6f74f552019-07-01 17:18:03 +00004839
Petar Avramovic6412b562019-08-30 05:44:02 +00004840LegalizerHelper::LegalizeResult
4841LegalizerHelper::lowerFPTOUI(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
4842 Register Dst = MI.getOperand(0).getReg();
4843 Register Src = MI.getOperand(1).getReg();
4844 LLT DstTy = MRI.getType(Dst);
4845 LLT SrcTy = MRI.getType(Src);
4846 const LLT S64 = LLT::scalar(64);
4847 const LLT S32 = LLT::scalar(32);
4848
4849 if (SrcTy != S64 && SrcTy != S32)
4850 return UnableToLegalize;
4851 if (DstTy != S32 && DstTy != S64)
4852 return UnableToLegalize;
4853
4854 // FPTOSI gives same result as FPTOUI for positive signed integers.
4855 // FPTOUI needs to deal with fp values that convert to unsigned integers
4856 // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp.
4857
4858 APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits());
4859 APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle()
4860 : APFloat::IEEEdouble(),
4861 APInt::getNullValue(SrcTy.getSizeInBits()));
4862 TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven);
4863
4864 MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src);
4865
4866 MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP);
4867 // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on
4868 // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1.
4869 MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold);
4870 MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub);
4871 MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt);
4872 MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit);
4873
Matt Arsenault1060b9e2020-01-04 17:06:47 -05004874 const LLT S1 = LLT::scalar(1);
4875
Petar Avramovic6412b562019-08-30 05:44:02 +00004876 MachineInstrBuilder FCMP =
Matt Arsenault1060b9e2020-01-04 17:06:47 -05004877 MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold);
Petar Avramovic6412b562019-08-30 05:44:02 +00004878 MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res);
4879
4880 MI.eraseFromParent();
4881 return Legalized;
4882}
4883
Matt Arsenaultea956682020-01-04 17:09:48 -05004884LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) {
4885 Register Dst = MI.getOperand(0).getReg();
4886 Register Src = MI.getOperand(1).getReg();
4887 LLT DstTy = MRI.getType(Dst);
4888 LLT SrcTy = MRI.getType(Src);
4889 const LLT S64 = LLT::scalar(64);
4890 const LLT S32 = LLT::scalar(32);
4891
4892 // FIXME: Only f32 to i64 conversions are supported.
4893 if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64)
4894 return UnableToLegalize;
4895
4896 // Expand f32 -> i64 conversion
4897 // This algorithm comes from compiler-rt's implementation of fixsfdi:
4898 // https://github.com/llvm/llvm-project/blob/master/compiler-rt/lib/builtins/fixsfdi.c
4899
4900 unsigned SrcEltBits = SrcTy.getScalarSizeInBits();
4901
4902 auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000);
4903 auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23);
4904
4905 auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask);
4906 auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit);
4907
4908 auto SignMask = MIRBuilder.buildConstant(SrcTy,
4909 APInt::getSignMask(SrcEltBits));
4910 auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask);
4911 auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1);
4912 auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit);
4913 Sign = MIRBuilder.buildSExt(DstTy, Sign);
4914
4915 auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF);
4916 auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask);
4917 auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000);
4918
4919 auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K);
4920 R = MIRBuilder.buildZExt(DstTy, R);
4921
4922 auto Bias = MIRBuilder.buildConstant(SrcTy, 127);
4923 auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias);
4924 auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit);
4925 auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent);
4926
4927 auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent);
4928 auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub);
4929
4930 const LLT S1 = LLT::scalar(1);
4931 auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT,
4932 S1, Exponent, ExponentLoBit);
4933
4934 R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl);
4935
4936 auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign);
4937 auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign);
4938
4939 auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0);
4940
4941 auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT,
4942 S1, Exponent, ZeroSrcTy);
4943
4944 auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0);
4945 MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret);
4946
4947 MI.eraseFromParent();
4948 return Legalized;
4949}
4950
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05004951// f64 -> f16 conversion using round-to-nearest-even rounding mode.
4952LegalizerHelper::LegalizeResult
4953LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) {
4954 Register Dst = MI.getOperand(0).getReg();
4955 Register Src = MI.getOperand(1).getReg();
4956
4957 if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly.
4958 return UnableToLegalize;
4959
4960 const unsigned ExpMask = 0x7ff;
4961 const unsigned ExpBiasf64 = 1023;
4962 const unsigned ExpBiasf16 = 15;
4963 const LLT S32 = LLT::scalar(32);
4964 const LLT S1 = LLT::scalar(1);
4965
4966 auto Unmerge = MIRBuilder.buildUnmerge(S32, Src);
4967 Register U = Unmerge.getReg(0);
4968 Register UH = Unmerge.getReg(1);
4969
4970 auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20));
Petar Avramovicbd3d9512020-06-11 17:55:59 +02004971 E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask));
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05004972
4973 // Subtract the fp64 exponent bias (1023) to get the real exponent and
4974 // add the f16 bias (15) to get the biased exponent for the f16 format.
4975 E = MIRBuilder.buildAdd(
4976 S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16));
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05004977
4978 auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8));
4979 M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe));
4980
4981 auto MaskedSig = MIRBuilder.buildAnd(S32, UH,
4982 MIRBuilder.buildConstant(S32, 0x1ff));
4983 MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U);
4984
4985 auto Zero = MIRBuilder.buildConstant(S32, 0);
4986 auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero);
4987 auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0);
4988 M = MIRBuilder.buildOr(S32, M, Lo40Set);
4989
4990 // (M != 0 ? 0x0200 : 0) | 0x7c00;
4991 auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200);
4992 auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero);
4993 auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero);
4994
4995 auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00);
4996 auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00);
4997
4998 // N = M | (E << 12);
4999 auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12));
5000 auto N = MIRBuilder.buildOr(S32, M, EShl12);
5001
5002 // B = clamp(1-E, 0, 13);
5003 auto One = MIRBuilder.buildConstant(S32, 1);
5004 auto OneSubExp = MIRBuilder.buildSub(S32, One, E);
5005 auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero);
5006 B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13));
5007
5008 auto SigSetHigh = MIRBuilder.buildOr(S32, M,
5009 MIRBuilder.buildConstant(S32, 0x1000));
5010
5011 auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B);
5012 auto D0 = MIRBuilder.buildShl(S32, D, B);
5013
5014 auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1,
5015 D0, SigSetHigh);
5016 auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh);
5017 D = MIRBuilder.buildOr(S32, D, D1);
5018
5019 auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One);
5020 auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N);
5021
5022 auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7));
5023 V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2));
5024
5025 auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3,
5026 MIRBuilder.buildConstant(S32, 3));
5027 auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3);
5028
5029 auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3,
5030 MIRBuilder.buildConstant(S32, 5));
5031 auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5);
5032
5033 V1 = MIRBuilder.buildOr(S32, V0, V1);
5034 V = MIRBuilder.buildAdd(S32, V, V1);
5035
5036 auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1,
5037 E, MIRBuilder.buildConstant(S32, 30));
5038 V = MIRBuilder.buildSelect(S32, CmpEGt30,
5039 MIRBuilder.buildConstant(S32, 0x7c00), V);
5040
5041 auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1,
5042 E, MIRBuilder.buildConstant(S32, 1039));
5043 V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V);
5044
5045 // Extract the sign bit.
5046 auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16));
5047 Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000));
5048
5049 // Insert the sign bit
5050 V = MIRBuilder.buildOr(S32, Sign, V);
5051
5052 MIRBuilder.buildTrunc(Dst, V);
5053 MI.eraseFromParent();
5054 return Legalized;
5055}
5056
5057LegalizerHelper::LegalizeResult
5058LegalizerHelper::lowerFPTRUNC(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
5059 Register Dst = MI.getOperand(0).getReg();
5060 Register Src = MI.getOperand(1).getReg();
5061
5062 LLT DstTy = MRI.getType(Dst);
5063 LLT SrcTy = MRI.getType(Src);
5064 const LLT S64 = LLT::scalar(64);
5065 const LLT S16 = LLT::scalar(16);
5066
5067 if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64)
5068 return lowerFPTRUNC_F64_TO_F16(MI);
5069
5070 return UnableToLegalize;
5071}
5072
Matt Arsenault7cd8a022020-07-17 11:01:15 -04005073// TODO: If RHS is a constant SelectionDAGBuilder expands this into a
5074// multiplication tree.
5075LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPOWI(MachineInstr &MI) {
5076 Register Dst = MI.getOperand(0).getReg();
5077 Register Src0 = MI.getOperand(1).getReg();
5078 Register Src1 = MI.getOperand(2).getReg();
5079 LLT Ty = MRI.getType(Dst);
5080
5081 auto CvtSrc1 = MIRBuilder.buildSITOFP(Ty, Src1);
5082 MIRBuilder.buildFPow(Dst, Src0, CvtSrc1, MI.getFlags());
5083 MI.eraseFromParent();
5084 return Legalized;
5085}
5086
Matt Arsenault6f74f552019-07-01 17:18:03 +00005087static CmpInst::Predicate minMaxToCompare(unsigned Opc) {
5088 switch (Opc) {
5089 case TargetOpcode::G_SMIN:
5090 return CmpInst::ICMP_SLT;
5091 case TargetOpcode::G_SMAX:
5092 return CmpInst::ICMP_SGT;
5093 case TargetOpcode::G_UMIN:
5094 return CmpInst::ICMP_ULT;
5095 case TargetOpcode::G_UMAX:
5096 return CmpInst::ICMP_UGT;
5097 default:
5098 llvm_unreachable("not in integer min/max");
5099 }
5100}
5101
5102LegalizerHelper::LegalizeResult
5103LegalizerHelper::lowerMinMax(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
5104 Register Dst = MI.getOperand(0).getReg();
5105 Register Src0 = MI.getOperand(1).getReg();
5106 Register Src1 = MI.getOperand(2).getReg();
5107
5108 const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode());
5109 LLT CmpType = MRI.getType(Dst).changeElementSize(1);
5110
5111 auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1);
5112 MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1);
5113
5114 MI.eraseFromParent();
5115 return Legalized;
5116}
Matt Arsenaultb1843e12019-07-09 23:34:29 +00005117
5118LegalizerHelper::LegalizeResult
5119LegalizerHelper::lowerFCopySign(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
5120 Register Dst = MI.getOperand(0).getReg();
5121 Register Src0 = MI.getOperand(1).getReg();
5122 Register Src1 = MI.getOperand(2).getReg();
5123
5124 const LLT Src0Ty = MRI.getType(Src0);
5125 const LLT Src1Ty = MRI.getType(Src1);
5126
5127 const int Src0Size = Src0Ty.getScalarSizeInBits();
5128 const int Src1Size = Src1Ty.getScalarSizeInBits();
5129
5130 auto SignBitMask = MIRBuilder.buildConstant(
5131 Src0Ty, APInt::getSignMask(Src0Size));
5132
5133 auto NotSignBitMask = MIRBuilder.buildConstant(
5134 Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1));
5135
5136 auto And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask);
5137 MachineInstr *Or;
5138
5139 if (Src0Ty == Src1Ty) {
Matt Arsenault49ae0fc2020-04-10 20:44:45 -04005140 auto And1 = MIRBuilder.buildAnd(Src1Ty, Src1, SignBitMask);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00005141 Or = MIRBuilder.buildOr(Dst, And0, And1);
5142 } else if (Src0Size > Src1Size) {
5143 auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size);
5144 auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1);
5145 auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt);
5146 auto And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask);
5147 Or = MIRBuilder.buildOr(Dst, And0, And1);
5148 } else {
5149 auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size);
5150 auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt);
5151 auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift);
5152 auto And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask);
5153 Or = MIRBuilder.buildOr(Dst, And0, And1);
5154 }
5155
5156 // Be careful about setting nsz/nnan/ninf on every instruction, since the
5157 // constants are a nan and -0.0, but the final result should preserve
5158 // everything.
5159 if (unsigned Flags = MI.getFlags())
5160 Or->setFlags(Flags);
5161
5162 MI.eraseFromParent();
5163 return Legalized;
5164}
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00005165
5166LegalizerHelper::LegalizeResult
5167LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) {
5168 unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ?
5169 TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE;
5170
5171 Register Dst = MI.getOperand(0).getReg();
5172 Register Src0 = MI.getOperand(1).getReg();
5173 Register Src1 = MI.getOperand(2).getReg();
5174 LLT Ty = MRI.getType(Dst);
5175
5176 if (!MI.getFlag(MachineInstr::FmNoNans)) {
5177 // Insert canonicalizes if it's possible we need to quiet to get correct
5178 // sNaN behavior.
5179
5180 // Note this must be done here, and not as an optimization combine in the
5181 // absence of a dedicate quiet-snan instruction as we're using an
5182 // omni-purpose G_FCANONICALIZE.
5183 if (!isKnownNeverSNaN(Src0, MRI))
5184 Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0);
5185
5186 if (!isKnownNeverSNaN(Src1, MRI))
5187 Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0);
5188 }
5189
5190 // If there are no nans, it's safe to simply replace this with the non-IEEE
5191 // version.
5192 MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags());
5193 MI.eraseFromParent();
5194 return Legalized;
5195}
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005196
Matt Arsenault4d339182019-09-13 00:44:35 +00005197LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) {
5198 // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c
5199 Register DstReg = MI.getOperand(0).getReg();
5200 LLT Ty = MRI.getType(DstReg);
5201 unsigned Flags = MI.getFlags();
5202
5203 auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2),
5204 Flags);
5205 MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags);
5206 MI.eraseFromParent();
5207 return Legalized;
5208}
5209
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005210LegalizerHelper::LegalizeResult
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05005211LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) {
5212 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault19a03502020-03-14 14:52:48 -04005213 Register X = MI.getOperand(1).getReg();
5214 const unsigned Flags = MI.getFlags();
5215 const LLT Ty = MRI.getType(DstReg);
5216 const LLT CondTy = Ty.changeElementSize(1);
5217
5218 // round(x) =>
5219 // t = trunc(x);
5220 // d = fabs(x - t);
5221 // o = copysign(1.0f, x);
5222 // return t + (d >= 0.5 ? o : 0.0);
5223
5224 auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags);
5225
5226 auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags);
5227 auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags);
5228 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
5229 auto One = MIRBuilder.buildFConstant(Ty, 1.0);
5230 auto Half = MIRBuilder.buildFConstant(Ty, 0.5);
5231 auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X);
5232
5233 auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half,
5234 Flags);
5235 auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags);
5236
5237 MIRBuilder.buildFAdd(DstReg, T, Sel, Flags);
5238
5239 MI.eraseFromParent();
5240 return Legalized;
5241}
5242
5243LegalizerHelper::LegalizeResult
5244LegalizerHelper::lowerFFloor(MachineInstr &MI) {
5245 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05005246 Register SrcReg = MI.getOperand(1).getReg();
5247 unsigned Flags = MI.getFlags();
5248 LLT Ty = MRI.getType(DstReg);
5249 const LLT CondTy = Ty.changeElementSize(1);
5250
5251 // result = trunc(src);
5252 // if (src < 0.0 && src != result)
5253 // result += -1.0.
5254
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05005255 auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags);
Matt Arsenault19a03502020-03-14 14:52:48 -04005256 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05005257
5258 auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy,
5259 SrcReg, Zero, Flags);
5260 auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy,
5261 SrcReg, Trunc, Flags);
5262 auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc);
5263 auto AddVal = MIRBuilder.buildSITOFP(Ty, And);
5264
Matt Arsenault19a03502020-03-14 14:52:48 -04005265 MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags);
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05005266 MI.eraseFromParent();
5267 return Legalized;
5268}
5269
5270LegalizerHelper::LegalizeResult
Matt Arsenault69999602020-03-29 15:51:54 -04005271LegalizerHelper::lowerMergeValues(MachineInstr &MI) {
5272 const unsigned NumOps = MI.getNumOperands();
5273 Register DstReg = MI.getOperand(0).getReg();
5274 Register Src0Reg = MI.getOperand(1).getReg();
5275 LLT DstTy = MRI.getType(DstReg);
5276 LLT SrcTy = MRI.getType(Src0Reg);
5277 unsigned PartSize = SrcTy.getSizeInBits();
5278
5279 LLT WideTy = LLT::scalar(DstTy.getSizeInBits());
5280 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src0Reg).getReg(0);
5281
5282 for (unsigned I = 2; I != NumOps; ++I) {
5283 const unsigned Offset = (I - 1) * PartSize;
5284
5285 Register SrcReg = MI.getOperand(I).getReg();
5286 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
5287
5288 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
5289 MRI.createGenericVirtualRegister(WideTy);
5290
5291 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
5292 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
5293 MIRBuilder.buildOr(NextResult, ResultReg, Shl);
5294 ResultReg = NextResult;
5295 }
5296
5297 if (DstTy.isPointer()) {
5298 if (MIRBuilder.getDataLayout().isNonIntegralAddressSpace(
5299 DstTy.getAddressSpace())) {
5300 LLVM_DEBUG(dbgs() << "Not casting nonintegral address space\n");
5301 return UnableToLegalize;
5302 }
5303
5304 MIRBuilder.buildIntToPtr(DstReg, ResultReg);
5305 }
5306
5307 MI.eraseFromParent();
5308 return Legalized;
5309}
5310
5311LegalizerHelper::LegalizeResult
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005312LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) {
5313 const unsigned NumDst = MI.getNumOperands() - 1;
Matt Arsenault3af85fa2020-03-29 18:04:53 -04005314 Register SrcReg = MI.getOperand(NumDst).getReg();
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005315 Register Dst0Reg = MI.getOperand(0).getReg();
5316 LLT DstTy = MRI.getType(Dst0Reg);
Matt Arsenault3af85fa2020-03-29 18:04:53 -04005317 if (DstTy.isPointer())
5318 return UnableToLegalize; // TODO
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005319
Matt Arsenault3af85fa2020-03-29 18:04:53 -04005320 SrcReg = coerceToScalar(SrcReg);
5321 if (!SrcReg)
5322 return UnableToLegalize;
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005323
5324 // Expand scalarizing unmerge as bitcast to integer and shift.
Matt Arsenault3af85fa2020-03-29 18:04:53 -04005325 LLT IntTy = MRI.getType(SrcReg);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005326
Matt Arsenault3af85fa2020-03-29 18:04:53 -04005327 MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005328
Matt Arsenault3af85fa2020-03-29 18:04:53 -04005329 const unsigned DstSize = DstTy.getSizeInBits();
5330 unsigned Offset = DstSize;
5331 for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) {
5332 auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset);
5333 auto Shift = MIRBuilder.buildLShr(IntTy, SrcReg, ShiftAmt);
5334 MIRBuilder.buildTrunc(MI.getOperand(I), Shift);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005335 }
5336
Matt Arsenault3af85fa2020-03-29 18:04:53 -04005337 MI.eraseFromParent();
5338 return Legalized;
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00005339}
Matt Arsenault690645b2019-08-13 16:09:07 +00005340
Matt Arsenault0b7de792020-07-26 21:25:10 -04005341/// Lower a vector extract by writing the vector to a stack temporary and
5342/// reloading the element.
5343///
5344/// %dst = G_EXTRACT_VECTOR_ELT %vec, %idx
5345/// =>
5346/// %stack_temp = G_FRAME_INDEX
5347/// G_STORE %vec, %stack_temp
5348/// %idx = clamp(%idx, %vec.getNumElements())
5349/// %element_ptr = G_PTR_ADD %stack_temp, %idx
5350/// %dst = G_LOAD %element_ptr
5351LegalizerHelper::LegalizeResult
5352LegalizerHelper::lowerExtractVectorElt(MachineInstr &MI) {
5353 Register DstReg = MI.getOperand(0).getReg();
5354 Register SrcVec = MI.getOperand(1).getReg();
5355 Register Idx = MI.getOperand(2).getReg();
5356 LLT VecTy = MRI.getType(SrcVec);
5357 LLT EltTy = VecTy.getElementType();
5358 if (!EltTy.isByteSized()) { // Not implemented.
5359 LLVM_DEBUG(dbgs() << "Can't handle non-byte element vectors yet\n");
5360 return UnableToLegalize;
5361 }
5362
5363 unsigned EltBytes = EltTy.getSizeInBytes();
5364 Align StoreAlign = getStackTemporaryAlignment(VecTy);
5365 Align LoadAlign;
5366
5367 MachinePointerInfo PtrInfo;
5368 auto StackTemp = createStackTemporary(TypeSize::Fixed(VecTy.getSizeInBytes()),
5369 StoreAlign, PtrInfo);
5370 MIRBuilder.buildStore(SrcVec, StackTemp, PtrInfo, StoreAlign);
5371
5372 // Get the pointer to the element, and be sure not to hit undefined behavior
5373 // if the index is out of bounds.
5374 Register LoadPtr = getVectorElementPointer(StackTemp.getReg(0), VecTy, Idx);
5375
5376 int64_t IdxVal;
5377 if (mi_match(Idx, MRI, m_ICst(IdxVal))) {
5378 int64_t Offset = IdxVal * EltBytes;
5379 PtrInfo = PtrInfo.getWithOffset(Offset);
5380 LoadAlign = commonAlignment(StoreAlign, Offset);
5381 } else {
5382 // We lose information with a variable offset.
5383 LoadAlign = getStackTemporaryAlignment(EltTy);
5384 PtrInfo = MachinePointerInfo(MRI.getType(LoadPtr).getAddressSpace());
5385 }
5386
5387 MIRBuilder.buildLoad(DstReg, LoadPtr, PtrInfo, LoadAlign);
5388 MI.eraseFromParent();
5389 return Legalized;
5390}
5391
Matt Arsenault690645b2019-08-13 16:09:07 +00005392LegalizerHelper::LegalizeResult
5393LegalizerHelper::lowerShuffleVector(MachineInstr &MI) {
5394 Register DstReg = MI.getOperand(0).getReg();
5395 Register Src0Reg = MI.getOperand(1).getReg();
5396 Register Src1Reg = MI.getOperand(2).getReg();
Aditya Nandakumar615eee62019-08-13 21:49:11 +00005397 LLT Src0Ty = MRI.getType(Src0Reg);
Matt Arsenault690645b2019-08-13 16:09:07 +00005398 LLT DstTy = MRI.getType(DstReg);
Matt Arsenault690645b2019-08-13 16:09:07 +00005399 LLT IdxTy = LLT::scalar(32);
5400
Eli Friedmane68e4cb2020-01-13 15:32:45 -08005401 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
Matt Arsenault690645b2019-08-13 16:09:07 +00005402
Amara Emersonc8092302019-08-16 18:06:53 +00005403 if (DstTy.isScalar()) {
5404 if (Src0Ty.isVector())
5405 return UnableToLegalize;
5406
5407 // This is just a SELECT.
5408 assert(Mask.size() == 1 && "Expected a single mask element");
5409 Register Val;
5410 if (Mask[0] < 0 || Mask[0] > 1)
5411 Val = MIRBuilder.buildUndef(DstTy).getReg(0);
5412 else
5413 Val = Mask[0] == 0 ? Src0Reg : Src1Reg;
5414 MIRBuilder.buildCopy(DstReg, Val);
5415 MI.eraseFromParent();
5416 return Legalized;
5417 }
5418
Matt Arsenault690645b2019-08-13 16:09:07 +00005419 Register Undef;
5420 SmallVector<Register, 32> BuildVec;
Amara Emersonc8092302019-08-16 18:06:53 +00005421 LLT EltTy = DstTy.getElementType();
Matt Arsenault690645b2019-08-13 16:09:07 +00005422
5423 for (int Idx : Mask) {
5424 if (Idx < 0) {
5425 if (!Undef.isValid())
5426 Undef = MIRBuilder.buildUndef(EltTy).getReg(0);
5427 BuildVec.push_back(Undef);
5428 continue;
5429 }
5430
Aditya Nandakumar615eee62019-08-13 21:49:11 +00005431 if (Src0Ty.isScalar()) {
5432 BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg);
5433 } else {
Aditya Nandakumarc65ac862019-08-14 01:23:33 +00005434 int NumElts = Src0Ty.getNumElements();
Aditya Nandakumar615eee62019-08-13 21:49:11 +00005435 Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg;
5436 int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts;
5437 auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx);
5438 auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK);
5439 BuildVec.push_back(Extract.getReg(0));
5440 }
Matt Arsenault690645b2019-08-13 16:09:07 +00005441 }
5442
5443 MIRBuilder.buildBuildVector(DstReg, BuildVec);
5444 MI.eraseFromParent();
5445 return Legalized;
5446}
Amara Emersone20b91c2019-08-27 19:54:27 +00005447
5448LegalizerHelper::LegalizeResult
5449LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) {
Matt Arsenault3866e0a2020-05-30 10:54:43 -04005450 const auto &MF = *MI.getMF();
5451 const auto &TFI = *MF.getSubtarget().getFrameLowering();
5452 if (TFI.getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp)
5453 return UnableToLegalize;
5454
Amara Emersone20b91c2019-08-27 19:54:27 +00005455 Register Dst = MI.getOperand(0).getReg();
5456 Register AllocSize = MI.getOperand(1).getReg();
Guillaume Chatelet9f5c7862020-04-03 08:10:59 +00005457 Align Alignment = assumeAligned(MI.getOperand(2).getImm());
Amara Emersone20b91c2019-08-27 19:54:27 +00005458
Amara Emersone20b91c2019-08-27 19:54:27 +00005459 LLT PtrTy = MRI.getType(Dst);
5460 LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits());
5461
Matt Arsenault3866e0a2020-05-30 10:54:43 -04005462 const auto &TLI = *MF.getSubtarget().getTargetLowering();
Amara Emersone20b91c2019-08-27 19:54:27 +00005463 Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
5464 auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg);
5465 SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp);
5466
5467 // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't
5468 // have to generate an extra instruction to negate the alloc and then use
Daniel Sanderse74c5b92019-11-01 13:18:00 -07005469 // G_PTR_ADD to add the negative offset.
Amara Emersone20b91c2019-08-27 19:54:27 +00005470 auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize);
Guillaume Chatelet9f5c7862020-04-03 08:10:59 +00005471 if (Alignment > Align(1)) {
5472 APInt AlignMask(IntPtrTy.getSizeInBits(), Alignment.value(), true);
Amara Emersone20b91c2019-08-27 19:54:27 +00005473 AlignMask.negate();
5474 auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask);
5475 Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst);
5476 }
5477
5478 SPTmp = MIRBuilder.buildCast(PtrTy, Alloc);
5479 MIRBuilder.buildCopy(SPReg, SPTmp);
5480 MIRBuilder.buildCopy(Dst, SPTmp);
5481
5482 MI.eraseFromParent();
5483 return Legalized;
5484}
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00005485
5486LegalizerHelper::LegalizeResult
5487LegalizerHelper::lowerExtract(MachineInstr &MI) {
5488 Register Dst = MI.getOperand(0).getReg();
5489 Register Src = MI.getOperand(1).getReg();
5490 unsigned Offset = MI.getOperand(2).getImm();
5491
5492 LLT DstTy = MRI.getType(Dst);
5493 LLT SrcTy = MRI.getType(Src);
5494
5495 if (DstTy.isScalar() &&
5496 (SrcTy.isScalar() ||
5497 (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) {
5498 LLT SrcIntTy = SrcTy;
5499 if (!SrcTy.isScalar()) {
5500 SrcIntTy = LLT::scalar(SrcTy.getSizeInBits());
5501 Src = MIRBuilder.buildBitcast(SrcIntTy, Src).getReg(0);
5502 }
5503
5504 if (Offset == 0)
5505 MIRBuilder.buildTrunc(Dst, Src);
5506 else {
5507 auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset);
5508 auto Shr = MIRBuilder.buildLShr(SrcIntTy, Src, ShiftAmt);
5509 MIRBuilder.buildTrunc(Dst, Shr);
5510 }
5511
5512 MI.eraseFromParent();
5513 return Legalized;
5514 }
5515
5516 return UnableToLegalize;
5517}
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00005518
5519LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) {
5520 Register Dst = MI.getOperand(0).getReg();
5521 Register Src = MI.getOperand(1).getReg();
5522 Register InsertSrc = MI.getOperand(2).getReg();
5523 uint64_t Offset = MI.getOperand(3).getImm();
5524
5525 LLT DstTy = MRI.getType(Src);
5526 LLT InsertTy = MRI.getType(InsertSrc);
5527
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01005528 if (InsertTy.isVector() ||
5529 (DstTy.isVector() && DstTy.getElementType() != InsertTy))
5530 return UnableToLegalize;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00005531
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01005532 const DataLayout &DL = MIRBuilder.getDataLayout();
5533 if ((DstTy.isPointer() &&
5534 DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) ||
5535 (InsertTy.isPointer() &&
5536 DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) {
5537 LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n");
5538 return UnableToLegalize;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00005539 }
5540
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01005541 LLT IntDstTy = DstTy;
5542
5543 if (!DstTy.isScalar()) {
5544 IntDstTy = LLT::scalar(DstTy.getSizeInBits());
5545 Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0);
5546 }
5547
5548 if (!InsertTy.isScalar()) {
5549 const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits());
5550 InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0);
5551 }
5552
5553 Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0);
5554 if (Offset != 0) {
5555 auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset);
5556 ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0);
5557 }
5558
5559 APInt MaskVal = APInt::getBitsSetWithWrap(
5560 DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset);
5561
5562 auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal);
5563 auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask);
5564 auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc);
5565
5566 MIRBuilder.buildCast(Dst, Or);
5567 MI.eraseFromParent();
5568 return Legalized;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00005569}
Matt Arsenault34ed76e2019-10-16 20:46:32 +00005570
5571LegalizerHelper::LegalizeResult
5572LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) {
5573 Register Dst0 = MI.getOperand(0).getReg();
5574 Register Dst1 = MI.getOperand(1).getReg();
5575 Register LHS = MI.getOperand(2).getReg();
5576 Register RHS = MI.getOperand(3).getReg();
5577 const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO;
5578
5579 LLT Ty = MRI.getType(Dst0);
5580 LLT BoolTy = MRI.getType(Dst1);
5581
5582 if (IsAdd)
5583 MIRBuilder.buildAdd(Dst0, LHS, RHS);
5584 else
5585 MIRBuilder.buildSub(Dst0, LHS, RHS);
5586
5587 // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow.
5588
5589 auto Zero = MIRBuilder.buildConstant(Ty, 0);
5590
5591 // For an addition, the result should be less than one of the operands (LHS)
5592 // if and only if the other operand (RHS) is negative, otherwise there will
5593 // be overflow.
5594 // For a subtraction, the result should be less than one of the operands
5595 // (LHS) if and only if the other operand (RHS) is (non-zero) positive,
5596 // otherwise there will be overflow.
5597 auto ResultLowerThanLHS =
5598 MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS);
5599 auto ConditionRHS = MIRBuilder.buildICmp(
5600 IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero);
5601
5602 MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS);
5603 MI.eraseFromParent();
5604 return Legalized;
5605}
Petar Avramovic94a24e72019-12-30 11:13:22 +01005606
5607LegalizerHelper::LegalizeResult
Jay Foadb35833b2020-07-12 14:18:45 -04005608LegalizerHelper::lowerAddSubSatToMinMax(MachineInstr &MI) {
5609 Register Res = MI.getOperand(0).getReg();
5610 Register LHS = MI.getOperand(1).getReg();
5611 Register RHS = MI.getOperand(2).getReg();
5612 LLT Ty = MRI.getType(Res);
5613 bool IsSigned;
5614 bool IsAdd;
5615 unsigned BaseOp;
5616 switch (MI.getOpcode()) {
5617 default:
5618 llvm_unreachable("unexpected addsat/subsat opcode");
5619 case TargetOpcode::G_UADDSAT:
5620 IsSigned = false;
5621 IsAdd = true;
5622 BaseOp = TargetOpcode::G_ADD;
5623 break;
5624 case TargetOpcode::G_SADDSAT:
5625 IsSigned = true;
5626 IsAdd = true;
5627 BaseOp = TargetOpcode::G_ADD;
5628 break;
5629 case TargetOpcode::G_USUBSAT:
5630 IsSigned = false;
5631 IsAdd = false;
5632 BaseOp = TargetOpcode::G_SUB;
5633 break;
5634 case TargetOpcode::G_SSUBSAT:
5635 IsSigned = true;
5636 IsAdd = false;
5637 BaseOp = TargetOpcode::G_SUB;
5638 break;
5639 }
5640
5641 if (IsSigned) {
5642 // sadd.sat(a, b) ->
5643 // hi = 0x7fffffff - smax(a, 0)
5644 // lo = 0x80000000 - smin(a, 0)
5645 // a + smin(smax(lo, b), hi)
5646 // ssub.sat(a, b) ->
5647 // lo = smax(a, -1) - 0x7fffffff
5648 // hi = smin(a, -1) - 0x80000000
5649 // a - smin(smax(lo, b), hi)
5650 // TODO: AMDGPU can use a "median of 3" instruction here:
5651 // a +/- med3(lo, b, hi)
5652 uint64_t NumBits = Ty.getScalarSizeInBits();
5653 auto MaxVal =
5654 MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(NumBits));
5655 auto MinVal =
5656 MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits));
5657 MachineInstrBuilder Hi, Lo;
5658 if (IsAdd) {
5659 auto Zero = MIRBuilder.buildConstant(Ty, 0);
5660 Hi = MIRBuilder.buildSub(Ty, MaxVal, MIRBuilder.buildSMax(Ty, LHS, Zero));
5661 Lo = MIRBuilder.buildSub(Ty, MinVal, MIRBuilder.buildSMin(Ty, LHS, Zero));
5662 } else {
5663 auto NegOne = MIRBuilder.buildConstant(Ty, -1);
5664 Lo = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMax(Ty, LHS, NegOne),
5665 MaxVal);
5666 Hi = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMin(Ty, LHS, NegOne),
5667 MinVal);
5668 }
5669 auto RHSClamped =
5670 MIRBuilder.buildSMin(Ty, MIRBuilder.buildSMax(Ty, Lo, RHS), Hi);
5671 MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, RHSClamped});
5672 } else {
5673 // uadd.sat(a, b) -> a + umin(~a, b)
5674 // usub.sat(a, b) -> a - umin(a, b)
5675 Register Not = IsAdd ? MIRBuilder.buildNot(Ty, LHS).getReg(0) : LHS;
5676 auto Min = MIRBuilder.buildUMin(Ty, Not, RHS);
5677 MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, Min});
5678 }
5679
5680 MI.eraseFromParent();
5681 return Legalized;
5682}
5683
5684LegalizerHelper::LegalizeResult
5685LegalizerHelper::lowerAddSubSatToAddoSubo(MachineInstr &MI) {
5686 Register Res = MI.getOperand(0).getReg();
5687 Register LHS = MI.getOperand(1).getReg();
5688 Register RHS = MI.getOperand(2).getReg();
5689 LLT Ty = MRI.getType(Res);
5690 LLT BoolTy = Ty.changeElementSize(1);
5691 bool IsSigned;
5692 bool IsAdd;
5693 unsigned OverflowOp;
5694 switch (MI.getOpcode()) {
5695 default:
5696 llvm_unreachable("unexpected addsat/subsat opcode");
5697 case TargetOpcode::G_UADDSAT:
5698 IsSigned = false;
5699 IsAdd = true;
5700 OverflowOp = TargetOpcode::G_UADDO;
5701 break;
5702 case TargetOpcode::G_SADDSAT:
5703 IsSigned = true;
5704 IsAdd = true;
5705 OverflowOp = TargetOpcode::G_SADDO;
5706 break;
5707 case TargetOpcode::G_USUBSAT:
5708 IsSigned = false;
5709 IsAdd = false;
5710 OverflowOp = TargetOpcode::G_USUBO;
5711 break;
5712 case TargetOpcode::G_SSUBSAT:
5713 IsSigned = true;
5714 IsAdd = false;
5715 OverflowOp = TargetOpcode::G_SSUBO;
5716 break;
5717 }
5718
5719 auto OverflowRes =
5720 MIRBuilder.buildInstr(OverflowOp, {Ty, BoolTy}, {LHS, RHS});
5721 Register Tmp = OverflowRes.getReg(0);
5722 Register Ov = OverflowRes.getReg(1);
5723 MachineInstrBuilder Clamp;
5724 if (IsSigned) {
5725 // sadd.sat(a, b) ->
5726 // {tmp, ov} = saddo(a, b)
5727 // ov ? (tmp >>s 31) + 0x80000000 : r
5728 // ssub.sat(a, b) ->
5729 // {tmp, ov} = ssubo(a, b)
5730 // ov ? (tmp >>s 31) + 0x80000000 : r
5731 uint64_t NumBits = Ty.getScalarSizeInBits();
5732 auto ShiftAmount = MIRBuilder.buildConstant(Ty, NumBits - 1);
5733 auto Sign = MIRBuilder.buildAShr(Ty, Tmp, ShiftAmount);
5734 auto MinVal =
5735 MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits));
5736 Clamp = MIRBuilder.buildAdd(Ty, Sign, MinVal);
5737 } else {
5738 // uadd.sat(a, b) ->
5739 // {tmp, ov} = uaddo(a, b)
5740 // ov ? 0xffffffff : tmp
5741 // usub.sat(a, b) ->
5742 // {tmp, ov} = usubo(a, b)
5743 // ov ? 0 : tmp
5744 Clamp = MIRBuilder.buildConstant(Ty, IsAdd ? -1 : 0);
5745 }
5746 MIRBuilder.buildSelect(Res, Ov, Clamp, Tmp);
5747
5748 MI.eraseFromParent();
5749 return Legalized;
5750}
5751
5752LegalizerHelper::LegalizeResult
Petar Avramovic94a24e72019-12-30 11:13:22 +01005753LegalizerHelper::lowerBswap(MachineInstr &MI) {
5754 Register Dst = MI.getOperand(0).getReg();
5755 Register Src = MI.getOperand(1).getReg();
5756 const LLT Ty = MRI.getType(Src);
Matt Arsenault2e773622020-02-14 11:51:57 -05005757 unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8;
Petar Avramovic94a24e72019-12-30 11:13:22 +01005758 unsigned BaseShiftAmt = (SizeInBytes - 1) * 8;
5759
5760 // Swap most and least significant byte, set remaining bytes in Res to zero.
5761 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt);
5762 auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt);
5763 auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
5764 auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft);
5765
5766 // Set i-th high/low byte in Res to i-th low/high byte from Src.
5767 for (unsigned i = 1; i < SizeInBytes / 2; ++i) {
5768 // AND with Mask leaves byte i unchanged and sets remaining bytes to 0.
5769 APInt APMask(SizeInBytes * 8, 0xFF << (i * 8));
5770 auto Mask = MIRBuilder.buildConstant(Ty, APMask);
5771 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i);
5772 // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt.
5773 auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask);
5774 auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt);
5775 Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft);
5776 // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask.
5777 auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
5778 auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask);
5779 Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight);
5780 }
5781 Res.getInstr()->getOperand(0).setReg(Dst);
5782
5783 MI.eraseFromParent();
5784 return Legalized;
5785}
Petar Avramovic98f72a52019-12-30 18:06:29 +01005786
5787//{ (Src & Mask) >> N } | { (Src << N) & Mask }
5788static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B,
5789 MachineInstrBuilder Src, APInt Mask) {
5790 const LLT Ty = Dst.getLLTTy(*B.getMRI());
5791 MachineInstrBuilder C_N = B.buildConstant(Ty, N);
5792 MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask);
5793 auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N);
5794 auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0);
5795 return B.buildOr(Dst, LHS, RHS);
5796}
5797
5798LegalizerHelper::LegalizeResult
5799LegalizerHelper::lowerBitreverse(MachineInstr &MI) {
5800 Register Dst = MI.getOperand(0).getReg();
5801 Register Src = MI.getOperand(1).getReg();
5802 const LLT Ty = MRI.getType(Src);
5803 unsigned Size = Ty.getSizeInBits();
5804
5805 MachineInstrBuilder BSWAP =
5806 MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src});
5807
5808 // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654
5809 // [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4]
5810 // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0]
5811 MachineInstrBuilder Swap4 =
5812 SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0)));
5813
5814 // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76
5815 // [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2]
5816 // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC]
5817 MachineInstrBuilder Swap2 =
5818 SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC)));
5819
5820 // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7
5821 // [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1]
5822 // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA]
5823 SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA)));
5824
5825 MI.eraseFromParent();
5826 return Legalized;
5827}
Matt Arsenault0ea3c722019-12-27 19:26:51 -05005828
5829LegalizerHelper::LegalizeResult
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05005830LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) {
Matt Arsenault0ea3c722019-12-27 19:26:51 -05005831 MachineFunction &MF = MIRBuilder.getMF();
5832 const TargetSubtargetInfo &STI = MF.getSubtarget();
5833 const TargetLowering *TLI = STI.getTargetLowering();
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05005834
5835 bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER;
5836 int NameOpIdx = IsRead ? 1 : 0;
5837 int ValRegIndex = IsRead ? 0 : 1;
5838
5839 Register ValReg = MI.getOperand(ValRegIndex).getReg();
5840 const LLT Ty = MRI.getType(ValReg);
5841 const MDString *RegStr = cast<MDString>(
5842 cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0));
5843
5844 Register PhysReg = TLI->getRegisterByName(RegStr->getString().data(), Ty, MF);
5845 if (!PhysReg.isValid())
Matt Arsenault0ea3c722019-12-27 19:26:51 -05005846 return UnableToLegalize;
5847
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05005848 if (IsRead)
5849 MIRBuilder.buildCopy(ValReg, PhysReg);
5850 else
5851 MIRBuilder.buildCopy(PhysReg, ValReg);
5852
Matt Arsenault0ea3c722019-12-27 19:26:51 -05005853 MI.eraseFromParent();
5854 return Legalized;
5855}