Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===// |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 9 | /// \file This file implements the LegalizerHelper class to legalize |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 10 | /// individual instructions and the LegalizeMachineIR wrapper pass for the |
| 11 | /// primary legalization. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h" |
Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/GlobalISel/CallLowering.h" |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" |
Jessica Del | fc672b6 | 2023-02-21 09:40:07 +0100 | [diff] [blame] | 18 | #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" |
serge-sans-paille | ed98c1b | 2022-03-09 22:29:31 +0100 | [diff] [blame] | 19 | #include "llvm/CodeGen/GlobalISel/GenericMachineInstrs.h" |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" |
Jessica Paquette | 324af79 | 2021-05-25 16:54:20 -0700 | [diff] [blame] | 21 | #include "llvm/CodeGen/GlobalISel/LostDebugLocObserver.h" |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 22 | #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" |
serge-sans-paille | ed98c1b | 2022-03-09 22:29:31 +0100 | [diff] [blame] | 23 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" |
Amara Emerson | a35c2c7 | 2021-02-21 14:17:03 -0800 | [diff] [blame] | 24 | #include "llvm/CodeGen/GlobalISel/Utils.h" |
Chen Zheng | 6ee2f77 | 2022-12-12 09:53:53 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineConstantPool.h" |
serge-sans-paille | ed98c1b | 2022-03-09 22:29:31 +0100 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/TargetFrameLowering.h" |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/TargetInstrInfo.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/TargetLowering.h" |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 31 | #include "llvm/CodeGen/TargetOpcodes.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/TargetSubtargetInfo.h" |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 33 | #include "llvm/IR/Instructions.h" |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Debug.h" |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 35 | #include "llvm/Support/MathExtras.h" |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 36 | #include "llvm/Support/raw_ostream.h" |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 37 | #include "llvm/Target/TargetMachine.h" |
Kazu Hirata | 267f21a | 2022-08-28 10:41:51 -0700 | [diff] [blame] | 38 | #include <numeric> |
Kazu Hirata | 3ccbfc3 | 2022-11-26 14:44:54 -0800 | [diff] [blame] | 39 | #include <optional> |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 40 | |
Daniel Sanders | 5377fb3 | 2017-04-20 15:46:12 +0000 | [diff] [blame] | 41 | #define DEBUG_TYPE "legalizer" |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 42 | |
| 43 | using namespace llvm; |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 44 | using namespace LegalizeActions; |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 45 | using namespace MIPatternMatch; |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 46 | |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 47 | /// Try to break down \p OrigTy into \p NarrowTy sized pieces. |
| 48 | /// |
| 49 | /// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy, |
| 50 | /// with any leftover piece as type \p LeftoverTy |
| 51 | /// |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 52 | /// Returns -1 in the first element of the pair if the breakdown is not |
| 53 | /// satisfiable. |
| 54 | static std::pair<int, int> |
| 55 | getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) { |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 56 | assert(!LeftoverTy.isValid() && "this is an out argument"); |
| 57 | |
| 58 | unsigned Size = OrigTy.getSizeInBits(); |
| 59 | unsigned NarrowSize = NarrowTy.getSizeInBits(); |
| 60 | unsigned NumParts = Size / NarrowSize; |
| 61 | unsigned LeftoverSize = Size - NumParts * NarrowSize; |
| 62 | assert(Size > NarrowSize); |
| 63 | |
| 64 | if (LeftoverSize == 0) |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 65 | return {NumParts, 0}; |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 66 | |
| 67 | if (NarrowTy.isVector()) { |
| 68 | unsigned EltSize = OrigTy.getScalarSizeInBits(); |
| 69 | if (LeftoverSize % EltSize != 0) |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 70 | return {-1, -1}; |
Sander de Smalen | 968980e | 2021-06-25 08:25:41 +0100 | [diff] [blame] | 71 | LeftoverTy = LLT::scalarOrVector( |
| 72 | ElementCount::getFixed(LeftoverSize / EltSize), EltSize); |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 73 | } else { |
| 74 | LeftoverTy = LLT::scalar(LeftoverSize); |
| 75 | } |
| 76 | |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 77 | int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits(); |
| 78 | return std::make_pair(NumParts, NumLeftover); |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 79 | } |
| 80 | |
Konstantin Schwarz | 76986bd | 2020-02-06 10:01:57 -0800 | [diff] [blame] | 81 | static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) { |
| 82 | |
| 83 | if (!Ty.isScalar()) |
| 84 | return nullptr; |
| 85 | |
| 86 | switch (Ty.getSizeInBits()) { |
| 87 | case 16: |
| 88 | return Type::getHalfTy(Ctx); |
| 89 | case 32: |
| 90 | return Type::getFloatTy(Ctx); |
| 91 | case 64: |
| 92 | return Type::getDoubleTy(Ctx); |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 93 | case 80: |
| 94 | return Type::getX86_FP80Ty(Ctx); |
Konstantin Schwarz | 76986bd | 2020-02-06 10:01:57 -0800 | [diff] [blame] | 95 | case 128: |
| 96 | return Type::getFP128Ty(Ctx); |
| 97 | default: |
| 98 | return nullptr; |
| 99 | } |
| 100 | } |
| 101 | |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 102 | LegalizerHelper::LegalizerHelper(MachineFunction &MF, |
Aditya Nandakumar | 500e3ea | 2019-01-16 00:40:37 +0000 | [diff] [blame] | 103 | GISelChangeObserver &Observer, |
| 104 | MachineIRBuilder &Builder) |
Matt Arsenault | 7f8b2e1 | 2020-06-09 17:02:12 -0400 | [diff] [blame] | 105 | : MIRBuilder(Builder), Observer(Observer), MRI(MF.getRegInfo()), |
Matt Arsenault | adbcc8e | 2020-07-31 11:41:05 -0400 | [diff] [blame] | 106 | LI(*MF.getSubtarget().getLegalizerInfo()), |
Jessica Del | fc672b6 | 2023-02-21 09:40:07 +0100 | [diff] [blame] | 107 | TLI(*MF.getSubtarget().getTargetLowering()), KB(nullptr) {} |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 108 | |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 109 | LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI, |
Aditya Nandakumar | 500e3ea | 2019-01-16 00:40:37 +0000 | [diff] [blame] | 110 | GISelChangeObserver &Observer, |
Jessica Del | fc672b6 | 2023-02-21 09:40:07 +0100 | [diff] [blame] | 111 | MachineIRBuilder &B, GISelKnownBits *KB) |
| 112 | : MIRBuilder(B), Observer(Observer), MRI(MF.getRegInfo()), LI(LI), |
| 113 | TLI(*MF.getSubtarget().getTargetLowering()), KB(KB) {} |
Matt Arsenault | d55d592 | 2020-08-19 10:46:59 -0400 | [diff] [blame] | 114 | |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 115 | LegalizerHelper::LegalizeResult |
Jessica Paquette | 324af79 | 2021-05-25 16:54:20 -0700 | [diff] [blame] | 116 | LegalizerHelper::legalizeInstrStep(MachineInstr &MI, |
| 117 | LostDebugLocObserver &LocObserver) { |
Matt Arsenault | c1d771d | 2020-06-07 21:56:42 -0400 | [diff] [blame] | 118 | LLVM_DEBUG(dbgs() << "Legalizing: " << MI); |
Daniel Sanders | 5377fb3 | 2017-04-20 15:46:12 +0000 | [diff] [blame] | 119 | |
Matt Arsenault | 3282309 | 2020-06-07 20:57:28 -0400 | [diff] [blame] | 120 | MIRBuilder.setInstrAndDebugLoc(MI); |
| 121 | |
Aditya Nandakumar | 1023a2e | 2019-07-01 17:53:50 +0000 | [diff] [blame] | 122 | if (MI.getOpcode() == TargetOpcode::G_INTRINSIC || |
| 123 | MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS) |
Matt Arsenault | 7f8b2e1 | 2020-06-09 17:02:12 -0400 | [diff] [blame] | 124 | return LI.legalizeIntrinsic(*this, MI) ? Legalized : UnableToLegalize; |
Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 125 | auto Step = LI.getAction(MI, MRI); |
| 126 | switch (Step.Action) { |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 127 | case Legal: |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 128 | LLVM_DEBUG(dbgs() << ".. Already legal\n"); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 129 | return AlreadyLegal; |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 130 | case Libcall: |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 131 | LLVM_DEBUG(dbgs() << ".. Convert to libcall\n"); |
Jessica Paquette | 324af79 | 2021-05-25 16:54:20 -0700 | [diff] [blame] | 132 | return libcall(MI, LocObserver); |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 133 | case NarrowScalar: |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 134 | LLVM_DEBUG(dbgs() << ".. Narrow scalar\n"); |
Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 135 | return narrowScalar(MI, Step.TypeIdx, Step.NewType); |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 136 | case WidenScalar: |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 137 | LLVM_DEBUG(dbgs() << ".. Widen scalar\n"); |
Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 138 | return widenScalar(MI, Step.TypeIdx, Step.NewType); |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 139 | case Bitcast: |
| 140 | LLVM_DEBUG(dbgs() << ".. Bitcast type\n"); |
| 141 | return bitcast(MI, Step.TypeIdx, Step.NewType); |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 142 | case Lower: |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 143 | LLVM_DEBUG(dbgs() << ".. Lower\n"); |
Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 144 | return lower(MI, Step.TypeIdx, Step.NewType); |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 145 | case FewerElements: |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 146 | LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n"); |
Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 147 | return fewerElementsVector(MI, Step.TypeIdx, Step.NewType); |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 148 | case MoreElements: |
| 149 | LLVM_DEBUG(dbgs() << ".. Increase number of elements\n"); |
| 150 | return moreElementsVector(MI, Step.TypeIdx, Step.NewType); |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 151 | case Custom: |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 152 | LLVM_DEBUG(dbgs() << ".. Custom legalization\n"); |
Matt Arsenault | 7f8b2e1 | 2020-06-09 17:02:12 -0400 | [diff] [blame] | 153 | return LI.legalizeCustom(*this, MI) ? Legalized : UnableToLegalize; |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 154 | default: |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 155 | LLVM_DEBUG(dbgs() << ".. Unable to legalize\n"); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 156 | return UnableToLegalize; |
| 157 | } |
| 158 | } |
| 159 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 160 | void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts, |
| 161 | SmallVectorImpl<Register> &VRegs) { |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 162 | for (int i = 0; i < NumParts; ++i) |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 163 | VRegs.push_back(MRI.createGenericVirtualRegister(Ty)); |
Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 164 | MIRBuilder.buildUnmerge(VRegs, Reg); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 165 | } |
| 166 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 167 | bool LegalizerHelper::extractParts(Register Reg, LLT RegTy, |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 168 | LLT MainTy, LLT &LeftoverTy, |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 169 | SmallVectorImpl<Register> &VRegs, |
| 170 | SmallVectorImpl<Register> &LeftoverRegs) { |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 171 | assert(!LeftoverTy.isValid() && "this is an out argument"); |
| 172 | |
| 173 | unsigned RegSize = RegTy.getSizeInBits(); |
| 174 | unsigned MainSize = MainTy.getSizeInBits(); |
| 175 | unsigned NumParts = RegSize / MainSize; |
| 176 | unsigned LeftoverSize = RegSize - NumParts * MainSize; |
| 177 | |
| 178 | // Use an unmerge when possible. |
| 179 | if (LeftoverSize == 0) { |
| 180 | for (unsigned I = 0; I < NumParts; ++I) |
| 181 | VRegs.push_back(MRI.createGenericVirtualRegister(MainTy)); |
| 182 | MIRBuilder.buildUnmerge(VRegs, Reg); |
| 183 | return true; |
| 184 | } |
| 185 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 186 | // Perform irregular split. Leftover is last element of RegPieces. |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 187 | if (MainTy.isVector()) { |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 188 | SmallVector<Register, 8> RegPieces; |
| 189 | extractVectorParts(Reg, MainTy.getNumElements(), RegPieces); |
| 190 | for (unsigned i = 0; i < RegPieces.size() - 1; ++i) |
| 191 | VRegs.push_back(RegPieces[i]); |
| 192 | LeftoverRegs.push_back(RegPieces[RegPieces.size() - 1]); |
| 193 | LeftoverTy = MRI.getType(LeftoverRegs[0]); |
| 194 | return true; |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 195 | } |
| 196 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 197 | LeftoverTy = LLT::scalar(LeftoverSize); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 198 | // For irregular sizes, extract the individual parts. |
| 199 | for (unsigned I = 0; I != NumParts; ++I) { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 200 | Register NewReg = MRI.createGenericVirtualRegister(MainTy); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 201 | VRegs.push_back(NewReg); |
| 202 | MIRBuilder.buildExtract(NewReg, Reg, MainSize * I); |
| 203 | } |
| 204 | |
| 205 | for (unsigned Offset = MainSize * NumParts; Offset < RegSize; |
| 206 | Offset += LeftoverSize) { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 207 | Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 208 | LeftoverRegs.push_back(NewReg); |
| 209 | MIRBuilder.buildExtract(NewReg, Reg, Offset); |
| 210 | } |
| 211 | |
| 212 | return true; |
| 213 | } |
| 214 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 215 | void LegalizerHelper::extractVectorParts(Register Reg, unsigned NumElts, |
| 216 | SmallVectorImpl<Register> &VRegs) { |
| 217 | LLT RegTy = MRI.getType(Reg); |
| 218 | assert(RegTy.isVector() && "Expected a vector type"); |
| 219 | |
| 220 | LLT EltTy = RegTy.getElementType(); |
| 221 | LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy); |
| 222 | unsigned RegNumElts = RegTy.getNumElements(); |
| 223 | unsigned LeftoverNumElts = RegNumElts % NumElts; |
| 224 | unsigned NumNarrowTyPieces = RegNumElts / NumElts; |
| 225 | |
| 226 | // Perfect split without leftover |
| 227 | if (LeftoverNumElts == 0) |
| 228 | return extractParts(Reg, NarrowTy, NumNarrowTyPieces, VRegs); |
| 229 | |
| 230 | // Irregular split. Provide direct access to all elements for artifact |
| 231 | // combiner using unmerge to elements. Then build vectors with NumElts |
| 232 | // elements. Remaining element(s) will be (used to build vector) Leftover. |
| 233 | SmallVector<Register, 8> Elts; |
| 234 | extractParts(Reg, EltTy, RegNumElts, Elts); |
| 235 | |
| 236 | unsigned Offset = 0; |
| 237 | // Requested sub-vectors of NarrowTy. |
| 238 | for (unsigned i = 0; i < NumNarrowTyPieces; ++i, Offset += NumElts) { |
| 239 | ArrayRef<Register> Pieces(&Elts[Offset], NumElts); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 240 | VRegs.push_back(MIRBuilder.buildMergeLikeInstr(NarrowTy, Pieces).getReg(0)); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 241 | } |
| 242 | |
| 243 | // Leftover element(s). |
| 244 | if (LeftoverNumElts == 1) { |
| 245 | VRegs.push_back(Elts[Offset]); |
| 246 | } else { |
| 247 | LLT LeftoverTy = LLT::fixed_vector(LeftoverNumElts, EltTy); |
| 248 | ArrayRef<Register> Pieces(&Elts[Offset], LeftoverNumElts); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 249 | VRegs.push_back( |
| 250 | MIRBuilder.buildMergeLikeInstr(LeftoverTy, Pieces).getReg(0)); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 251 | } |
| 252 | } |
| 253 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 254 | void LegalizerHelper::insertParts(Register DstReg, |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 255 | LLT ResultTy, LLT PartTy, |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 256 | ArrayRef<Register> PartRegs, |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 257 | LLT LeftoverTy, |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 258 | ArrayRef<Register> LeftoverRegs) { |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 259 | if (!LeftoverTy.isValid()) { |
| 260 | assert(LeftoverRegs.empty()); |
| 261 | |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 262 | if (!ResultTy.isVector()) { |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 263 | MIRBuilder.buildMergeLikeInstr(DstReg, PartRegs); |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 264 | return; |
| 265 | } |
| 266 | |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 267 | if (PartTy.isVector()) |
| 268 | MIRBuilder.buildConcatVectors(DstReg, PartRegs); |
| 269 | else |
| 270 | MIRBuilder.buildBuildVector(DstReg, PartRegs); |
| 271 | return; |
| 272 | } |
| 273 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 274 | // Merge sub-vectors with different number of elements and insert into DstReg. |
| 275 | if (ResultTy.isVector()) { |
| 276 | assert(LeftoverRegs.size() == 1 && "Expected one leftover register"); |
| 277 | SmallVector<Register, 8> AllRegs; |
| 278 | for (auto Reg : concat<const Register>(PartRegs, LeftoverRegs)) |
| 279 | AllRegs.push_back(Reg); |
| 280 | return mergeMixedSubvectors(DstReg, AllRegs); |
| 281 | } |
| 282 | |
Matt Arsenault | 31a9659 | 2021-06-07 18:57:03 -0400 | [diff] [blame] | 283 | SmallVector<Register> GCDRegs; |
Jessica Paquette | 47aeeff | 2021-07-08 16:45:45 -0700 | [diff] [blame] | 284 | LLT GCDTy = getGCDType(getGCDType(ResultTy, LeftoverTy), PartTy); |
| 285 | for (auto PartReg : concat<const Register>(PartRegs, LeftoverRegs)) |
| 286 | extractGCDType(GCDRegs, GCDTy, PartReg); |
Matt Arsenault | 31a9659 | 2021-06-07 18:57:03 -0400 | [diff] [blame] | 287 | LLT ResultLCMTy = buildLCMMergePieces(ResultTy, LeftoverTy, GCDTy, GCDRegs); |
| 288 | buildWidenedRemergeToDst(DstReg, ResultLCMTy, GCDRegs); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 289 | } |
| 290 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 291 | void LegalizerHelper::appendVectorElts(SmallVectorImpl<Register> &Elts, |
| 292 | Register Reg) { |
| 293 | LLT Ty = MRI.getType(Reg); |
| 294 | SmallVector<Register, 8> RegElts; |
| 295 | extractParts(Reg, Ty.getScalarType(), Ty.getNumElements(), RegElts); |
| 296 | Elts.append(RegElts); |
| 297 | } |
| 298 | |
| 299 | /// Merge \p PartRegs with different types into \p DstReg. |
| 300 | void LegalizerHelper::mergeMixedSubvectors(Register DstReg, |
| 301 | ArrayRef<Register> PartRegs) { |
| 302 | SmallVector<Register, 8> AllElts; |
| 303 | for (unsigned i = 0; i < PartRegs.size() - 1; ++i) |
| 304 | appendVectorElts(AllElts, PartRegs[i]); |
| 305 | |
| 306 | Register Leftover = PartRegs[PartRegs.size() - 1]; |
| 307 | if (MRI.getType(Leftover).isScalar()) |
| 308 | AllElts.push_back(Leftover); |
| 309 | else |
| 310 | appendVectorElts(AllElts, Leftover); |
| 311 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 312 | MIRBuilder.buildMergeLikeInstr(DstReg, AllElts); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 313 | } |
| 314 | |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 315 | /// Append the result registers of G_UNMERGE_VALUES \p MI to \p Regs. |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 316 | static void getUnmergeResults(SmallVectorImpl<Register> &Regs, |
| 317 | const MachineInstr &MI) { |
| 318 | assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES); |
| 319 | |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 320 | const int StartIdx = Regs.size(); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 321 | const int NumResults = MI.getNumOperands() - 1; |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 322 | Regs.resize(Regs.size() + NumResults); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 323 | for (int I = 0; I != NumResults; ++I) |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 324 | Regs[StartIdx + I] = MI.getOperand(I).getReg(); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 325 | } |
| 326 | |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 327 | void LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, |
| 328 | LLT GCDTy, Register SrcReg) { |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 329 | LLT SrcTy = MRI.getType(SrcReg); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 330 | if (SrcTy == GCDTy) { |
| 331 | // If the source already evenly divides the result type, we don't need to do |
| 332 | // anything. |
| 333 | Parts.push_back(SrcReg); |
| 334 | } else { |
| 335 | // Need to split into common type sized pieces. |
| 336 | auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); |
| 337 | getUnmergeResults(Parts, *Unmerge); |
| 338 | } |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 339 | } |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 340 | |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 341 | LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy, |
| 342 | LLT NarrowTy, Register SrcReg) { |
| 343 | LLT SrcTy = MRI.getType(SrcReg); |
| 344 | LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy); |
| 345 | extractGCDType(Parts, GCDTy, SrcReg); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 346 | return GCDTy; |
| 347 | } |
| 348 | |
Matt Arsenault | cd7650c | 2020-01-11 19:05:06 -0500 | [diff] [blame] | 349 | LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy, |
| 350 | SmallVectorImpl<Register> &VRegs, |
| 351 | unsigned PadStrategy) { |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 352 | LLT LCMTy = getLCMType(DstTy, NarrowTy); |
| 353 | |
| 354 | int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits(); |
| 355 | int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits(); |
| 356 | int NumOrigSrc = VRegs.size(); |
| 357 | |
| 358 | Register PadReg; |
| 359 | |
| 360 | // Get a value we can use to pad the source value if the sources won't evenly |
| 361 | // cover the result type. |
| 362 | if (NumOrigSrc < NumParts * NumSubParts) { |
| 363 | if (PadStrategy == TargetOpcode::G_ZEXT) |
| 364 | PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0); |
| 365 | else if (PadStrategy == TargetOpcode::G_ANYEXT) |
| 366 | PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0); |
| 367 | else { |
| 368 | assert(PadStrategy == TargetOpcode::G_SEXT); |
| 369 | |
| 370 | // Shift the sign bit of the low register through the high register. |
| 371 | auto ShiftAmt = |
| 372 | MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1); |
| 373 | PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0); |
| 374 | } |
| 375 | } |
| 376 | |
| 377 | // Registers for the final merge to be produced. |
Matt Arsenault | de8451f | 2020-02-04 10:34:22 -0500 | [diff] [blame] | 378 | SmallVector<Register, 4> Remerge(NumParts); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 379 | |
| 380 | // Registers needed for intermediate merges, which will be merged into a |
| 381 | // source for Remerge. |
Matt Arsenault | de8451f | 2020-02-04 10:34:22 -0500 | [diff] [blame] | 382 | SmallVector<Register, 4> SubMerge(NumSubParts); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 383 | |
| 384 | // Once we've fully read off the end of the original source bits, we can reuse |
| 385 | // the same high bits for remaining padding elements. |
| 386 | Register AllPadReg; |
| 387 | |
| 388 | // Build merges to the LCM type to cover the original result type. |
| 389 | for (int I = 0; I != NumParts; ++I) { |
| 390 | bool AllMergePartsArePadding = true; |
| 391 | |
| 392 | // Build the requested merges to the requested type. |
| 393 | for (int J = 0; J != NumSubParts; ++J) { |
| 394 | int Idx = I * NumSubParts + J; |
| 395 | if (Idx >= NumOrigSrc) { |
| 396 | SubMerge[J] = PadReg; |
| 397 | continue; |
| 398 | } |
| 399 | |
| 400 | SubMerge[J] = VRegs[Idx]; |
| 401 | |
| 402 | // There are meaningful bits here we can't reuse later. |
| 403 | AllMergePartsArePadding = false; |
| 404 | } |
| 405 | |
| 406 | // If we've filled up a complete piece with padding bits, we can directly |
| 407 | // emit the natural sized constant if applicable, rather than a merge of |
| 408 | // smaller constants. |
| 409 | if (AllMergePartsArePadding && !AllPadReg) { |
| 410 | if (PadStrategy == TargetOpcode::G_ANYEXT) |
| 411 | AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0); |
| 412 | else if (PadStrategy == TargetOpcode::G_ZEXT) |
| 413 | AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0); |
| 414 | |
| 415 | // If this is a sign extension, we can't materialize a trivial constant |
| 416 | // with the right type and have to produce a merge. |
| 417 | } |
| 418 | |
| 419 | if (AllPadReg) { |
| 420 | // Avoid creating additional instructions if we're just adding additional |
| 421 | // copies of padding bits. |
| 422 | Remerge[I] = AllPadReg; |
| 423 | continue; |
| 424 | } |
| 425 | |
| 426 | if (NumSubParts == 1) |
| 427 | Remerge[I] = SubMerge[0]; |
| 428 | else |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 429 | Remerge[I] = MIRBuilder.buildMergeLikeInstr(NarrowTy, SubMerge).getReg(0); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 430 | |
| 431 | // In the sign extend padding case, re-use the first all-signbit merge. |
| 432 | if (AllMergePartsArePadding && !AllPadReg) |
| 433 | AllPadReg = Remerge[I]; |
| 434 | } |
| 435 | |
Matt Arsenault | cd7650c | 2020-01-11 19:05:06 -0500 | [diff] [blame] | 436 | VRegs = std::move(Remerge); |
| 437 | return LCMTy; |
| 438 | } |
| 439 | |
| 440 | void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy, |
| 441 | ArrayRef<Register> RemergeRegs) { |
| 442 | LLT DstTy = MRI.getType(DstReg); |
| 443 | |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 444 | // Create the merge to the widened source, and extract the relevant bits into |
| 445 | // the result. |
Matt Arsenault | cd7650c | 2020-01-11 19:05:06 -0500 | [diff] [blame] | 446 | |
| 447 | if (DstTy == LCMTy) { |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 448 | MIRBuilder.buildMergeLikeInstr(DstReg, RemergeRegs); |
Matt Arsenault | cd7650c | 2020-01-11 19:05:06 -0500 | [diff] [blame] | 449 | return; |
| 450 | } |
| 451 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 452 | auto Remerge = MIRBuilder.buildMergeLikeInstr(LCMTy, RemergeRegs); |
Matt Arsenault | cd7650c | 2020-01-11 19:05:06 -0500 | [diff] [blame] | 453 | if (DstTy.isScalar() && LCMTy.isScalar()) { |
| 454 | MIRBuilder.buildTrunc(DstReg, Remerge); |
| 455 | return; |
| 456 | } |
| 457 | |
| 458 | if (LCMTy.isVector()) { |
Matt Arsenault | e75afc9 | 2020-07-28 10:15:42 -0400 | [diff] [blame] | 459 | unsigned NumDefs = LCMTy.getSizeInBits() / DstTy.getSizeInBits(); |
| 460 | SmallVector<Register, 8> UnmergeDefs(NumDefs); |
| 461 | UnmergeDefs[0] = DstReg; |
| 462 | for (unsigned I = 1; I != NumDefs; ++I) |
| 463 | UnmergeDefs[I] = MRI.createGenericVirtualRegister(DstTy); |
| 464 | |
| 465 | MIRBuilder.buildUnmerge(UnmergeDefs, |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 466 | MIRBuilder.buildMergeLikeInstr(LCMTy, RemergeRegs)); |
Matt Arsenault | cd7650c | 2020-01-11 19:05:06 -0500 | [diff] [blame] | 467 | return; |
| 468 | } |
| 469 | |
| 470 | llvm_unreachable("unhandled case"); |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 471 | } |
| 472 | |
Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 473 | static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) { |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 474 | #define RTLIBCASE_INT(LibcallPrefix) \ |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 475 | do { \ |
| 476 | switch (Size) { \ |
| 477 | case 32: \ |
| 478 | return RTLIB::LibcallPrefix##32; \ |
| 479 | case 64: \ |
| 480 | return RTLIB::LibcallPrefix##64; \ |
| 481 | case 128: \ |
| 482 | return RTLIB::LibcallPrefix##128; \ |
| 483 | default: \ |
| 484 | llvm_unreachable("unexpected size"); \ |
| 485 | } \ |
| 486 | } while (0) |
| 487 | |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 488 | #define RTLIBCASE(LibcallPrefix) \ |
| 489 | do { \ |
| 490 | switch (Size) { \ |
| 491 | case 32: \ |
| 492 | return RTLIB::LibcallPrefix##32; \ |
| 493 | case 64: \ |
| 494 | return RTLIB::LibcallPrefix##64; \ |
| 495 | case 80: \ |
| 496 | return RTLIB::LibcallPrefix##80; \ |
| 497 | case 128: \ |
| 498 | return RTLIB::LibcallPrefix##128; \ |
| 499 | default: \ |
| 500 | llvm_unreachable("unexpected size"); \ |
| 501 | } \ |
| 502 | } while (0) |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 503 | |
Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 504 | switch (Opcode) { |
Kai Nacke | b383753 | 2022-08-02 13:12:38 -0400 | [diff] [blame] | 505 | case TargetOpcode::G_MUL: |
| 506 | RTLIBCASE_INT(MUL_I); |
Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 507 | case TargetOpcode::G_SDIV: |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 508 | RTLIBCASE_INT(SDIV_I); |
Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 509 | case TargetOpcode::G_UDIV: |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 510 | RTLIBCASE_INT(UDIV_I); |
Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 511 | case TargetOpcode::G_SREM: |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 512 | RTLIBCASE_INT(SREM_I); |
Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 513 | case TargetOpcode::G_UREM: |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 514 | RTLIBCASE_INT(UREM_I); |
Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 515 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 516 | RTLIBCASE_INT(CTLZ_I); |
Diana Picus | 1314a28 | 2017-04-11 10:52:34 +0000 | [diff] [blame] | 517 | case TargetOpcode::G_FADD: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 518 | RTLIBCASE(ADD_F); |
Javed Absar | 5cde1cc | 2017-10-30 13:51:56 +0000 | [diff] [blame] | 519 | case TargetOpcode::G_FSUB: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 520 | RTLIBCASE(SUB_F); |
Diana Picus | 9faa09b | 2017-11-23 12:44:20 +0000 | [diff] [blame] | 521 | case TargetOpcode::G_FMUL: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 522 | RTLIBCASE(MUL_F); |
Diana Picus | c01f7f1 | 2017-11-23 13:26:07 +0000 | [diff] [blame] | 523 | case TargetOpcode::G_FDIV: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 524 | RTLIBCASE(DIV_F); |
Jessica Paquette | 84bedac | 2019-01-30 23:46:15 +0000 | [diff] [blame] | 525 | case TargetOpcode::G_FEXP: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 526 | RTLIBCASE(EXP_F); |
Jessica Paquette | e794121 | 2019-04-03 16:58:32 +0000 | [diff] [blame] | 527 | case TargetOpcode::G_FEXP2: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 528 | RTLIBCASE(EXP2_F); |
Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 529 | case TargetOpcode::G_FREM: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 530 | RTLIBCASE(REM_F); |
Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 531 | case TargetOpcode::G_FPOW: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 532 | RTLIBCASE(POW_F); |
Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 533 | case TargetOpcode::G_FMA: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 534 | RTLIBCASE(FMA_F); |
Jessica Paquette | 7db82d7 | 2019-01-28 18:34:18 +0000 | [diff] [blame] | 535 | case TargetOpcode::G_FSIN: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 536 | RTLIBCASE(SIN_F); |
Jessica Paquette | 7db82d7 | 2019-01-28 18:34:18 +0000 | [diff] [blame] | 537 | case TargetOpcode::G_FCOS: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 538 | RTLIBCASE(COS_F); |
Jessica Paquette | c49428a | 2019-01-28 19:53:14 +0000 | [diff] [blame] | 539 | case TargetOpcode::G_FLOG10: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 540 | RTLIBCASE(LOG10_F); |
Jessica Paquette | 2d73ecd | 2019-01-28 21:27:23 +0000 | [diff] [blame] | 541 | case TargetOpcode::G_FLOG: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 542 | RTLIBCASE(LOG_F); |
Jessica Paquette | 0154bd1 | 2019-01-30 21:16:04 +0000 | [diff] [blame] | 543 | case TargetOpcode::G_FLOG2: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 544 | RTLIBCASE(LOG2_F); |
Matt Arsenault | eece6ba | 2023-04-26 22:02:42 -0400 | [diff] [blame] | 545 | case TargetOpcode::G_FLDEXP: |
| 546 | RTLIBCASE(LDEXP_F); |
Petar Avramovic | faaa2b5d | 2019-06-06 09:02:24 +0000 | [diff] [blame] | 547 | case TargetOpcode::G_FCEIL: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 548 | RTLIBCASE(CEIL_F); |
Petar Avramovic | faaa2b5d | 2019-06-06 09:02:24 +0000 | [diff] [blame] | 549 | case TargetOpcode::G_FFLOOR: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 550 | RTLIBCASE(FLOOR_F); |
| 551 | case TargetOpcode::G_FMINNUM: |
| 552 | RTLIBCASE(FMIN_F); |
| 553 | case TargetOpcode::G_FMAXNUM: |
| 554 | RTLIBCASE(FMAX_F); |
| 555 | case TargetOpcode::G_FSQRT: |
| 556 | RTLIBCASE(SQRT_F); |
| 557 | case TargetOpcode::G_FRINT: |
| 558 | RTLIBCASE(RINT_F); |
| 559 | case TargetOpcode::G_FNEARBYINT: |
| 560 | RTLIBCASE(NEARBYINT_F); |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 561 | case TargetOpcode::G_INTRINSIC_ROUNDEVEN: |
| 562 | RTLIBCASE(ROUNDEVEN_F); |
Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 563 | } |
| 564 | llvm_unreachable("Unknown libcall function"); |
| 565 | } |
| 566 | |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 567 | /// True if an instruction is in tail position in its caller. Intended for |
| 568 | /// legalizing libcalls as tail calls when possible. |
Jon Roelofs | a14b4e3 | 2021-07-06 08:28:11 -0700 | [diff] [blame] | 569 | static bool isLibCallInTailPosition(MachineInstr &MI, |
| 570 | const TargetInstrInfo &TII, |
| 571 | MachineRegisterInfo &MRI) { |
Vedant Kumar | f1a71b5 | 2020-04-16 15:23:57 -0700 | [diff] [blame] | 572 | MachineBasicBlock &MBB = *MI.getParent(); |
| 573 | const Function &F = MBB.getParent()->getFunction(); |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 574 | |
| 575 | // Conservatively require the attributes of the call to match those of |
| 576 | // the return. Ignore NoAlias and NonNull because they don't affect the |
| 577 | // call sequence. |
| 578 | AttributeList CallerAttrs = F.getAttributes(); |
Nikita Popov | c63a317 | 2022-01-15 22:14:16 +0100 | [diff] [blame] | 579 | if (AttrBuilder(F.getContext(), CallerAttrs.getRetAttrs()) |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 580 | .removeAttribute(Attribute::NoAlias) |
| 581 | .removeAttribute(Attribute::NonNull) |
| 582 | .hasAttributes()) |
| 583 | return false; |
| 584 | |
| 585 | // It's not safe to eliminate the sign / zero extension of the return value. |
Arthur Eubanks | d7593eb | 2021-08-13 11:59:18 -0700 | [diff] [blame] | 586 | if (CallerAttrs.hasRetAttr(Attribute::ZExt) || |
| 587 | CallerAttrs.hasRetAttr(Attribute::SExt)) |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 588 | return false; |
| 589 | |
Jon Roelofs | a14b4e3 | 2021-07-06 08:28:11 -0700 | [diff] [blame] | 590 | // Only tail call if the following instruction is a standard return or if we |
| 591 | // have a `thisreturn` callee, and a sequence like: |
| 592 | // |
| 593 | // G_MEMCPY %0, %1, %2 |
| 594 | // $x0 = COPY %0 |
| 595 | // RET_ReallyLR implicit $x0 |
Vedant Kumar | f1a71b5 | 2020-04-16 15:23:57 -0700 | [diff] [blame] | 596 | auto Next = next_nodbg(MI.getIterator(), MBB.instr_end()); |
Jon Roelofs | a14b4e3 | 2021-07-06 08:28:11 -0700 | [diff] [blame] | 597 | if (Next != MBB.instr_end() && Next->isCopy()) { |
| 598 | switch (MI.getOpcode()) { |
| 599 | default: |
| 600 | llvm_unreachable("unsupported opcode"); |
| 601 | case TargetOpcode::G_BZERO: |
| 602 | return false; |
| 603 | case TargetOpcode::G_MEMCPY: |
| 604 | case TargetOpcode::G_MEMMOVE: |
| 605 | case TargetOpcode::G_MEMSET: |
| 606 | break; |
| 607 | } |
| 608 | |
| 609 | Register VReg = MI.getOperand(0).getReg(); |
| 610 | if (!VReg.isVirtual() || VReg != Next->getOperand(1).getReg()) |
| 611 | return false; |
| 612 | |
| 613 | Register PReg = Next->getOperand(0).getReg(); |
| 614 | if (!PReg.isPhysical()) |
| 615 | return false; |
| 616 | |
| 617 | auto Ret = next_nodbg(Next, MBB.instr_end()); |
| 618 | if (Ret == MBB.instr_end() || !Ret->isReturn()) |
| 619 | return false; |
| 620 | |
| 621 | if (Ret->getNumImplicitOperands() != 1) |
| 622 | return false; |
| 623 | |
| 624 | if (PReg != Ret->getOperand(0).getReg()) |
| 625 | return false; |
| 626 | |
| 627 | // Skip over the COPY that we just validated. |
| 628 | Next = Ret; |
| 629 | } |
| 630 | |
Vedant Kumar | f1a71b5 | 2020-04-16 15:23:57 -0700 | [diff] [blame] | 631 | if (Next == MBB.instr_end() || TII.isTailCall(*Next) || !Next->isReturn()) |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 632 | return false; |
| 633 | |
| 634 | return true; |
| 635 | } |
| 636 | |
Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 637 | LegalizerHelper::LegalizeResult |
Dominik Montada | 9fedb69 | 2020-03-26 13:59:08 +0100 | [diff] [blame] | 638 | llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name, |
Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 639 | const CallLowering::ArgInfo &Result, |
Dominik Montada | 9fedb69 | 2020-03-26 13:59:08 +0100 | [diff] [blame] | 640 | ArrayRef<CallLowering::ArgInfo> Args, |
| 641 | const CallingConv::ID CC) { |
Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 642 | auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); |
Diana Picus | d0104ea | 2017-07-06 09:09:33 +0000 | [diff] [blame] | 643 | |
Tim Northover | e1a5f66 | 2019-08-09 08:26:38 +0000 | [diff] [blame] | 644 | CallLowering::CallLoweringInfo Info; |
Dominik Montada | 9fedb69 | 2020-03-26 13:59:08 +0100 | [diff] [blame] | 645 | Info.CallConv = CC; |
Tim Northover | e1a5f66 | 2019-08-09 08:26:38 +0000 | [diff] [blame] | 646 | Info.Callee = MachineOperand::CreateES(Name); |
| 647 | Info.OrigRet = Result; |
| 648 | std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); |
| 649 | if (!CLI.lowerCall(MIRBuilder, Info)) |
Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 650 | return LegalizerHelper::UnableToLegalize; |
Diana Picus | d0104ea | 2017-07-06 09:09:33 +0000 | [diff] [blame] | 651 | |
Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 652 | return LegalizerHelper::Legalized; |
| 653 | } |
| 654 | |
Dominik Montada | 9fedb69 | 2020-03-26 13:59:08 +0100 | [diff] [blame] | 655 | LegalizerHelper::LegalizeResult |
| 656 | llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall, |
| 657 | const CallLowering::ArgInfo &Result, |
| 658 | ArrayRef<CallLowering::ArgInfo> Args) { |
| 659 | auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); |
| 660 | const char *Name = TLI.getLibcallName(Libcall); |
| 661 | const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall); |
| 662 | return createLibcall(MIRBuilder, Name, Result, Args, CC); |
| 663 | } |
| 664 | |
Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 665 | // Useful for libcalls where all operands have the same type. |
Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 666 | static LegalizerHelper::LegalizeResult |
| 667 | simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size, |
| 668 | Type *OpType) { |
| 669 | auto Libcall = getRTLibDesc(MI.getOpcode(), Size); |
Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 670 | |
Matt Arsenault | 9b057f6 | 2021-07-08 11:26:30 -0400 | [diff] [blame] | 671 | // FIXME: What does the original arg index mean here? |
Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 672 | SmallVector<CallLowering::ArgInfo, 3> Args; |
Kazu Hirata | 259cd6f | 2021-11-25 22:17:10 -0800 | [diff] [blame] | 673 | for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) |
| 674 | Args.push_back({MO.getReg(), OpType, 0}); |
Matt Arsenault | 9b057f6 | 2021-07-08 11:26:30 -0400 | [diff] [blame] | 675 | return createLibcall(MIRBuilder, Libcall, |
| 676 | {MI.getOperand(0).getReg(), OpType, 0}, Args); |
Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 677 | } |
| 678 | |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 679 | LegalizerHelper::LegalizeResult |
| 680 | llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
Jessica Paquette | 324af79 | 2021-05-25 16:54:20 -0700 | [diff] [blame] | 681 | MachineInstr &MI, LostDebugLocObserver &LocObserver) { |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 682 | auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); |
| 683 | |
| 684 | SmallVector<CallLowering::ArgInfo, 3> Args; |
Amara Emerson | 509a494 | 2019-09-28 05:33:21 +0000 | [diff] [blame] | 685 | // Add all the args, except for the last which is an imm denoting 'tail'. |
Matt Arsenault | 0b7f6cc | 2020-08-03 09:00:24 -0400 | [diff] [blame] | 686 | for (unsigned i = 0; i < MI.getNumOperands() - 1; ++i) { |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 687 | Register Reg = MI.getOperand(i).getReg(); |
| 688 | |
| 689 | // Need derive an IR type for call lowering. |
| 690 | LLT OpLLT = MRI.getType(Reg); |
| 691 | Type *OpTy = nullptr; |
| 692 | if (OpLLT.isPointer()) |
| 693 | OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace()); |
| 694 | else |
| 695 | OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits()); |
Matt Arsenault | 9b057f6 | 2021-07-08 11:26:30 -0400 | [diff] [blame] | 696 | Args.push_back({Reg, OpTy, 0}); |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 697 | } |
| 698 | |
| 699 | auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); |
| 700 | auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 701 | RTLIB::Libcall RTLibcall; |
Jessica Paquette | 23f657c | 2021-03-24 23:45:36 -0700 | [diff] [blame] | 702 | unsigned Opc = MI.getOpcode(); |
| 703 | switch (Opc) { |
| 704 | case TargetOpcode::G_BZERO: |
| 705 | RTLibcall = RTLIB::BZERO; |
| 706 | break; |
Matt Arsenault | 0b7f6cc | 2020-08-03 09:00:24 -0400 | [diff] [blame] | 707 | case TargetOpcode::G_MEMCPY: |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 708 | RTLibcall = RTLIB::MEMCPY; |
Jon Roelofs | afaf928 | 2021-07-02 13:08:57 -0700 | [diff] [blame] | 709 | Args[0].Flags[0].setReturned(); |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 710 | break; |
Matt Arsenault | 0b7f6cc | 2020-08-03 09:00:24 -0400 | [diff] [blame] | 711 | case TargetOpcode::G_MEMMOVE: |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 712 | RTLibcall = RTLIB::MEMMOVE; |
Jon Roelofs | afaf928 | 2021-07-02 13:08:57 -0700 | [diff] [blame] | 713 | Args[0].Flags[0].setReturned(); |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 714 | break; |
Matt Arsenault | 0b7f6cc | 2020-08-03 09:00:24 -0400 | [diff] [blame] | 715 | case TargetOpcode::G_MEMSET: |
| 716 | RTLibcall = RTLIB::MEMSET; |
Jon Roelofs | afaf928 | 2021-07-02 13:08:57 -0700 | [diff] [blame] | 717 | Args[0].Flags[0].setReturned(); |
Matt Arsenault | 0b7f6cc | 2020-08-03 09:00:24 -0400 | [diff] [blame] | 718 | break; |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 719 | default: |
Jon Roelofs | afaf928 | 2021-07-02 13:08:57 -0700 | [diff] [blame] | 720 | llvm_unreachable("unsupported opcode"); |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 721 | } |
| 722 | const char *Name = TLI.getLibcallName(RTLibcall); |
| 723 | |
Jessica Paquette | 23f657c | 2021-03-24 23:45:36 -0700 | [diff] [blame] | 724 | // Unsupported libcall on the target. |
| 725 | if (!Name) { |
| 726 | LLVM_DEBUG(dbgs() << ".. .. Could not find libcall name for " |
| 727 | << MIRBuilder.getTII().getName(Opc) << "\n"); |
| 728 | return LegalizerHelper::UnableToLegalize; |
| 729 | } |
| 730 | |
Tim Northover | e1a5f66 | 2019-08-09 08:26:38 +0000 | [diff] [blame] | 731 | CallLowering::CallLoweringInfo Info; |
| 732 | Info.CallConv = TLI.getLibcallCallingConv(RTLibcall); |
| 733 | Info.Callee = MachineOperand::CreateES(Name); |
Matt Arsenault | 9b057f6 | 2021-07-08 11:26:30 -0400 | [diff] [blame] | 734 | Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx), 0); |
Matt Arsenault | 0b7f6cc | 2020-08-03 09:00:24 -0400 | [diff] [blame] | 735 | Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() && |
Jon Roelofs | a14b4e3 | 2021-07-06 08:28:11 -0700 | [diff] [blame] | 736 | isLibCallInTailPosition(MI, MIRBuilder.getTII(), MRI); |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 737 | |
Tim Northover | e1a5f66 | 2019-08-09 08:26:38 +0000 | [diff] [blame] | 738 | std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs)); |
| 739 | if (!CLI.lowerCall(MIRBuilder, Info)) |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 740 | return LegalizerHelper::UnableToLegalize; |
| 741 | |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 742 | if (Info.LoweredTailCall) { |
| 743 | assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?"); |
Jessica Paquette | 324af79 | 2021-05-25 16:54:20 -0700 | [diff] [blame] | 744 | |
| 745 | // Check debug locations before removing the return. |
| 746 | LocObserver.checkpoint(true); |
| 747 | |
Vedant Kumar | f1a71b5 | 2020-04-16 15:23:57 -0700 | [diff] [blame] | 748 | // We must have a return following the call (or debug insts) to get past |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 749 | // isLibCallInTailPosition. |
Vedant Kumar | f1a71b5 | 2020-04-16 15:23:57 -0700 | [diff] [blame] | 750 | do { |
| 751 | MachineInstr *Next = MI.getNextNode(); |
Jon Roelofs | a14b4e3 | 2021-07-06 08:28:11 -0700 | [diff] [blame] | 752 | assert(Next && |
| 753 | (Next->isCopy() || Next->isReturn() || Next->isDebugInstr()) && |
Vedant Kumar | f1a71b5 | 2020-04-16 15:23:57 -0700 | [diff] [blame] | 754 | "Expected instr following MI to be return or debug inst?"); |
| 755 | // We lowered a tail call, so the call is now the return from the block. |
| 756 | // Delete the old return. |
| 757 | Next->eraseFromParent(); |
| 758 | } while (MI.getNextNode()); |
Jessica Paquette | 324af79 | 2021-05-25 16:54:20 -0700 | [diff] [blame] | 759 | |
| 760 | // We expect to lose the debug location from the return. |
| 761 | LocObserver.checkpoint(false); |
Jessica Paquette | 727328a | 2019-09-13 20:25:58 +0000 | [diff] [blame] | 762 | } |
| 763 | |
Amara Emerson | cf12c78 | 2019-07-19 00:24:45 +0000 | [diff] [blame] | 764 | return LegalizerHelper::Legalized; |
| 765 | } |
| 766 | |
Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 767 | static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType, |
| 768 | Type *FromType) { |
| 769 | auto ToMVT = MVT::getVT(ToType); |
| 770 | auto FromMVT = MVT::getVT(FromType); |
| 771 | |
| 772 | switch (Opcode) { |
| 773 | case TargetOpcode::G_FPEXT: |
| 774 | return RTLIB::getFPEXT(FromMVT, ToMVT); |
| 775 | case TargetOpcode::G_FPTRUNC: |
| 776 | return RTLIB::getFPROUND(FromMVT, ToMVT); |
Diana Picus | 4ed0ee7 | 2018-01-30 07:54:52 +0000 | [diff] [blame] | 777 | case TargetOpcode::G_FPTOSI: |
| 778 | return RTLIB::getFPTOSINT(FromMVT, ToMVT); |
| 779 | case TargetOpcode::G_FPTOUI: |
| 780 | return RTLIB::getFPTOUINT(FromMVT, ToMVT); |
Diana Picus | 517531e | 2018-01-30 09:15:17 +0000 | [diff] [blame] | 781 | case TargetOpcode::G_SITOFP: |
| 782 | return RTLIB::getSINTTOFP(FromMVT, ToMVT); |
| 783 | case TargetOpcode::G_UITOFP: |
| 784 | return RTLIB::getUINTTOFP(FromMVT, ToMVT); |
Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 785 | } |
| 786 | llvm_unreachable("Unsupported libcall function"); |
| 787 | } |
| 788 | |
| 789 | static LegalizerHelper::LegalizeResult |
| 790 | conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType, |
| 791 | Type *FromType) { |
| 792 | RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType); |
Matt Arsenault | 9b057f6 | 2021-07-08 11:26:30 -0400 | [diff] [blame] | 793 | return createLibcall(MIRBuilder, Libcall, |
| 794 | {MI.getOperand(0).getReg(), ToType, 0}, |
| 795 | {{MI.getOperand(1).getReg(), FromType, 0}}); |
Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 796 | } |
| 797 | |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 798 | LegalizerHelper::LegalizeResult |
Jessica Paquette | 324af79 | 2021-05-25 16:54:20 -0700 | [diff] [blame] | 799 | LegalizerHelper::libcall(MachineInstr &MI, LostDebugLocObserver &LocObserver) { |
Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 800 | LLT LLTy = MRI.getType(MI.getOperand(0).getReg()); |
| 801 | unsigned Size = LLTy.getSizeInBits(); |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 802 | auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); |
Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 803 | |
Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 804 | switch (MI.getOpcode()) { |
| 805 | default: |
| 806 | return UnableToLegalize; |
Kai Nacke | b383753 | 2022-08-02 13:12:38 -0400 | [diff] [blame] | 807 | case TargetOpcode::G_MUL: |
Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 808 | case TargetOpcode::G_SDIV: |
Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 809 | case TargetOpcode::G_UDIV: |
| 810 | case TargetOpcode::G_SREM: |
Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 811 | case TargetOpcode::G_UREM: |
| 812 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: { |
Petar Avramovic | 0a5e4eb | 2018-12-18 15:59:51 +0000 | [diff] [blame] | 813 | Type *HLTy = IntegerType::get(Ctx, Size); |
Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 814 | auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); |
| 815 | if (Status != Legalized) |
| 816 | return Status; |
| 817 | break; |
Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 818 | } |
Diana Picus | 1314a28 | 2017-04-11 10:52:34 +0000 | [diff] [blame] | 819 | case TargetOpcode::G_FADD: |
Javed Absar | 5cde1cc | 2017-10-30 13:51:56 +0000 | [diff] [blame] | 820 | case TargetOpcode::G_FSUB: |
Diana Picus | 9faa09b | 2017-11-23 12:44:20 +0000 | [diff] [blame] | 821 | case TargetOpcode::G_FMUL: |
Diana Picus | c01f7f1 | 2017-11-23 13:26:07 +0000 | [diff] [blame] | 822 | case TargetOpcode::G_FDIV: |
Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 823 | case TargetOpcode::G_FMA: |
Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 824 | case TargetOpcode::G_FPOW: |
Jessica Paquette | 7db82d7 | 2019-01-28 18:34:18 +0000 | [diff] [blame] | 825 | case TargetOpcode::G_FREM: |
| 826 | case TargetOpcode::G_FCOS: |
Jessica Paquette | c49428a | 2019-01-28 19:53:14 +0000 | [diff] [blame] | 827 | case TargetOpcode::G_FSIN: |
Jessica Paquette | 2d73ecd | 2019-01-28 21:27:23 +0000 | [diff] [blame] | 828 | case TargetOpcode::G_FLOG10: |
Jessica Paquette | 0154bd1 | 2019-01-30 21:16:04 +0000 | [diff] [blame] | 829 | case TargetOpcode::G_FLOG: |
Jessica Paquette | 84bedac | 2019-01-30 23:46:15 +0000 | [diff] [blame] | 830 | case TargetOpcode::G_FLOG2: |
Matt Arsenault | eece6ba | 2023-04-26 22:02:42 -0400 | [diff] [blame] | 831 | case TargetOpcode::G_FLDEXP: |
Jessica Paquette | e794121 | 2019-04-03 16:58:32 +0000 | [diff] [blame] | 832 | case TargetOpcode::G_FEXP: |
Petar Avramovic | faaa2b5d | 2019-06-06 09:02:24 +0000 | [diff] [blame] | 833 | case TargetOpcode::G_FEXP2: |
| 834 | case TargetOpcode::G_FCEIL: |
Dominik Montada | feb20a1 | 2020-03-02 16:28:17 +0100 | [diff] [blame] | 835 | case TargetOpcode::G_FFLOOR: |
| 836 | case TargetOpcode::G_FMINNUM: |
| 837 | case TargetOpcode::G_FMAXNUM: |
| 838 | case TargetOpcode::G_FSQRT: |
| 839 | case TargetOpcode::G_FRINT: |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 840 | case TargetOpcode::G_FNEARBYINT: |
| 841 | case TargetOpcode::G_INTRINSIC_ROUNDEVEN: { |
Konstantin Schwarz | 76986bd | 2020-02-06 10:01:57 -0800 | [diff] [blame] | 842 | Type *HLTy = getFloatTypeForLLT(Ctx, LLTy); |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 843 | if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) { |
| 844 | LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n"); |
Jessica Paquette | 7db82d7 | 2019-01-28 18:34:18 +0000 | [diff] [blame] | 845 | return UnableToLegalize; |
| 846 | } |
Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 847 | auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); |
| 848 | if (Status != Legalized) |
| 849 | return Status; |
| 850 | break; |
Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 851 | } |
Konstantin Schwarz | 76986bd | 2020-02-06 10:01:57 -0800 | [diff] [blame] | 852 | case TargetOpcode::G_FPEXT: |
Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 853 | case TargetOpcode::G_FPTRUNC: { |
Konstantin Schwarz | 76986bd | 2020-02-06 10:01:57 -0800 | [diff] [blame] | 854 | Type *FromTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg())); |
| 855 | Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg())); |
| 856 | if (!FromTy || !ToTy) |
Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 857 | return UnableToLegalize; |
Konstantin Schwarz | 76986bd | 2020-02-06 10:01:57 -0800 | [diff] [blame] | 858 | LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy ); |
Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 859 | if (Status != Legalized) |
| 860 | return Status; |
| 861 | break; |
| 862 | } |
Diana Picus | 4ed0ee7 | 2018-01-30 07:54:52 +0000 | [diff] [blame] | 863 | case TargetOpcode::G_FPTOSI: |
| 864 | case TargetOpcode::G_FPTOUI: { |
| 865 | // FIXME: Support other types |
| 866 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); |
| 867 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); |
Petar Avramovic | 4b4dae1 | 2019-06-20 08:52:53 +0000 | [diff] [blame] | 868 | if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64)) |
Diana Picus | 4ed0ee7 | 2018-01-30 07:54:52 +0000 | [diff] [blame] | 869 | return UnableToLegalize; |
| 870 | LegalizeResult Status = conversionLibcall( |
Petar Avramovic | 4b4dae1 | 2019-06-20 08:52:53 +0000 | [diff] [blame] | 871 | MI, MIRBuilder, |
| 872 | ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx), |
Diana Picus | 4ed0ee7 | 2018-01-30 07:54:52 +0000 | [diff] [blame] | 873 | FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx)); |
| 874 | if (Status != Legalized) |
| 875 | return Status; |
| 876 | break; |
| 877 | } |
Diana Picus | 517531e | 2018-01-30 09:15:17 +0000 | [diff] [blame] | 878 | case TargetOpcode::G_SITOFP: |
| 879 | case TargetOpcode::G_UITOFP: { |
| 880 | // FIXME: Support other types |
| 881 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); |
| 882 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); |
Petar Avramovic | 153bd24 | 2019-06-20 09:05:02 +0000 | [diff] [blame] | 883 | if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64)) |
Diana Picus | 517531e | 2018-01-30 09:15:17 +0000 | [diff] [blame] | 884 | return UnableToLegalize; |
| 885 | LegalizeResult Status = conversionLibcall( |
| 886 | MI, MIRBuilder, |
| 887 | ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx), |
Petar Avramovic | 153bd24 | 2019-06-20 09:05:02 +0000 | [diff] [blame] | 888 | FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx)); |
Diana Picus | 517531e | 2018-01-30 09:15:17 +0000 | [diff] [blame] | 889 | if (Status != Legalized) |
| 890 | return Status; |
| 891 | break; |
| 892 | } |
Jessica Paquette | 23f657c | 2021-03-24 23:45:36 -0700 | [diff] [blame] | 893 | case TargetOpcode::G_BZERO: |
Matt Arsenault | 0b7f6cc | 2020-08-03 09:00:24 -0400 | [diff] [blame] | 894 | case TargetOpcode::G_MEMCPY: |
| 895 | case TargetOpcode::G_MEMMOVE: |
| 896 | case TargetOpcode::G_MEMSET: { |
Jessica Paquette | 23f657c | 2021-03-24 23:45:36 -0700 | [diff] [blame] | 897 | LegalizeResult Result = |
Jessica Paquette | 324af79 | 2021-05-25 16:54:20 -0700 | [diff] [blame] | 898 | createMemLibcall(MIRBuilder, *MIRBuilder.getMRI(), MI, LocObserver); |
Jessica Paquette | 23f657c | 2021-03-24 23:45:36 -0700 | [diff] [blame] | 899 | if (Result != Legalized) |
| 900 | return Result; |
Matt Arsenault | 0b7f6cc | 2020-08-03 09:00:24 -0400 | [diff] [blame] | 901 | MI.eraseFromParent(); |
| 902 | return Result; |
| 903 | } |
Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 904 | } |
Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 905 | |
| 906 | MI.eraseFromParent(); |
| 907 | return Legalized; |
Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 908 | } |
| 909 | |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 910 | LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI, |
| 911 | unsigned TypeIdx, |
| 912 | LLT NarrowTy) { |
Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 913 | uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); |
| 914 | uint64_t NarrowSize = NarrowTy.getSizeInBits(); |
Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 915 | |
Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 916 | switch (MI.getOpcode()) { |
| 917 | default: |
| 918 | return UnableToLegalize; |
Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 919 | case TargetOpcode::G_IMPLICIT_DEF: { |
Dominik Montada | 35950fe | 2020-03-23 12:30:55 +0100 | [diff] [blame] | 920 | Register DstReg = MI.getOperand(0).getReg(); |
| 921 | LLT DstTy = MRI.getType(DstReg); |
| 922 | |
| 923 | // If SizeOp0 is not an exact multiple of NarrowSize, emit |
| 924 | // G_ANYEXT(G_IMPLICIT_DEF). Cast result to vector if needed. |
| 925 | // FIXME: Although this would also be legal for the general case, it causes |
| 926 | // a lot of regressions in the emitted code (superfluous COPYs, artifact |
| 927 | // combines not being hit). This seems to be a problem related to the |
| 928 | // artifact combiner. |
| 929 | if (SizeOp0 % NarrowSize != 0) { |
| 930 | LLT ImplicitTy = NarrowTy; |
| 931 | if (DstTy.isVector()) |
Sander de Smalen | d5e14ba | 2021-06-24 09:58:21 +0100 | [diff] [blame] | 932 | ImplicitTy = LLT::vector(DstTy.getElementCount(), ImplicitTy); |
Dominik Montada | 35950fe | 2020-03-23 12:30:55 +0100 | [diff] [blame] | 933 | |
| 934 | Register ImplicitReg = MIRBuilder.buildUndef(ImplicitTy).getReg(0); |
| 935 | MIRBuilder.buildAnyExt(DstReg, ImplicitReg); |
| 936 | |
| 937 | MI.eraseFromParent(); |
| 938 | return Legalized; |
| 939 | } |
| 940 | |
Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 941 | int NumParts = SizeOp0 / NarrowSize; |
Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 942 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 943 | SmallVector<Register, 2> DstRegs; |
Volkan Keles | 02bb174 | 2018-02-14 19:58:36 +0000 | [diff] [blame] | 944 | for (int i = 0; i < NumParts; ++i) |
Dominik Montada | 35950fe | 2020-03-23 12:30:55 +0100 | [diff] [blame] | 945 | DstRegs.push_back(MIRBuilder.buildUndef(NarrowTy).getReg(0)); |
Amara Emerson | 5ec14604 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 946 | |
Dominik Montada | 35950fe | 2020-03-23 12:30:55 +0100 | [diff] [blame] | 947 | if (DstTy.isVector()) |
Amara Emerson | 5ec14604 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 948 | MIRBuilder.buildBuildVector(DstReg, DstRegs); |
| 949 | else |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 950 | MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); |
Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 951 | MI.eraseFromParent(); |
| 952 | return Legalized; |
| 953 | } |
Matt Arsenault | 7187272 | 2019-04-10 17:27:53 +0000 | [diff] [blame] | 954 | case TargetOpcode::G_CONSTANT: { |
| 955 | LLT Ty = MRI.getType(MI.getOperand(0).getReg()); |
| 956 | const APInt &Val = MI.getOperand(1).getCImm()->getValue(); |
| 957 | unsigned TotalSize = Ty.getSizeInBits(); |
| 958 | unsigned NarrowSize = NarrowTy.getSizeInBits(); |
| 959 | int NumParts = TotalSize / NarrowSize; |
| 960 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 961 | SmallVector<Register, 4> PartRegs; |
Matt Arsenault | 7187272 | 2019-04-10 17:27:53 +0000 | [diff] [blame] | 962 | for (int I = 0; I != NumParts; ++I) { |
| 963 | unsigned Offset = I * NarrowSize; |
| 964 | auto K = MIRBuilder.buildConstant(NarrowTy, |
| 965 | Val.lshr(Offset).trunc(NarrowSize)); |
| 966 | PartRegs.push_back(K.getReg(0)); |
| 967 | } |
| 968 | |
| 969 | LLT LeftoverTy; |
| 970 | unsigned LeftoverBits = TotalSize - NumParts * NarrowSize; |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 971 | SmallVector<Register, 1> LeftoverRegs; |
Matt Arsenault | 7187272 | 2019-04-10 17:27:53 +0000 | [diff] [blame] | 972 | if (LeftoverBits != 0) { |
| 973 | LeftoverTy = LLT::scalar(LeftoverBits); |
| 974 | auto K = MIRBuilder.buildConstant( |
| 975 | LeftoverTy, |
| 976 | Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits)); |
| 977 | LeftoverRegs.push_back(K.getReg(0)); |
| 978 | } |
| 979 | |
| 980 | insertParts(MI.getOperand(0).getReg(), |
| 981 | Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs); |
| 982 | |
| 983 | MI.eraseFromParent(); |
| 984 | return Legalized; |
| 985 | } |
Matt Arsenault | 25e9938 | 2020-01-10 10:07:24 -0500 | [diff] [blame] | 986 | case TargetOpcode::G_SEXT: |
Matt Arsenault | 91715617 | 2020-01-10 09:47:17 -0500 | [diff] [blame] | 987 | case TargetOpcode::G_ZEXT: |
Matt Arsenault | be31a7b | 2020-01-10 11:02:18 -0500 | [diff] [blame] | 988 | case TargetOpcode::G_ANYEXT: |
| 989 | return narrowScalarExt(MI, TypeIdx, NarrowTy); |
Petar Avramovic | 5b4c5c2 | 2019-08-21 09:26:39 +0000 | [diff] [blame] | 990 | case TargetOpcode::G_TRUNC: { |
| 991 | if (TypeIdx != 1) |
| 992 | return UnableToLegalize; |
| 993 | |
| 994 | uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); |
| 995 | if (NarrowTy.getSizeInBits() * 2 != SizeOp1) { |
| 996 | LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n"); |
| 997 | return UnableToLegalize; |
| 998 | } |
| 999 | |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 1000 | auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); |
| 1001 | MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0)); |
Petar Avramovic | 5b4c5c2 | 2019-08-21 09:26:39 +0000 | [diff] [blame] | 1002 | MI.eraseFromParent(); |
| 1003 | return Legalized; |
| 1004 | } |
Amara Emerson | 7bc4fad | 2019-07-26 23:46:38 +0000 | [diff] [blame] | 1005 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 1006 | case TargetOpcode::G_FREEZE: { |
| 1007 | if (TypeIdx != 0) |
| 1008 | return UnableToLegalize; |
| 1009 | |
| 1010 | LLT Ty = MRI.getType(MI.getOperand(0).getReg()); |
| 1011 | // Should widen scalar first |
| 1012 | if (Ty.getSizeInBits() % NarrowTy.getSizeInBits() != 0) |
| 1013 | return UnableToLegalize; |
| 1014 | |
| 1015 | auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1).getReg()); |
| 1016 | SmallVector<Register, 8> Parts; |
| 1017 | for (unsigned i = 0; i < Unmerge->getNumDefs(); ++i) { |
| 1018 | Parts.push_back( |
| 1019 | MIRBuilder.buildFreeze(NarrowTy, Unmerge.getReg(i)).getReg(0)); |
| 1020 | } |
| 1021 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 1022 | MIRBuilder.buildMergeLikeInstr(MI.getOperand(0).getReg(), Parts); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 1023 | MI.eraseFromParent(); |
| 1024 | return Legalized; |
| 1025 | } |
Justin Bogner | 62ce4b0 | 2021-02-02 17:02:52 -0800 | [diff] [blame] | 1026 | case TargetOpcode::G_ADD: |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 1027 | case TargetOpcode::G_SUB: |
Cassie Jones | e153264 | 2021-02-22 17:11:23 -0500 | [diff] [blame] | 1028 | case TargetOpcode::G_SADDO: |
| 1029 | case TargetOpcode::G_SSUBO: |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 1030 | case TargetOpcode::G_SADDE: |
| 1031 | case TargetOpcode::G_SSUBE: |
Cassie Jones | c63b33b | 2021-02-22 17:10:58 -0500 | [diff] [blame] | 1032 | case TargetOpcode::G_UADDO: |
| 1033 | case TargetOpcode::G_USUBO: |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 1034 | case TargetOpcode::G_UADDE: |
| 1035 | case TargetOpcode::G_USUBE: |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 1036 | return narrowScalarAddSub(MI, TypeIdx, NarrowTy); |
Matt Arsenault | 211e89d | 2019-01-27 00:52:51 +0000 | [diff] [blame] | 1037 | case TargetOpcode::G_MUL: |
Petar Avramovic | 5229f47 | 2019-03-11 10:08:44 +0000 | [diff] [blame] | 1038 | case TargetOpcode::G_UMULH: |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 1039 | return narrowScalarMul(MI, NarrowTy); |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 1040 | case TargetOpcode::G_EXTRACT: |
| 1041 | return narrowScalarExtract(MI, TypeIdx, NarrowTy); |
| 1042 | case TargetOpcode::G_INSERT: |
| 1043 | return narrowScalarInsert(MI, TypeIdx, NarrowTy); |
Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 1044 | case TargetOpcode::G_LOAD: { |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1045 | auto &LoadMI = cast<GLoad>(MI); |
| 1046 | Register DstReg = LoadMI.getDstReg(); |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1047 | LLT DstTy = MRI.getType(DstReg); |
Matt Arsenault | 7f09fd6 | 2019-02-05 00:26:12 +0000 | [diff] [blame] | 1048 | if (DstTy.isVector()) |
Matt Arsenault | 045bc9a | 2019-01-30 02:35:38 +0000 | [diff] [blame] | 1049 | return UnableToLegalize; |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1050 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1051 | if (8 * LoadMI.getMemSize() != DstTy.getSizeInBits()) { |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 1052 | Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1053 | MIRBuilder.buildLoad(TmpReg, LoadMI.getPointerReg(), LoadMI.getMMO()); |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1054 | MIRBuilder.buildAnyExt(DstReg, TmpReg); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1055 | LoadMI.eraseFromParent(); |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1056 | return Legalized; |
| 1057 | } |
| 1058 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1059 | return reduceLoadStoreWidth(LoadMI, TypeIdx, NarrowTy); |
Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 1060 | } |
Matt Arsenault | 6614f85 | 2019-01-22 19:02:10 +0000 | [diff] [blame] | 1061 | case TargetOpcode::G_ZEXTLOAD: |
| 1062 | case TargetOpcode::G_SEXTLOAD: { |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1063 | auto &LoadMI = cast<GExtLoad>(MI); |
| 1064 | Register DstReg = LoadMI.getDstReg(); |
| 1065 | Register PtrReg = LoadMI.getPointerReg(); |
Matt Arsenault | 6614f85 | 2019-01-22 19:02:10 +0000 | [diff] [blame] | 1066 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 1067 | Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1068 | auto &MMO = LoadMI.getMMO(); |
Matt Arsenault | 2cbbc6e | 2021-01-05 23:25:18 -0500 | [diff] [blame] | 1069 | unsigned MemSize = MMO.getSizeInBits(); |
| 1070 | |
| 1071 | if (MemSize == NarrowSize) { |
Matt Arsenault | 6614f85 | 2019-01-22 19:02:10 +0000 | [diff] [blame] | 1072 | MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); |
Matt Arsenault | 2cbbc6e | 2021-01-05 23:25:18 -0500 | [diff] [blame] | 1073 | } else if (MemSize < NarrowSize) { |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1074 | MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), TmpReg, PtrReg, MMO); |
Matt Arsenault | 2cbbc6e | 2021-01-05 23:25:18 -0500 | [diff] [blame] | 1075 | } else if (MemSize > NarrowSize) { |
| 1076 | // FIXME: Need to split the load. |
| 1077 | return UnableToLegalize; |
Matt Arsenault | 6614f85 | 2019-01-22 19:02:10 +0000 | [diff] [blame] | 1078 | } |
| 1079 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1080 | if (isa<GZExtLoad>(LoadMI)) |
Matt Arsenault | 6614f85 | 2019-01-22 19:02:10 +0000 | [diff] [blame] | 1081 | MIRBuilder.buildZExt(DstReg, TmpReg); |
| 1082 | else |
| 1083 | MIRBuilder.buildSExt(DstReg, TmpReg); |
| 1084 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1085 | LoadMI.eraseFromParent(); |
Matt Arsenault | 6614f85 | 2019-01-22 19:02:10 +0000 | [diff] [blame] | 1086 | return Legalized; |
| 1087 | } |
Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 1088 | case TargetOpcode::G_STORE: { |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1089 | auto &StoreMI = cast<GStore>(MI); |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1090 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1091 | Register SrcReg = StoreMI.getValueReg(); |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1092 | LLT SrcTy = MRI.getType(SrcReg); |
Matt Arsenault | 7f09fd6 | 2019-02-05 00:26:12 +0000 | [diff] [blame] | 1093 | if (SrcTy.isVector()) |
| 1094 | return UnableToLegalize; |
| 1095 | |
| 1096 | int NumParts = SizeOp0 / NarrowSize; |
| 1097 | unsigned HandledSize = NumParts * NarrowTy.getSizeInBits(); |
| 1098 | unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize; |
| 1099 | if (SrcTy.isVector() && LeftoverBits != 0) |
| 1100 | return UnableToLegalize; |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1101 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1102 | if (8 * StoreMI.getMemSize() != SrcTy.getSizeInBits()) { |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 1103 | Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy); |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1104 | MIRBuilder.buildTrunc(TmpReg, SrcReg); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1105 | MIRBuilder.buildStore(TmpReg, StoreMI.getPointerReg(), StoreMI.getMMO()); |
| 1106 | StoreMI.eraseFromParent(); |
Matt Arsenault | 18619af | 2019-01-29 18:13:02 +0000 | [diff] [blame] | 1107 | return Legalized; |
| 1108 | } |
| 1109 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 1110 | return reduceLoadStoreWidth(StoreMI, 0, NarrowTy); |
Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 1111 | } |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 1112 | case TargetOpcode::G_SELECT: |
| 1113 | return narrowScalarSelect(MI, TypeIdx, NarrowTy); |
Petar Avramovic | 150fd43 | 2018-12-18 11:36:14 +0000 | [diff] [blame] | 1114 | case TargetOpcode::G_AND: |
| 1115 | case TargetOpcode::G_OR: |
| 1116 | case TargetOpcode::G_XOR: { |
Quentin Colombet | c2f3cea | 2017-10-03 04:53:56 +0000 | [diff] [blame] | 1117 | // Legalize bitwise operation: |
| 1118 | // A = BinOp<Ty> B, C |
| 1119 | // into: |
| 1120 | // B1, ..., BN = G_UNMERGE_VALUES B |
| 1121 | // C1, ..., CN = G_UNMERGE_VALUES C |
| 1122 | // A1 = BinOp<Ty/N> B1, C2 |
| 1123 | // ... |
| 1124 | // AN = BinOp<Ty/N> BN, CN |
| 1125 | // A = G_MERGE_VALUES A1, ..., AN |
Matt Arsenault | 9e0eeba | 2019-04-10 17:07:56 +0000 | [diff] [blame] | 1126 | return narrowScalarBasic(MI, TypeIdx, NarrowTy); |
Quentin Colombet | c2f3cea | 2017-10-03 04:53:56 +0000 | [diff] [blame] | 1127 | } |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 1128 | case TargetOpcode::G_SHL: |
| 1129 | case TargetOpcode::G_LSHR: |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 1130 | case TargetOpcode::G_ASHR: |
| 1131 | return narrowScalarShift(MI, TypeIdx, NarrowTy); |
Matt Arsenault | d5684f7 | 2019-01-31 02:09:57 +0000 | [diff] [blame] | 1132 | case TargetOpcode::G_CTLZ: |
| 1133 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: |
| 1134 | case TargetOpcode::G_CTTZ: |
| 1135 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: |
| 1136 | case TargetOpcode::G_CTPOP: |
Petar Avramovic | 2b66d32 | 2020-01-27 09:43:38 +0100 | [diff] [blame] | 1137 | if (TypeIdx == 1) |
| 1138 | switch (MI.getOpcode()) { |
| 1139 | case TargetOpcode::G_CTLZ: |
Matt Arsenault | 312a9d1 | 2020-02-07 12:24:15 -0500 | [diff] [blame] | 1140 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: |
Petar Avramovic | 2b66d32 | 2020-01-27 09:43:38 +0100 | [diff] [blame] | 1141 | return narrowScalarCTLZ(MI, TypeIdx, NarrowTy); |
Petar Avramovic | 8bc7ba5 | 2020-01-27 09:51:06 +0100 | [diff] [blame] | 1142 | case TargetOpcode::G_CTTZ: |
Matt Arsenault | 312a9d1 | 2020-02-07 12:24:15 -0500 | [diff] [blame] | 1143 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: |
Petar Avramovic | 8bc7ba5 | 2020-01-27 09:51:06 +0100 | [diff] [blame] | 1144 | return narrowScalarCTTZ(MI, TypeIdx, NarrowTy); |
Petar Avramovic | cbf03aee | 2020-01-27 09:59:50 +0100 | [diff] [blame] | 1145 | case TargetOpcode::G_CTPOP: |
| 1146 | return narrowScalarCTPOP(MI, TypeIdx, NarrowTy); |
Petar Avramovic | 2b66d32 | 2020-01-27 09:43:38 +0100 | [diff] [blame] | 1147 | default: |
| 1148 | return UnableToLegalize; |
| 1149 | } |
Matt Arsenault | d5684f7 | 2019-01-31 02:09:57 +0000 | [diff] [blame] | 1150 | |
| 1151 | Observer.changingInstr(MI); |
| 1152 | narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); |
| 1153 | Observer.changedInstr(MI); |
| 1154 | return Legalized; |
Matt Arsenault | cbaada6 | 2019-02-02 23:29:55 +0000 | [diff] [blame] | 1155 | case TargetOpcode::G_INTTOPTR: |
| 1156 | if (TypeIdx != 1) |
| 1157 | return UnableToLegalize; |
| 1158 | |
| 1159 | Observer.changingInstr(MI); |
| 1160 | narrowScalarSrc(MI, NarrowTy, 1); |
| 1161 | Observer.changedInstr(MI); |
| 1162 | return Legalized; |
| 1163 | case TargetOpcode::G_PTRTOINT: |
| 1164 | if (TypeIdx != 0) |
| 1165 | return UnableToLegalize; |
| 1166 | |
| 1167 | Observer.changingInstr(MI); |
| 1168 | narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT); |
| 1169 | Observer.changedInstr(MI); |
| 1170 | return Legalized; |
Petar Avramovic | be20e36 | 2019-07-09 14:36:17 +0000 | [diff] [blame] | 1171 | case TargetOpcode::G_PHI: { |
Nikita Popov | c35761d | 2021-03-01 21:37:26 +0100 | [diff] [blame] | 1172 | // FIXME: add support for when SizeOp0 isn't an exact multiple of |
| 1173 | // NarrowSize. |
| 1174 | if (SizeOp0 % NarrowSize != 0) |
| 1175 | return UnableToLegalize; |
| 1176 | |
Petar Avramovic | be20e36 | 2019-07-09 14:36:17 +0000 | [diff] [blame] | 1177 | unsigned NumParts = SizeOp0 / NarrowSize; |
Matt Arsenault | de8451f | 2020-02-04 10:34:22 -0500 | [diff] [blame] | 1178 | SmallVector<Register, 2> DstRegs(NumParts); |
| 1179 | SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2); |
Petar Avramovic | be20e36 | 2019-07-09 14:36:17 +0000 | [diff] [blame] | 1180 | Observer.changingInstr(MI); |
| 1181 | for (unsigned i = 1; i < MI.getNumOperands(); i += 2) { |
| 1182 | MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB(); |
Amara Emerson | 53445f5 | 2022-11-13 01:43:04 -0800 | [diff] [blame] | 1183 | MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward()); |
Petar Avramovic | be20e36 | 2019-07-09 14:36:17 +0000 | [diff] [blame] | 1184 | extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts, |
| 1185 | SrcRegs[i / 2]); |
| 1186 | } |
| 1187 | MachineBasicBlock &MBB = *MI.getParent(); |
| 1188 | MIRBuilder.setInsertPt(MBB, MI); |
| 1189 | for (unsigned i = 0; i < NumParts; ++i) { |
| 1190 | DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy); |
| 1191 | MachineInstrBuilder MIB = |
| 1192 | MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]); |
| 1193 | for (unsigned j = 1; j < MI.getNumOperands(); j += 2) |
| 1194 | MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1)); |
| 1195 | } |
Amara Emerson | 02bcc86 | 2019-09-13 21:49:24 +0000 | [diff] [blame] | 1196 | MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI()); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 1197 | MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), DstRegs); |
Petar Avramovic | be20e36 | 2019-07-09 14:36:17 +0000 | [diff] [blame] | 1198 | Observer.changedInstr(MI); |
| 1199 | MI.eraseFromParent(); |
| 1200 | return Legalized; |
| 1201 | } |
Matt Arsenault | 434d664 | 2019-07-15 19:37:34 +0000 | [diff] [blame] | 1202 | case TargetOpcode::G_EXTRACT_VECTOR_ELT: |
| 1203 | case TargetOpcode::G_INSERT_VECTOR_ELT: { |
| 1204 | if (TypeIdx != 2) |
| 1205 | return UnableToLegalize; |
| 1206 | |
| 1207 | int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3; |
| 1208 | Observer.changingInstr(MI); |
| 1209 | narrowScalarSrc(MI, NarrowTy, OpIdx); |
| 1210 | Observer.changedInstr(MI); |
| 1211 | return Legalized; |
| 1212 | } |
Petar Avramovic | 1e62635 | 2019-07-17 12:08:01 +0000 | [diff] [blame] | 1213 | case TargetOpcode::G_ICMP: { |
Jessica Paquette | 47d0780 | 2021-06-29 17:01:28 -0700 | [diff] [blame] | 1214 | Register LHS = MI.getOperand(2).getReg(); |
| 1215 | LLT SrcTy = MRI.getType(LHS); |
| 1216 | uint64_t SrcSize = SrcTy.getSizeInBits(); |
Petar Avramovic | 1e62635 | 2019-07-17 12:08:01 +0000 | [diff] [blame] | 1217 | CmpInst::Predicate Pred = |
| 1218 | static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()); |
Petar Avramovic | 1e62635 | 2019-07-17 12:08:01 +0000 | [diff] [blame] | 1219 | |
Jessica Paquette | 47d0780 | 2021-06-29 17:01:28 -0700 | [diff] [blame] | 1220 | // TODO: Handle the non-equality case for weird sizes. |
| 1221 | if (NarrowSize * 2 != SrcSize && !ICmpInst::isEquality(Pred)) |
| 1222 | return UnableToLegalize; |
| 1223 | |
| 1224 | LLT LeftoverTy; // Example: s88 -> s64 (NarrowTy) + s24 (leftover) |
| 1225 | SmallVector<Register, 4> LHSPartRegs, LHSLeftoverRegs; |
| 1226 | if (!extractParts(LHS, SrcTy, NarrowTy, LeftoverTy, LHSPartRegs, |
| 1227 | LHSLeftoverRegs)) |
| 1228 | return UnableToLegalize; |
| 1229 | |
| 1230 | LLT Unused; // Matches LeftoverTy; G_ICMP LHS and RHS are the same type. |
| 1231 | SmallVector<Register, 4> RHSPartRegs, RHSLeftoverRegs; |
| 1232 | if (!extractParts(MI.getOperand(3).getReg(), SrcTy, NarrowTy, Unused, |
| 1233 | RHSPartRegs, RHSLeftoverRegs)) |
| 1234 | return UnableToLegalize; |
| 1235 | |
| 1236 | // We now have the LHS and RHS of the compare split into narrow-type |
| 1237 | // registers, plus potentially some leftover type. |
| 1238 | Register Dst = MI.getOperand(0).getReg(); |
| 1239 | LLT ResTy = MRI.getType(Dst); |
| 1240 | if (ICmpInst::isEquality(Pred)) { |
| 1241 | // For each part on the LHS and RHS, keep track of the result of XOR-ing |
| 1242 | // them together. For each equal part, the result should be all 0s. For |
| 1243 | // each non-equal part, we'll get at least one 1. |
| 1244 | auto Zero = MIRBuilder.buildConstant(NarrowTy, 0); |
| 1245 | SmallVector<Register, 4> Xors; |
| 1246 | for (auto LHSAndRHS : zip(LHSPartRegs, RHSPartRegs)) { |
| 1247 | auto LHS = std::get<0>(LHSAndRHS); |
| 1248 | auto RHS = std::get<1>(LHSAndRHS); |
| 1249 | auto Xor = MIRBuilder.buildXor(NarrowTy, LHS, RHS).getReg(0); |
| 1250 | Xors.push_back(Xor); |
| 1251 | } |
| 1252 | |
| 1253 | // Build a G_XOR for each leftover register. Each G_XOR must be widened |
| 1254 | // to the desired narrow type so that we can OR them together later. |
| 1255 | SmallVector<Register, 4> WidenedXors; |
| 1256 | for (auto LHSAndRHS : zip(LHSLeftoverRegs, RHSLeftoverRegs)) { |
| 1257 | auto LHS = std::get<0>(LHSAndRHS); |
| 1258 | auto RHS = std::get<1>(LHSAndRHS); |
| 1259 | auto Xor = MIRBuilder.buildXor(LeftoverTy, LHS, RHS).getReg(0); |
| 1260 | LLT GCDTy = extractGCDType(WidenedXors, NarrowTy, LeftoverTy, Xor); |
| 1261 | buildLCMMergePieces(LeftoverTy, NarrowTy, GCDTy, WidenedXors, |
| 1262 | /* PadStrategy = */ TargetOpcode::G_ZEXT); |
| 1263 | Xors.insert(Xors.end(), WidenedXors.begin(), WidenedXors.end()); |
| 1264 | } |
| 1265 | |
| 1266 | // Now, for each part we broke up, we know if they are equal/not equal |
| 1267 | // based off the G_XOR. We can OR these all together and compare against |
| 1268 | // 0 to get the result. |
| 1269 | assert(Xors.size() >= 2 && "Should have gotten at least two Xors?"); |
| 1270 | auto Or = MIRBuilder.buildOr(NarrowTy, Xors[0], Xors[1]); |
| 1271 | for (unsigned I = 2, E = Xors.size(); I < E; ++I) |
| 1272 | Or = MIRBuilder.buildOr(NarrowTy, Or, Xors[I]); |
| 1273 | MIRBuilder.buildICmp(Pred, Dst, Or, Zero); |
Petar Avramovic | 1e62635 | 2019-07-17 12:08:01 +0000 | [diff] [blame] | 1274 | } else { |
Jessica Paquette | 47d0780 | 2021-06-29 17:01:28 -0700 | [diff] [blame] | 1275 | // TODO: Handle non-power-of-two types. |
| 1276 | assert(LHSPartRegs.size() == 2 && "Expected exactly 2 LHS part regs?"); |
| 1277 | assert(RHSPartRegs.size() == 2 && "Expected exactly 2 RHS part regs?"); |
| 1278 | Register LHSL = LHSPartRegs[0]; |
| 1279 | Register LHSH = LHSPartRegs[1]; |
| 1280 | Register RHSL = RHSPartRegs[0]; |
| 1281 | Register RHSH = RHSPartRegs[1]; |
Amara Emerson | a1997ce | 2019-07-24 20:46:42 +0000 | [diff] [blame] | 1282 | MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH); |
Petar Avramovic | 1e62635 | 2019-07-17 12:08:01 +0000 | [diff] [blame] | 1283 | MachineInstrBuilder CmpHEQ = |
Amara Emerson | a1997ce | 2019-07-24 20:46:42 +0000 | [diff] [blame] | 1284 | MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH); |
Petar Avramovic | 1e62635 | 2019-07-17 12:08:01 +0000 | [diff] [blame] | 1285 | MachineInstrBuilder CmpLU = MIRBuilder.buildICmp( |
Amara Emerson | a1997ce | 2019-07-24 20:46:42 +0000 | [diff] [blame] | 1286 | ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL); |
Jessica Paquette | 47d0780 | 2021-06-29 17:01:28 -0700 | [diff] [blame] | 1287 | MIRBuilder.buildSelect(Dst, CmpHEQ, CmpLU, CmpH); |
Petar Avramovic | 1e62635 | 2019-07-17 12:08:01 +0000 | [diff] [blame] | 1288 | } |
Petar Avramovic | 1e62635 | 2019-07-17 12:08:01 +0000 | [diff] [blame] | 1289 | MI.eraseFromParent(); |
| 1290 | return Legalized; |
| 1291 | } |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1292 | case TargetOpcode::G_SEXT_INREG: { |
| 1293 | if (TypeIdx != 0) |
| 1294 | return UnableToLegalize; |
| 1295 | |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1296 | int64_t SizeInBits = MI.getOperand(2).getImm(); |
| 1297 | |
| 1298 | // So long as the new type has more bits than the bits we're extending we |
| 1299 | // don't need to break it apart. |
| 1300 | if (NarrowTy.getScalarSizeInBits() >= SizeInBits) { |
| 1301 | Observer.changingInstr(MI); |
| 1302 | // We don't lose any non-extension bits by truncating the src and |
| 1303 | // sign-extending the dst. |
| 1304 | MachineOperand &MO1 = MI.getOperand(1); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 1305 | auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 1306 | MO1.setReg(TruncMIB.getReg(0)); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1307 | |
| 1308 | MachineOperand &MO2 = MI.getOperand(0); |
| 1309 | Register DstExt = MRI.createGenericVirtualRegister(NarrowTy); |
| 1310 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 1311 | MIRBuilder.buildSExt(MO2, DstExt); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1312 | MO2.setReg(DstExt); |
| 1313 | Observer.changedInstr(MI); |
| 1314 | return Legalized; |
| 1315 | } |
| 1316 | |
| 1317 | // Break it apart. Components below the extension point are unmodified. The |
| 1318 | // component containing the extension point becomes a narrower SEXT_INREG. |
| 1319 | // Components above it are ashr'd from the component containing the |
| 1320 | // extension point. |
| 1321 | if (SizeOp0 % NarrowSize != 0) |
| 1322 | return UnableToLegalize; |
| 1323 | int NumParts = SizeOp0 / NarrowSize; |
| 1324 | |
| 1325 | // List the registers where the destination will be scattered. |
| 1326 | SmallVector<Register, 2> DstRegs; |
| 1327 | // List the registers where the source will be split. |
| 1328 | SmallVector<Register, 2> SrcRegs; |
| 1329 | |
| 1330 | // Create all the temporary registers. |
| 1331 | for (int i = 0; i < NumParts; ++i) { |
| 1332 | Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy); |
| 1333 | |
| 1334 | SrcRegs.push_back(SrcReg); |
| 1335 | } |
| 1336 | |
| 1337 | // Explode the big arguments into smaller chunks. |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 1338 | MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1)); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1339 | |
| 1340 | Register AshrCstReg = |
| 1341 | MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1) |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 1342 | .getReg(0); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1343 | Register FullExtensionReg = 0; |
| 1344 | Register PartialExtensionReg = 0; |
| 1345 | |
| 1346 | // Do the operation on each small part. |
| 1347 | for (int i = 0; i < NumParts; ++i) { |
| 1348 | if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits) |
| 1349 | DstRegs.push_back(SrcRegs[i]); |
| 1350 | else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) { |
| 1351 | assert(PartialExtensionReg && |
| 1352 | "Expected to visit partial extension before full"); |
| 1353 | if (FullExtensionReg) { |
| 1354 | DstRegs.push_back(FullExtensionReg); |
| 1355 | continue; |
| 1356 | } |
Jay Foad | 28bb43b | 2020-01-16 12:09:48 +0000 | [diff] [blame] | 1357 | DstRegs.push_back( |
| 1358 | MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg) |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 1359 | .getReg(0)); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1360 | FullExtensionReg = DstRegs.back(); |
| 1361 | } else { |
| 1362 | DstRegs.push_back( |
| 1363 | MIRBuilder |
| 1364 | .buildInstr( |
| 1365 | TargetOpcode::G_SEXT_INREG, {NarrowTy}, |
| 1366 | {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()}) |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 1367 | .getReg(0)); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1368 | PartialExtensionReg = DstRegs.back(); |
| 1369 | } |
| 1370 | } |
| 1371 | |
| 1372 | // Gather the destination registers into the final destination. |
| 1373 | Register DstReg = MI.getOperand(0).getReg(); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 1374 | MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 1375 | MI.eraseFromParent(); |
| 1376 | return Legalized; |
| 1377 | } |
Petar Avramovic | 98f72a5 | 2019-12-30 18:06:29 +0100 | [diff] [blame] | 1378 | case TargetOpcode::G_BSWAP: |
| 1379 | case TargetOpcode::G_BITREVERSE: { |
Petar Avramovic | 94a24e7 | 2019-12-30 11:13:22 +0100 | [diff] [blame] | 1380 | if (SizeOp0 % NarrowSize != 0) |
| 1381 | return UnableToLegalize; |
| 1382 | |
| 1383 | Observer.changingInstr(MI); |
| 1384 | SmallVector<Register, 2> SrcRegs, DstRegs; |
| 1385 | unsigned NumParts = SizeOp0 / NarrowSize; |
| 1386 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); |
| 1387 | |
| 1388 | for (unsigned i = 0; i < NumParts; ++i) { |
| 1389 | auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, |
| 1390 | {SrcRegs[NumParts - 1 - i]}); |
| 1391 | DstRegs.push_back(DstPart.getReg(0)); |
| 1392 | } |
| 1393 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 1394 | MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), DstRegs); |
Petar Avramovic | 94a24e7 | 2019-12-30 11:13:22 +0100 | [diff] [blame] | 1395 | |
| 1396 | Observer.changedInstr(MI); |
| 1397 | MI.eraseFromParent(); |
| 1398 | return Legalized; |
| 1399 | } |
Matt Arsenault | f6176f8 | 2020-07-25 11:00:35 -0400 | [diff] [blame] | 1400 | case TargetOpcode::G_PTR_ADD: |
Matt Arsenault | ef3e8312 | 2020-05-23 18:10:34 -0400 | [diff] [blame] | 1401 | case TargetOpcode::G_PTRMASK: { |
| 1402 | if (TypeIdx != 1) |
| 1403 | return UnableToLegalize; |
| 1404 | Observer.changingInstr(MI); |
| 1405 | narrowScalarSrc(MI, NarrowTy, 2); |
| 1406 | Observer.changedInstr(MI); |
| 1407 | return Legalized; |
| 1408 | } |
Matt Arsenault | 83a25a1 | 2021-03-26 17:29:36 -0400 | [diff] [blame] | 1409 | case TargetOpcode::G_FPTOUI: |
| 1410 | case TargetOpcode::G_FPTOSI: |
| 1411 | return narrowScalarFPTOI(MI, TypeIdx, NarrowTy); |
Petar Avramovic | 6a1030a | 2020-07-20 16:12:19 +0200 | [diff] [blame] | 1412 | case TargetOpcode::G_FPEXT: |
| 1413 | if (TypeIdx != 0) |
| 1414 | return UnableToLegalize; |
| 1415 | Observer.changingInstr(MI); |
| 1416 | narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_FPEXT); |
| 1417 | Observer.changedInstr(MI); |
| 1418 | return Legalized; |
Matt Arsenault | eece6ba | 2023-04-26 22:02:42 -0400 | [diff] [blame] | 1419 | case TargetOpcode::G_FLDEXP: |
| 1420 | case TargetOpcode::G_STRICT_FLDEXP: |
| 1421 | return narrowScalarFLDEXP(MI, TypeIdx, NarrowTy); |
Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 1422 | } |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1423 | } |
| 1424 | |
Matt Arsenault | 3af85fa | 2020-03-29 18:04:53 -0400 | [diff] [blame] | 1425 | Register LegalizerHelper::coerceToScalar(Register Val) { |
| 1426 | LLT Ty = MRI.getType(Val); |
| 1427 | if (Ty.isScalar()) |
| 1428 | return Val; |
| 1429 | |
| 1430 | const DataLayout &DL = MIRBuilder.getDataLayout(); |
| 1431 | LLT NewTy = LLT::scalar(Ty.getSizeInBits()); |
| 1432 | if (Ty.isPointer()) { |
| 1433 | if (DL.isNonIntegralAddressSpace(Ty.getAddressSpace())) |
| 1434 | return Register(); |
| 1435 | return MIRBuilder.buildPtrToInt(NewTy, Val).getReg(0); |
| 1436 | } |
| 1437 | |
| 1438 | Register NewVal = Val; |
| 1439 | |
| 1440 | assert(Ty.isVector()); |
| 1441 | LLT EltTy = Ty.getElementType(); |
| 1442 | if (EltTy.isPointer()) |
| 1443 | NewVal = MIRBuilder.buildPtrToInt(NewTy, NewVal).getReg(0); |
| 1444 | return MIRBuilder.buildBitcast(NewTy, NewVal).getReg(0); |
| 1445 | } |
| 1446 | |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 1447 | void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy, |
| 1448 | unsigned OpIdx, unsigned ExtOpcode) { |
| 1449 | MachineOperand &MO = MI.getOperand(OpIdx); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 1450 | auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO}); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 1451 | MO.setReg(ExtB.getReg(0)); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 1452 | } |
| 1453 | |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 1454 | void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy, |
| 1455 | unsigned OpIdx) { |
| 1456 | MachineOperand &MO = MI.getOperand(OpIdx); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 1457 | auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 1458 | MO.setReg(ExtB.getReg(0)); |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 1459 | } |
| 1460 | |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 1461 | void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy, |
| 1462 | unsigned OpIdx, unsigned TruncOpcode) { |
| 1463 | MachineOperand &MO = MI.getOperand(OpIdx); |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 1464 | Register DstExt = MRI.createGenericVirtualRegister(WideTy); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 1465 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 1466 | MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt}); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 1467 | MO.setReg(DstExt); |
| 1468 | } |
| 1469 | |
Matt Arsenault | d5684f7 | 2019-01-31 02:09:57 +0000 | [diff] [blame] | 1470 | void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy, |
| 1471 | unsigned OpIdx, unsigned ExtOpcode) { |
| 1472 | MachineOperand &MO = MI.getOperand(OpIdx); |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 1473 | Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy); |
Matt Arsenault | d5684f7 | 2019-01-31 02:09:57 +0000 | [diff] [blame] | 1474 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 1475 | MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc}); |
Matt Arsenault | d5684f7 | 2019-01-31 02:09:57 +0000 | [diff] [blame] | 1476 | MO.setReg(DstTrunc); |
| 1477 | } |
| 1478 | |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 1479 | void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy, |
| 1480 | unsigned OpIdx) { |
| 1481 | MachineOperand &MO = MI.getOperand(OpIdx); |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 1482 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 1483 | Register Dst = MO.getReg(); |
| 1484 | Register DstExt = MRI.createGenericVirtualRegister(WideTy); |
| 1485 | MO.setReg(DstExt); |
| 1486 | MIRBuilder.buildDeleteTrailingVectorElements(Dst, DstExt); |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 1487 | } |
| 1488 | |
Matt Arsenault | 26b7e85 | 2019-02-19 16:30:19 +0000 | [diff] [blame] | 1489 | void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy, |
| 1490 | unsigned OpIdx) { |
| 1491 | MachineOperand &MO = MI.getOperand(OpIdx); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 1492 | SmallVector<Register, 8> Regs; |
| 1493 | MO.setReg(MIRBuilder.buildPadVectorWithUndefElements(MoreTy, MO).getReg(0)); |
Matt Arsenault | 26b7e85 | 2019-02-19 16:30:19 +0000 | [diff] [blame] | 1494 | } |
| 1495 | |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 1496 | void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) { |
| 1497 | MachineOperand &Op = MI.getOperand(OpIdx); |
| 1498 | Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0)); |
| 1499 | } |
| 1500 | |
| 1501 | void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) { |
| 1502 | MachineOperand &MO = MI.getOperand(OpIdx); |
| 1503 | Register CastDst = MRI.createGenericVirtualRegister(CastTy); |
| 1504 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); |
| 1505 | MIRBuilder.buildBitcast(MO, CastDst); |
| 1506 | MO.setReg(CastDst); |
| 1507 | } |
| 1508 | |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 1509 | LegalizerHelper::LegalizeResult |
Mitch Phillips | ae70b21 | 2021-07-26 19:32:49 -0700 | [diff] [blame] | 1510 | LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx, |
| 1511 | LLT WideTy) { |
| 1512 | if (TypeIdx != 1) |
| 1513 | return UnableToLegalize; |
| 1514 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 1515 | auto [DstReg, DstTy, Src1Reg, Src1Ty] = MI.getFirst2RegLLTs(); |
Matt Arsenault | 43cbca5 | 2019-07-03 23:08:06 +0000 | [diff] [blame] | 1516 | if (DstTy.isVector()) |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1517 | return UnableToLegalize; |
| 1518 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 1519 | LLT SrcTy = MRI.getType(Src1Reg); |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1520 | const int DstSize = DstTy.getSizeInBits(); |
| 1521 | const int SrcSize = SrcTy.getSizeInBits(); |
| 1522 | const int WideSize = WideTy.getSizeInBits(); |
| 1523 | const int NumMerge = (DstSize + WideSize - 1) / WideSize; |
Matt Arsenault | c9f14f2 | 2019-07-01 19:36:10 +0000 | [diff] [blame] | 1524 | |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1525 | unsigned NumOps = MI.getNumOperands(); |
| 1526 | unsigned NumSrc = MI.getNumOperands() - 1; |
| 1527 | unsigned PartSize = DstTy.getSizeInBits() / NumSrc; |
| 1528 | |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1529 | if (WideSize >= DstSize) { |
| 1530 | // Directly pack the bits in the target type. |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 1531 | Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1Reg).getReg(0); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1532 | |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1533 | for (unsigned I = 2; I != NumOps; ++I) { |
| 1534 | const unsigned Offset = (I - 1) * PartSize; |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1535 | |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1536 | Register SrcReg = MI.getOperand(I).getReg(); |
| 1537 | assert(MRI.getType(SrcReg) == LLT::scalar(PartSize)); |
| 1538 | |
| 1539 | auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); |
| 1540 | |
Matt Arsenault | 5faa533 | 2019-08-01 18:13:16 +0000 | [diff] [blame] | 1541 | Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1542 | MRI.createGenericVirtualRegister(WideTy); |
| 1543 | |
| 1544 | auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); |
| 1545 | auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); |
| 1546 | MIRBuilder.buildOr(NextResult, ResultReg, Shl); |
| 1547 | ResultReg = NextResult; |
| 1548 | } |
| 1549 | |
| 1550 | if (WideSize > DstSize) |
| 1551 | MIRBuilder.buildTrunc(DstReg, ResultReg); |
Matt Arsenault | 5faa533 | 2019-08-01 18:13:16 +0000 | [diff] [blame] | 1552 | else if (DstTy.isPointer()) |
| 1553 | MIRBuilder.buildIntToPtr(DstReg, ResultReg); |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1554 | |
| 1555 | MI.eraseFromParent(); |
| 1556 | return Legalized; |
| 1557 | } |
| 1558 | |
| 1559 | // Unmerge the original values to the GCD type, and recombine to the next |
| 1560 | // multiple greater than the original type. |
| 1561 | // |
| 1562 | // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6 |
| 1563 | // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0 |
| 1564 | // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1 |
| 1565 | // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2 |
| 1566 | // %10:_(s6) = G_MERGE_VALUES %4, %5, %6 |
| 1567 | // %11:_(s6) = G_MERGE_VALUES %7, %8, %9 |
| 1568 | // %12:_(s12) = G_MERGE_VALUES %10, %11 |
| 1569 | // |
| 1570 | // Padding with undef if necessary: |
| 1571 | // |
| 1572 | // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6 |
| 1573 | // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0 |
| 1574 | // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1 |
| 1575 | // %7:_(s2) = G_IMPLICIT_DEF |
| 1576 | // %8:_(s6) = G_MERGE_VALUES %3, %4, %5 |
| 1577 | // %9:_(s6) = G_MERGE_VALUES %6, %7, %7 |
| 1578 | // %10:_(s12) = G_MERGE_VALUES %8, %9 |
| 1579 | |
Kazu Hirata | 267f21a | 2022-08-28 10:41:51 -0700 | [diff] [blame] | 1580 | const int GCD = std::gcd(SrcSize, WideSize); |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1581 | LLT GCDTy = LLT::scalar(GCD); |
| 1582 | |
| 1583 | SmallVector<Register, 8> Parts; |
| 1584 | SmallVector<Register, 8> NewMergeRegs; |
| 1585 | SmallVector<Register, 8> Unmerges; |
| 1586 | LLT WideDstTy = LLT::scalar(NumMerge * WideSize); |
| 1587 | |
| 1588 | // Decompose the original operands if they don't evenly divide. |
Kazu Hirata | 259cd6f | 2021-11-25 22:17:10 -0800 | [diff] [blame] | 1589 | for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) { |
| 1590 | Register SrcReg = MO.getReg(); |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1591 | if (GCD == SrcSize) { |
| 1592 | Unmerges.push_back(SrcReg); |
| 1593 | } else { |
| 1594 | auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg); |
| 1595 | for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J) |
| 1596 | Unmerges.push_back(Unmerge.getReg(J)); |
| 1597 | } |
| 1598 | } |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1599 | |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1600 | // Pad with undef to the next size that is a multiple of the requested size. |
| 1601 | if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) { |
| 1602 | Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); |
| 1603 | for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I) |
| 1604 | Unmerges.push_back(UndefReg); |
| 1605 | } |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1606 | |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1607 | const int PartsPerGCD = WideSize / GCD; |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1608 | |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1609 | // Build merges of each piece. |
| 1610 | ArrayRef<Register> Slicer(Unmerges); |
| 1611 | for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) { |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 1612 | auto Merge = |
| 1613 | MIRBuilder.buildMergeLikeInstr(WideTy, Slicer.take_front(PartsPerGCD)); |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1614 | NewMergeRegs.push_back(Merge.getReg(0)); |
| 1615 | } |
| 1616 | |
| 1617 | // A truncate may be necessary if the requested type doesn't evenly divide the |
| 1618 | // original result type. |
| 1619 | if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) { |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 1620 | MIRBuilder.buildMergeLikeInstr(DstReg, NewMergeRegs); |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1621 | } else { |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 1622 | auto FinalMerge = MIRBuilder.buildMergeLikeInstr(WideDstTy, NewMergeRegs); |
Matt Arsenault | 0966dd0 | 2019-07-17 20:22:44 +0000 | [diff] [blame] | 1623 | MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0)); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1624 | } |
| 1625 | |
| 1626 | MI.eraseFromParent(); |
| 1627 | return Legalized; |
| 1628 | } |
| 1629 | |
| 1630 | LegalizerHelper::LegalizeResult |
| 1631 | LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx, |
| 1632 | LLT WideTy) { |
| 1633 | if (TypeIdx != 0) |
| 1634 | return UnableToLegalize; |
| 1635 | |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1636 | int NumDst = MI.getNumOperands() - 1; |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 1637 | Register SrcReg = MI.getOperand(NumDst).getReg(); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1638 | LLT SrcTy = MRI.getType(SrcReg); |
Matt Arsenault | bc101ff | 2020-01-21 11:12:36 -0500 | [diff] [blame] | 1639 | if (SrcTy.isVector()) |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1640 | return UnableToLegalize; |
| 1641 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 1642 | Register Dst0Reg = MI.getOperand(0).getReg(); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1643 | LLT DstTy = MRI.getType(Dst0Reg); |
| 1644 | if (!DstTy.isScalar()) |
| 1645 | return UnableToLegalize; |
| 1646 | |
Dominik Montada | ccf49b9 | 2020-03-20 14:46:01 +0100 | [diff] [blame] | 1647 | if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) { |
Matt Arsenault | bc101ff | 2020-01-21 11:12:36 -0500 | [diff] [blame] | 1648 | if (SrcTy.isPointer()) { |
| 1649 | const DataLayout &DL = MIRBuilder.getDataLayout(); |
| 1650 | if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) { |
Dominik Montada | ccf49b9 | 2020-03-20 14:46:01 +0100 | [diff] [blame] | 1651 | LLVM_DEBUG( |
| 1652 | dbgs() << "Not casting non-integral address space integer\n"); |
Matt Arsenault | bc101ff | 2020-01-21 11:12:36 -0500 | [diff] [blame] | 1653 | return UnableToLegalize; |
| 1654 | } |
| 1655 | |
| 1656 | SrcTy = LLT::scalar(SrcTy.getSizeInBits()); |
| 1657 | SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0); |
| 1658 | } |
| 1659 | |
Dominik Montada | ccf49b9 | 2020-03-20 14:46:01 +0100 | [diff] [blame] | 1660 | // Widen SrcTy to WideTy. This does not affect the result, but since the |
| 1661 | // user requested this size, it is probably better handled than SrcTy and |
Daniel Thornburgh | 2e2999c | 2022-01-18 18:03:26 -0800 | [diff] [blame] | 1662 | // should reduce the total number of legalization artifacts. |
Dominik Montada | ccf49b9 | 2020-03-20 14:46:01 +0100 | [diff] [blame] | 1663 | if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { |
| 1664 | SrcTy = WideTy; |
| 1665 | SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0); |
| 1666 | } |
| 1667 | |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1668 | // Theres no unmerge type to target. Directly extract the bits from the |
| 1669 | // source type |
| 1670 | unsigned DstSize = DstTy.getSizeInBits(); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1671 | |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1672 | MIRBuilder.buildTrunc(Dst0Reg, SrcReg); |
| 1673 | for (int I = 1; I != NumDst; ++I) { |
| 1674 | auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I); |
| 1675 | auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt); |
| 1676 | MIRBuilder.buildTrunc(MI.getOperand(I), Shr); |
| 1677 | } |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1678 | |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1679 | MI.eraseFromParent(); |
| 1680 | return Legalized; |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1681 | } |
| 1682 | |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1683 | // Extend the source to a wider type. |
| 1684 | LLT LCMTy = getLCMType(SrcTy, WideTy); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1685 | |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1686 | Register WideSrc = SrcReg; |
Matt Arsenault | bc101ff | 2020-01-21 11:12:36 -0500 | [diff] [blame] | 1687 | if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) { |
| 1688 | // TODO: If this is an integral address space, cast to integer and anyext. |
| 1689 | if (SrcTy.isPointer()) { |
| 1690 | LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n"); |
| 1691 | return UnableToLegalize; |
| 1692 | } |
| 1693 | |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1694 | WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0); |
Matt Arsenault | bc101ff | 2020-01-21 11:12:36 -0500 | [diff] [blame] | 1695 | } |
| 1696 | |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1697 | auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1698 | |
Dominik Montada | 113114a | 2020-09-28 16:38:35 +0200 | [diff] [blame] | 1699 | // Create a sequence of unmerges and merges to the original results. Since we |
| 1700 | // may have widened the source, we will need to pad the results with dead defs |
| 1701 | // to cover the source register. |
| 1702 | // e.g. widen s48 to s64: |
| 1703 | // %1:_(s48), %2:_(s48) = G_UNMERGE_VALUES %0:_(s96) |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1704 | // |
| 1705 | // => |
Dominik Montada | 113114a | 2020-09-28 16:38:35 +0200 | [diff] [blame] | 1706 | // %4:_(s192) = G_ANYEXT %0:_(s96) |
| 1707 | // %5:_(s64), %6, %7 = G_UNMERGE_VALUES %4 ; Requested unmerge |
| 1708 | // ; unpack to GCD type, with extra dead defs |
| 1709 | // %8:_(s16), %9, %10, %11 = G_UNMERGE_VALUES %5:_(s64) |
| 1710 | // %12:_(s16), %13, dead %14, dead %15 = G_UNMERGE_VALUES %6:_(s64) |
| 1711 | // dead %16:_(s16), dead %17, dead %18, dead %18 = G_UNMERGE_VALUES %7:_(s64) |
| 1712 | // %1:_(s48) = G_MERGE_VALUES %8:_(s16), %9, %10 ; Remerge to destination |
| 1713 | // %2:_(s48) = G_MERGE_VALUES %11:_(s16), %12, %13 ; Remerge to destination |
| 1714 | const LLT GCDTy = getGCDType(WideTy, DstTy); |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1715 | const int NumUnmerge = Unmerge->getNumOperands() - 1; |
Dominik Montada | 113114a | 2020-09-28 16:38:35 +0200 | [diff] [blame] | 1716 | const int PartsPerRemerge = DstTy.getSizeInBits() / GCDTy.getSizeInBits(); |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1717 | |
Dominik Montada | 113114a | 2020-09-28 16:38:35 +0200 | [diff] [blame] | 1718 | // Directly unmerge to the destination without going through a GCD type |
| 1719 | // if possible |
| 1720 | if (PartsPerRemerge == 1) { |
| 1721 | const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits(); |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1722 | |
Dominik Montada | 113114a | 2020-09-28 16:38:35 +0200 | [diff] [blame] | 1723 | for (int I = 0; I != NumUnmerge; ++I) { |
| 1724 | auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); |
| 1725 | |
| 1726 | for (int J = 0; J != PartsPerUnmerge; ++J) { |
| 1727 | int Idx = I * PartsPerUnmerge + J; |
| 1728 | if (Idx < NumDst) |
| 1729 | MIB.addDef(MI.getOperand(Idx).getReg()); |
| 1730 | else { |
| 1731 | // Create dead def for excess components. |
| 1732 | MIB.addDef(MRI.createGenericVirtualRegister(DstTy)); |
| 1733 | } |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1734 | } |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1735 | |
Dominik Montada | 113114a | 2020-09-28 16:38:35 +0200 | [diff] [blame] | 1736 | MIB.addUse(Unmerge.getReg(I)); |
| 1737 | } |
| 1738 | } else { |
| 1739 | SmallVector<Register, 16> Parts; |
| 1740 | for (int J = 0; J != NumUnmerge; ++J) |
| 1741 | extractGCDType(Parts, GCDTy, Unmerge.getReg(J)); |
| 1742 | |
| 1743 | SmallVector<Register, 8> RemergeParts; |
| 1744 | for (int I = 0; I != NumDst; ++I) { |
| 1745 | for (int J = 0; J < PartsPerRemerge; ++J) { |
| 1746 | const int Idx = I * PartsPerRemerge + J; |
| 1747 | RemergeParts.emplace_back(Parts[Idx]); |
| 1748 | } |
| 1749 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 1750 | MIRBuilder.buildMergeLikeInstr(MI.getOperand(I).getReg(), RemergeParts); |
Dominik Montada | 113114a | 2020-09-28 16:38:35 +0200 | [diff] [blame] | 1751 | RemergeParts.clear(); |
| 1752 | } |
Matt Arsenault | 2a160ba | 2020-01-21 09:02:42 -0500 | [diff] [blame] | 1753 | } |
| 1754 | |
| 1755 | MI.eraseFromParent(); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 1756 | return Legalized; |
| 1757 | } |
| 1758 | |
| 1759 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 1760 | LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx, |
| 1761 | LLT WideTy) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 1762 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | fbe92a5 | 2019-02-18 22:39:27 +0000 | [diff] [blame] | 1763 | unsigned Offset = MI.getOperand(2).getImm(); |
| 1764 | |
| 1765 | if (TypeIdx == 0) { |
| 1766 | if (SrcTy.isVector() || DstTy.isVector()) |
| 1767 | return UnableToLegalize; |
| 1768 | |
| 1769 | SrcOp Src(SrcReg); |
| 1770 | if (SrcTy.isPointer()) { |
| 1771 | // Extracts from pointers can be handled only if they are really just |
| 1772 | // simple integers. |
| 1773 | const DataLayout &DL = MIRBuilder.getDataLayout(); |
| 1774 | if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) |
| 1775 | return UnableToLegalize; |
| 1776 | |
| 1777 | LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits()); |
| 1778 | Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src); |
| 1779 | SrcTy = SrcAsIntTy; |
| 1780 | } |
| 1781 | |
| 1782 | if (DstTy.isPointer()) |
| 1783 | return UnableToLegalize; |
| 1784 | |
| 1785 | if (Offset == 0) { |
| 1786 | // Avoid a shift in the degenerate case. |
| 1787 | MIRBuilder.buildTrunc(DstReg, |
| 1788 | MIRBuilder.buildAnyExtOrTrunc(WideTy, Src)); |
| 1789 | MI.eraseFromParent(); |
| 1790 | return Legalized; |
| 1791 | } |
| 1792 | |
| 1793 | // Do a shift in the source type. |
| 1794 | LLT ShiftTy = SrcTy; |
| 1795 | if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) { |
| 1796 | Src = MIRBuilder.buildAnyExt(WideTy, Src); |
| 1797 | ShiftTy = WideTy; |
Matt Arsenault | 90b76da | 2020-07-29 13:31:59 -0400 | [diff] [blame] | 1798 | } |
Matt Arsenault | fbe92a5 | 2019-02-18 22:39:27 +0000 | [diff] [blame] | 1799 | |
| 1800 | auto LShr = MIRBuilder.buildLShr( |
| 1801 | ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset)); |
| 1802 | MIRBuilder.buildTrunc(DstReg, LShr); |
| 1803 | MI.eraseFromParent(); |
| 1804 | return Legalized; |
| 1805 | } |
| 1806 | |
Matt Arsenault | 8f624ab | 2019-04-22 15:10:42 +0000 | [diff] [blame] | 1807 | if (SrcTy.isScalar()) { |
| 1808 | Observer.changingInstr(MI); |
| 1809 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 1810 | Observer.changedInstr(MI); |
| 1811 | return Legalized; |
| 1812 | } |
| 1813 | |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 1814 | if (!SrcTy.isVector()) |
| 1815 | return UnableToLegalize; |
| 1816 | |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 1817 | if (DstTy != SrcTy.getElementType()) |
| 1818 | return UnableToLegalize; |
| 1819 | |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 1820 | if (Offset % SrcTy.getScalarSizeInBits() != 0) |
| 1821 | return UnableToLegalize; |
| 1822 | |
| 1823 | Observer.changingInstr(MI); |
| 1824 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 1825 | |
| 1826 | MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) * |
| 1827 | Offset); |
| 1828 | widenScalarDst(MI, WideTy.getScalarType(), 0); |
| 1829 | Observer.changedInstr(MI); |
| 1830 | return Legalized; |
| 1831 | } |
| 1832 | |
| 1833 | LegalizerHelper::LegalizeResult |
| 1834 | LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx, |
| 1835 | LLT WideTy) { |
Matt Arsenault | 5cbd4e4 | 2020-07-18 12:27:16 -0400 | [diff] [blame] | 1836 | if (TypeIdx != 0 || WideTy.isVector()) |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 1837 | return UnableToLegalize; |
| 1838 | Observer.changingInstr(MI); |
| 1839 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 1840 | widenScalarDst(MI, WideTy); |
| 1841 | Observer.changedInstr(MI); |
| 1842 | return Legalized; |
| 1843 | } |
| 1844 | |
| 1845 | LegalizerHelper::LegalizeResult |
Cassie Jones | f22f455 | 2021-01-28 13:20:35 -0500 | [diff] [blame] | 1846 | LegalizerHelper::widenScalarAddSubOverflow(MachineInstr &MI, unsigned TypeIdx, |
| 1847 | LLT WideTy) { |
Cassie Jones | f22f455 | 2021-01-28 13:20:35 -0500 | [diff] [blame] | 1848 | unsigned Opcode; |
| 1849 | unsigned ExtOpcode; |
Kazu Hirata | 3ccbfc3 | 2022-11-26 14:44:54 -0800 | [diff] [blame] | 1850 | std::optional<Register> CarryIn; |
Cassie Jones | f22f455 | 2021-01-28 13:20:35 -0500 | [diff] [blame] | 1851 | switch (MI.getOpcode()) { |
| 1852 | default: |
| 1853 | llvm_unreachable("Unexpected opcode!"); |
| 1854 | case TargetOpcode::G_SADDO: |
| 1855 | Opcode = TargetOpcode::G_ADD; |
| 1856 | ExtOpcode = TargetOpcode::G_SEXT; |
| 1857 | break; |
| 1858 | case TargetOpcode::G_SSUBO: |
| 1859 | Opcode = TargetOpcode::G_SUB; |
| 1860 | ExtOpcode = TargetOpcode::G_SEXT; |
| 1861 | break; |
| 1862 | case TargetOpcode::G_UADDO: |
| 1863 | Opcode = TargetOpcode::G_ADD; |
| 1864 | ExtOpcode = TargetOpcode::G_ZEXT; |
| 1865 | break; |
| 1866 | case TargetOpcode::G_USUBO: |
| 1867 | Opcode = TargetOpcode::G_SUB; |
| 1868 | ExtOpcode = TargetOpcode::G_ZEXT; |
| 1869 | break; |
| 1870 | case TargetOpcode::G_SADDE: |
| 1871 | Opcode = TargetOpcode::G_UADDE; |
| 1872 | ExtOpcode = TargetOpcode::G_SEXT; |
| 1873 | CarryIn = MI.getOperand(4).getReg(); |
| 1874 | break; |
| 1875 | case TargetOpcode::G_SSUBE: |
| 1876 | Opcode = TargetOpcode::G_USUBE; |
| 1877 | ExtOpcode = TargetOpcode::G_SEXT; |
| 1878 | CarryIn = MI.getOperand(4).getReg(); |
| 1879 | break; |
| 1880 | case TargetOpcode::G_UADDE: |
| 1881 | Opcode = TargetOpcode::G_UADDE; |
| 1882 | ExtOpcode = TargetOpcode::G_ZEXT; |
| 1883 | CarryIn = MI.getOperand(4).getReg(); |
| 1884 | break; |
| 1885 | case TargetOpcode::G_USUBE: |
| 1886 | Opcode = TargetOpcode::G_USUBE; |
| 1887 | ExtOpcode = TargetOpcode::G_ZEXT; |
| 1888 | CarryIn = MI.getOperand(4).getReg(); |
| 1889 | break; |
| 1890 | } |
| 1891 | |
Matt Arsenault | 0e48992 | 2022-04-12 11:49:22 -0400 | [diff] [blame] | 1892 | if (TypeIdx == 1) { |
| 1893 | unsigned BoolExtOp = MIRBuilder.getBoolExtOp(WideTy.isVector(), false); |
| 1894 | |
| 1895 | Observer.changingInstr(MI); |
Matt Arsenault | 0e48992 | 2022-04-12 11:49:22 -0400 | [diff] [blame] | 1896 | if (CarryIn) |
| 1897 | widenScalarSrc(MI, WideTy, 4, BoolExtOp); |
Tomas Matheson | 9a390d6 | 2022-08-23 17:01:53 +0100 | [diff] [blame] | 1898 | widenScalarDst(MI, WideTy, 1); |
Matt Arsenault | 0e48992 | 2022-04-12 11:49:22 -0400 | [diff] [blame] | 1899 | |
| 1900 | Observer.changedInstr(MI); |
| 1901 | return Legalized; |
| 1902 | } |
| 1903 | |
Mitch Phillips | c9466ed | 2021-01-22 14:25:31 -0800 | [diff] [blame] | 1904 | auto LHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(2)}); |
| 1905 | auto RHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(3)}); |
| 1906 | // Do the arithmetic in the larger type. |
Cassie Jones | f22f455 | 2021-01-28 13:20:35 -0500 | [diff] [blame] | 1907 | Register NewOp; |
| 1908 | if (CarryIn) { |
| 1909 | LLT CarryOutTy = MRI.getType(MI.getOperand(1).getReg()); |
| 1910 | NewOp = MIRBuilder |
| 1911 | .buildInstr(Opcode, {WideTy, CarryOutTy}, |
| 1912 | {LHSExt, RHSExt, *CarryIn}) |
| 1913 | .getReg(0); |
| 1914 | } else { |
| 1915 | NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSExt, RHSExt}).getReg(0); |
| 1916 | } |
Mitch Phillips | c9466ed | 2021-01-22 14:25:31 -0800 | [diff] [blame] | 1917 | LLT OrigTy = MRI.getType(MI.getOperand(0).getReg()); |
| 1918 | auto TruncOp = MIRBuilder.buildTrunc(OrigTy, NewOp); |
| 1919 | auto ExtOp = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {TruncOp}); |
| 1920 | // There is no overflow if the ExtOp is the same as NewOp. |
| 1921 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, ExtOp); |
| 1922 | // Now trunc the NewOp to the original result. |
| 1923 | MIRBuilder.buildTrunc(MI.getOperand(0), NewOp); |
| 1924 | MI.eraseFromParent(); |
| 1925 | return Legalized; |
| 1926 | } |
| 1927 | |
| 1928 | LegalizerHelper::LegalizeResult |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 1929 | LegalizerHelper::widenScalarAddSubShlSat(MachineInstr &MI, unsigned TypeIdx, |
| 1930 | LLT WideTy) { |
Matt Arsenault | 6a8c11a | 2020-07-12 13:58:53 -0400 | [diff] [blame] | 1931 | bool IsSigned = MI.getOpcode() == TargetOpcode::G_SADDSAT || |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 1932 | MI.getOpcode() == TargetOpcode::G_SSUBSAT || |
| 1933 | MI.getOpcode() == TargetOpcode::G_SSHLSAT; |
| 1934 | bool IsShift = MI.getOpcode() == TargetOpcode::G_SSHLSAT || |
| 1935 | MI.getOpcode() == TargetOpcode::G_USHLSAT; |
Matt Arsenault | 6a8c11a | 2020-07-12 13:58:53 -0400 | [diff] [blame] | 1936 | // We can convert this to: |
| 1937 | // 1. Any extend iN to iM |
| 1938 | // 2. SHL by M-N |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 1939 | // 3. [US][ADD|SUB|SHL]SAT |
Matt Arsenault | 6a8c11a | 2020-07-12 13:58:53 -0400 | [diff] [blame] | 1940 | // 4. L/ASHR by M-N |
| 1941 | // |
| 1942 | // It may be more efficient to lower this to a min and a max operation in |
| 1943 | // the higher precision arithmetic if the promoted operation isn't legal, |
| 1944 | // but this decision is up to the target's lowering request. |
| 1945 | Register DstReg = MI.getOperand(0).getReg(); |
| 1946 | |
| 1947 | unsigned NewBits = WideTy.getScalarSizeInBits(); |
| 1948 | unsigned SHLAmount = NewBits - MRI.getType(DstReg).getScalarSizeInBits(); |
| 1949 | |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 1950 | // Shifts must zero-extend the RHS to preserve the unsigned quantity, and |
| 1951 | // must not left shift the RHS to preserve the shift amount. |
Matt Arsenault | 6a8c11a | 2020-07-12 13:58:53 -0400 | [diff] [blame] | 1952 | auto LHS = MIRBuilder.buildAnyExt(WideTy, MI.getOperand(1)); |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 1953 | auto RHS = IsShift ? MIRBuilder.buildZExt(WideTy, MI.getOperand(2)) |
| 1954 | : MIRBuilder.buildAnyExt(WideTy, MI.getOperand(2)); |
Matt Arsenault | 6a8c11a | 2020-07-12 13:58:53 -0400 | [diff] [blame] | 1955 | auto ShiftK = MIRBuilder.buildConstant(WideTy, SHLAmount); |
| 1956 | auto ShiftL = MIRBuilder.buildShl(WideTy, LHS, ShiftK); |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 1957 | auto ShiftR = IsShift ? RHS : MIRBuilder.buildShl(WideTy, RHS, ShiftK); |
Matt Arsenault | 6a8c11a | 2020-07-12 13:58:53 -0400 | [diff] [blame] | 1958 | |
| 1959 | auto WideInst = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, |
| 1960 | {ShiftL, ShiftR}, MI.getFlags()); |
| 1961 | |
| 1962 | // Use a shift that will preserve the number of sign bits when the trunc is |
| 1963 | // folded away. |
| 1964 | auto Result = IsSigned ? MIRBuilder.buildAShr(WideTy, WideInst, ShiftK) |
| 1965 | : MIRBuilder.buildLShr(WideTy, WideInst, ShiftK); |
| 1966 | |
| 1967 | MIRBuilder.buildTrunc(DstReg, Result); |
| 1968 | MI.eraseFromParent(); |
| 1969 | return Legalized; |
| 1970 | } |
| 1971 | |
| 1972 | LegalizerHelper::LegalizeResult |
Pushpinder Singh | d0e5422 | 2021-03-09 06:10:00 +0000 | [diff] [blame] | 1973 | LegalizerHelper::widenScalarMulo(MachineInstr &MI, unsigned TypeIdx, |
| 1974 | LLT WideTy) { |
Matt Arsenault | 95c2bcb | 2022-04-12 12:03:04 -0400 | [diff] [blame] | 1975 | if (TypeIdx == 1) { |
| 1976 | Observer.changingInstr(MI); |
| 1977 | widenScalarDst(MI, WideTy, 1); |
| 1978 | Observer.changedInstr(MI); |
| 1979 | return Legalized; |
| 1980 | } |
Pushpinder Singh | d0e5422 | 2021-03-09 06:10:00 +0000 | [diff] [blame] | 1981 | |
| 1982 | bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULO; |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 1983 | auto [Result, OriginalOverflow, LHS, RHS] = MI.getFirst4Regs(); |
Pushpinder Singh | d0e5422 | 2021-03-09 06:10:00 +0000 | [diff] [blame] | 1984 | LLT SrcTy = MRI.getType(LHS); |
| 1985 | LLT OverflowTy = MRI.getType(OriginalOverflow); |
| 1986 | unsigned SrcBitWidth = SrcTy.getScalarSizeInBits(); |
| 1987 | |
| 1988 | // To determine if the result overflowed in the larger type, we extend the |
| 1989 | // input to the larger type, do the multiply (checking if it overflows), |
| 1990 | // then also check the high bits of the result to see if overflow happened |
| 1991 | // there. |
| 1992 | unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; |
| 1993 | auto LeftOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {LHS}); |
| 1994 | auto RightOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {RHS}); |
| 1995 | |
| 1996 | auto Mulo = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy, OverflowTy}, |
| 1997 | {LeftOperand, RightOperand}); |
| 1998 | auto Mul = Mulo->getOperand(0); |
| 1999 | MIRBuilder.buildTrunc(Result, Mul); |
| 2000 | |
| 2001 | MachineInstrBuilder ExtResult; |
| 2002 | // Overflow occurred if it occurred in the larger type, or if the high part |
| 2003 | // of the result does not zero/sign-extend the low part. Check this second |
| 2004 | // possibility first. |
| 2005 | if (IsSigned) { |
| 2006 | // For signed, overflow occurred when the high part does not sign-extend |
| 2007 | // the low part. |
| 2008 | ExtResult = MIRBuilder.buildSExtInReg(WideTy, Mul, SrcBitWidth); |
| 2009 | } else { |
| 2010 | // Unsigned overflow occurred when the high part does not zero-extend the |
| 2011 | // low part. |
| 2012 | ExtResult = MIRBuilder.buildZExtInReg(WideTy, Mul, SrcBitWidth); |
| 2013 | } |
| 2014 | |
| 2015 | // Multiplication cannot overflow if the WideTy is >= 2 * original width, |
| 2016 | // so we don't need to check the overflow result of larger type Mulo. |
| 2017 | if (WideTy.getScalarSizeInBits() < 2 * SrcBitWidth) { |
| 2018 | auto Overflow = |
| 2019 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, OverflowTy, Mul, ExtResult); |
| 2020 | // Finally check if the multiplication in the larger type itself overflowed. |
| 2021 | MIRBuilder.buildOr(OriginalOverflow, Mulo->getOperand(1), Overflow); |
| 2022 | } else { |
| 2023 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, OriginalOverflow, Mul, ExtResult); |
| 2024 | } |
| 2025 | MI.eraseFromParent(); |
| 2026 | return Legalized; |
| 2027 | } |
| 2028 | |
| 2029 | LegalizerHelper::LegalizeResult |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 2030 | LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) { |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 2031 | switch (MI.getOpcode()) { |
| 2032 | default: |
| 2033 | return UnableToLegalize; |
Tim Northover | 291e0da | 2021-07-21 09:05:56 +0100 | [diff] [blame] | 2034 | case TargetOpcode::G_ATOMICRMW_XCHG: |
| 2035 | case TargetOpcode::G_ATOMICRMW_ADD: |
| 2036 | case TargetOpcode::G_ATOMICRMW_SUB: |
| 2037 | case TargetOpcode::G_ATOMICRMW_AND: |
| 2038 | case TargetOpcode::G_ATOMICRMW_OR: |
| 2039 | case TargetOpcode::G_ATOMICRMW_XOR: |
| 2040 | case TargetOpcode::G_ATOMICRMW_MIN: |
| 2041 | case TargetOpcode::G_ATOMICRMW_MAX: |
| 2042 | case TargetOpcode::G_ATOMICRMW_UMIN: |
| 2043 | case TargetOpcode::G_ATOMICRMW_UMAX: |
| 2044 | assert(TypeIdx == 0 && "atomicrmw with second scalar type"); |
| 2045 | Observer.changingInstr(MI); |
| 2046 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); |
| 2047 | widenScalarDst(MI, WideTy, 0); |
| 2048 | Observer.changedInstr(MI); |
| 2049 | return Legalized; |
| 2050 | case TargetOpcode::G_ATOMIC_CMPXCHG: |
| 2051 | assert(TypeIdx == 0 && "G_ATOMIC_CMPXCHG with second scalar type"); |
| 2052 | Observer.changingInstr(MI); |
| 2053 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); |
| 2054 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); |
| 2055 | widenScalarDst(MI, WideTy, 0); |
| 2056 | Observer.changedInstr(MI); |
| 2057 | return Legalized; |
| 2058 | case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: |
| 2059 | if (TypeIdx == 0) { |
| 2060 | Observer.changingInstr(MI); |
| 2061 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); |
| 2062 | widenScalarSrc(MI, WideTy, 4, TargetOpcode::G_ANYEXT); |
| 2063 | widenScalarDst(MI, WideTy, 0); |
| 2064 | Observer.changedInstr(MI); |
| 2065 | return Legalized; |
| 2066 | } |
| 2067 | assert(TypeIdx == 1 && |
| 2068 | "G_ATOMIC_CMPXCHG_WITH_SUCCESS with third scalar type"); |
| 2069 | Observer.changingInstr(MI); |
| 2070 | widenScalarDst(MI, WideTy, 1); |
| 2071 | Observer.changedInstr(MI); |
| 2072 | return Legalized; |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 2073 | case TargetOpcode::G_EXTRACT: |
| 2074 | return widenScalarExtract(MI, TypeIdx, WideTy); |
| 2075 | case TargetOpcode::G_INSERT: |
| 2076 | return widenScalarInsert(MI, TypeIdx, WideTy); |
Matt Arsenault | 888aa5d | 2019-02-03 00:07:33 +0000 | [diff] [blame] | 2077 | case TargetOpcode::G_MERGE_VALUES: |
| 2078 | return widenScalarMergeValues(MI, TypeIdx, WideTy); |
| 2079 | case TargetOpcode::G_UNMERGE_VALUES: |
| 2080 | return widenScalarUnmergeValues(MI, TypeIdx, WideTy); |
Cassie Jones | aa8f367 | 2021-01-25 16:57:20 -0500 | [diff] [blame] | 2081 | case TargetOpcode::G_SADDO: |
Mitch Phillips | c9466ed | 2021-01-22 14:25:31 -0800 | [diff] [blame] | 2082 | case TargetOpcode::G_SSUBO: |
Aditya Nandakumar | 6d47a41 | 2018-08-29 03:17:08 +0000 | [diff] [blame] | 2083 | case TargetOpcode::G_UADDO: |
Mitch Phillips | c9466ed | 2021-01-22 14:25:31 -0800 | [diff] [blame] | 2084 | case TargetOpcode::G_USUBO: |
Cassie Jones | f22f455 | 2021-01-28 13:20:35 -0500 | [diff] [blame] | 2085 | case TargetOpcode::G_SADDE: |
| 2086 | case TargetOpcode::G_SSUBE: |
| 2087 | case TargetOpcode::G_UADDE: |
| 2088 | case TargetOpcode::G_USUBE: |
| 2089 | return widenScalarAddSubOverflow(MI, TypeIdx, WideTy); |
Pushpinder Singh | d0e5422 | 2021-03-09 06:10:00 +0000 | [diff] [blame] | 2090 | case TargetOpcode::G_UMULO: |
| 2091 | case TargetOpcode::G_SMULO: |
| 2092 | return widenScalarMulo(MI, TypeIdx, WideTy); |
Matt Arsenault | 6a8c11a | 2020-07-12 13:58:53 -0400 | [diff] [blame] | 2093 | case TargetOpcode::G_SADDSAT: |
| 2094 | case TargetOpcode::G_SSUBSAT: |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 2095 | case TargetOpcode::G_SSHLSAT: |
Matt Arsenault | 6a8c11a | 2020-07-12 13:58:53 -0400 | [diff] [blame] | 2096 | case TargetOpcode::G_UADDSAT: |
| 2097 | case TargetOpcode::G_USUBSAT: |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 2098 | case TargetOpcode::G_USHLSAT: |
| 2099 | return widenScalarAddSubShlSat(MI, TypeIdx, WideTy); |
Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 2100 | case TargetOpcode::G_CTTZ: |
| 2101 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: |
| 2102 | case TargetOpcode::G_CTLZ: |
| 2103 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: |
| 2104 | case TargetOpcode::G_CTPOP: { |
Matt Arsenault | d5684f7 | 2019-01-31 02:09:57 +0000 | [diff] [blame] | 2105 | if (TypeIdx == 0) { |
Matt Arsenault | 3d6a49b | 2019-02-04 22:26:33 +0000 | [diff] [blame] | 2106 | Observer.changingInstr(MI); |
Matt Arsenault | d5684f7 | 2019-01-31 02:09:57 +0000 | [diff] [blame] | 2107 | widenScalarDst(MI, WideTy, 0); |
Matt Arsenault | 3d6a49b | 2019-02-04 22:26:33 +0000 | [diff] [blame] | 2108 | Observer.changedInstr(MI); |
Matt Arsenault | d5684f7 | 2019-01-31 02:09:57 +0000 | [diff] [blame] | 2109 | return Legalized; |
| 2110 | } |
| 2111 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 2112 | Register SrcReg = MI.getOperand(1).getReg(); |
Matt Arsenault | 3d6a49b | 2019-02-04 22:26:33 +0000 | [diff] [blame] | 2113 | |
Jay Foad | 57b9107 | 2021-08-06 11:05:42 +0100 | [diff] [blame] | 2114 | // First extend the input. |
| 2115 | unsigned ExtOpc = MI.getOpcode() == TargetOpcode::G_CTTZ || |
| 2116 | MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF |
| 2117 | ? TargetOpcode::G_ANYEXT |
| 2118 | : TargetOpcode::G_ZEXT; |
| 2119 | auto MIBSrc = MIRBuilder.buildInstr(ExtOpc, {WideTy}, {SrcReg}); |
Matt Arsenault | 3d6a49b | 2019-02-04 22:26:33 +0000 | [diff] [blame] | 2120 | LLT CurTy = MRI.getType(SrcReg); |
Jay Foad | cd2594e | 2021-08-04 14:37:45 +0100 | [diff] [blame] | 2121 | unsigned NewOpc = MI.getOpcode(); |
| 2122 | if (NewOpc == TargetOpcode::G_CTTZ) { |
Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 2123 | // The count is the same in the larger type except if the original |
| 2124 | // value was zero. This can be handled by setting the bit just off |
| 2125 | // the top of the original type. |
| 2126 | auto TopBit = |
| 2127 | APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits()); |
Matt Arsenault | 3d6a49b | 2019-02-04 22:26:33 +0000 | [diff] [blame] | 2128 | MIBSrc = MIRBuilder.buildOr( |
| 2129 | WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit)); |
Jay Foad | cd2594e | 2021-08-04 14:37:45 +0100 | [diff] [blame] | 2130 | // Now we know the operand is non-zero, use the more relaxed opcode. |
| 2131 | NewOpc = TargetOpcode::G_CTTZ_ZERO_UNDEF; |
Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 2132 | } |
Matt Arsenault | 3d6a49b | 2019-02-04 22:26:33 +0000 | [diff] [blame] | 2133 | |
Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 2134 | // Perform the operation at the larger size. |
Jay Foad | cd2594e | 2021-08-04 14:37:45 +0100 | [diff] [blame] | 2135 | auto MIBNewOp = MIRBuilder.buildInstr(NewOpc, {WideTy}, {MIBSrc}); |
Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 2136 | // This is already the correct result for CTPOP and CTTZs |
| 2137 | if (MI.getOpcode() == TargetOpcode::G_CTLZ || |
| 2138 | MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) { |
| 2139 | // The correct result is NewOp - (Difference in widety and current ty). |
| 2140 | unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits(); |
Jay Foad | 28bb43b | 2020-01-16 12:09:48 +0000 | [diff] [blame] | 2141 | MIBNewOp = MIRBuilder.buildSub( |
| 2142 | WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff)); |
Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 2143 | } |
Matt Arsenault | 3d6a49b | 2019-02-04 22:26:33 +0000 | [diff] [blame] | 2144 | |
| 2145 | MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp); |
| 2146 | MI.eraseFromParent(); |
Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 2147 | return Legalized; |
| 2148 | } |
Matt Arsenault | d1bfc8d | 2019-01-31 02:34:03 +0000 | [diff] [blame] | 2149 | case TargetOpcode::G_BSWAP: { |
| 2150 | Observer.changingInstr(MI); |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 2151 | Register DstReg = MI.getOperand(0).getReg(); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2152 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 2153 | Register ShrReg = MRI.createGenericVirtualRegister(WideTy); |
| 2154 | Register DstExt = MRI.createGenericVirtualRegister(WideTy); |
| 2155 | Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy); |
Matt Arsenault | d1bfc8d | 2019-01-31 02:34:03 +0000 | [diff] [blame] | 2156 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 2157 | |
| 2158 | MI.getOperand(0).setReg(DstExt); |
| 2159 | |
| 2160 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); |
| 2161 | |
| 2162 | LLT Ty = MRI.getType(DstReg); |
| 2163 | unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); |
| 2164 | MIRBuilder.buildConstant(ShiftAmtReg, DiffBits); |
Jay Foad | 28bb43b | 2020-01-16 12:09:48 +0000 | [diff] [blame] | 2165 | MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg); |
Matt Arsenault | d1bfc8d | 2019-01-31 02:34:03 +0000 | [diff] [blame] | 2166 | |
| 2167 | MIRBuilder.buildTrunc(DstReg, ShrReg); |
| 2168 | Observer.changedInstr(MI); |
| 2169 | return Legalized; |
| 2170 | } |
Matt Arsenault | 5ff310e | 2019-09-04 20:46:15 +0000 | [diff] [blame] | 2171 | case TargetOpcode::G_BITREVERSE: { |
| 2172 | Observer.changingInstr(MI); |
| 2173 | |
| 2174 | Register DstReg = MI.getOperand(0).getReg(); |
| 2175 | LLT Ty = MRI.getType(DstReg); |
| 2176 | unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits(); |
| 2177 | |
| 2178 | Register DstExt = MRI.createGenericVirtualRegister(WideTy); |
| 2179 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 2180 | MI.getOperand(0).setReg(DstExt); |
| 2181 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); |
| 2182 | |
| 2183 | auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits); |
| 2184 | auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt); |
| 2185 | MIRBuilder.buildTrunc(DstReg, Shift); |
| 2186 | Observer.changedInstr(MI); |
| 2187 | return Legalized; |
| 2188 | } |
Dominik Montada | 55e3a7c | 2020-04-14 11:25:05 +0200 | [diff] [blame] | 2189 | case TargetOpcode::G_FREEZE: |
| 2190 | Observer.changingInstr(MI); |
| 2191 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 2192 | widenScalarDst(MI, WideTy); |
| 2193 | Observer.changedInstr(MI); |
| 2194 | return Legalized; |
| 2195 | |
Mirko Brkusanin | 35ef4c9 | 2021-06-03 18:09:45 +0200 | [diff] [blame] | 2196 | case TargetOpcode::G_ABS: |
| 2197 | Observer.changingInstr(MI); |
| 2198 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); |
| 2199 | widenScalarDst(MI, WideTy); |
| 2200 | Observer.changedInstr(MI); |
| 2201 | return Legalized; |
| 2202 | |
Tim Northover | 61c1614 | 2016-08-04 21:39:49 +0000 | [diff] [blame] | 2203 | case TargetOpcode::G_ADD: |
| 2204 | case TargetOpcode::G_AND: |
| 2205 | case TargetOpcode::G_MUL: |
| 2206 | case TargetOpcode::G_OR: |
| 2207 | case TargetOpcode::G_XOR: |
Justin Bogner | ddb80ae | 2017-01-19 07:51:17 +0000 | [diff] [blame] | 2208 | case TargetOpcode::G_SUB: |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 2209 | // Perform operation at larger width (any extension is fines here, high bits |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 2210 | // don't affect the result) and then truncate the result back to the |
| 2211 | // original type. |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2212 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2213 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 2214 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); |
| 2215 | widenScalarDst(MI, WideTy); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2216 | Observer.changedInstr(MI); |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2217 | return Legalized; |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2218 | |
Brendon Cahoon | f9f5d41 | 2021-04-30 09:57:44 -0400 | [diff] [blame] | 2219 | case TargetOpcode::G_SBFX: |
| 2220 | case TargetOpcode::G_UBFX: |
| 2221 | Observer.changingInstr(MI); |
| 2222 | |
| 2223 | if (TypeIdx == 0) { |
| 2224 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 2225 | widenScalarDst(MI, WideTy); |
| 2226 | } else { |
| 2227 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); |
| 2228 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT); |
| 2229 | } |
| 2230 | |
| 2231 | Observer.changedInstr(MI); |
| 2232 | return Legalized; |
| 2233 | |
Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 2234 | case TargetOpcode::G_SHL: |
Matt Arsenault | 012ecbb | 2019-05-16 04:08:46 +0000 | [diff] [blame] | 2235 | Observer.changingInstr(MI); |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 2236 | |
| 2237 | if (TypeIdx == 0) { |
| 2238 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 2239 | widenScalarDst(MI, WideTy); |
| 2240 | } else { |
| 2241 | assert(TypeIdx == 1); |
| 2242 | // The "number of bits to shift" operand must preserve its value as an |
| 2243 | // unsigned integer: |
| 2244 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); |
| 2245 | } |
| 2246 | |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2247 | Observer.changedInstr(MI); |
Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 2248 | return Legalized; |
| 2249 | |
Tim Northover | 7a753d9 | 2016-08-26 17:46:06 +0000 | [diff] [blame] | 2250 | case TargetOpcode::G_SDIV: |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2251 | case TargetOpcode::G_SREM: |
Matt Arsenault | 0f3ba44 | 2019-05-23 17:58:48 +0000 | [diff] [blame] | 2252 | case TargetOpcode::G_SMIN: |
| 2253 | case TargetOpcode::G_SMAX: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2254 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2255 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); |
| 2256 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); |
| 2257 | widenScalarDst(MI, WideTy); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2258 | Observer.changedInstr(MI); |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2259 | return Legalized; |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2260 | |
Christudasan Devadasan | 90d7840 | 2021-04-12 15:49:47 +0530 | [diff] [blame] | 2261 | case TargetOpcode::G_SDIVREM: |
| 2262 | Observer.changingInstr(MI); |
| 2263 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); |
| 2264 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT); |
| 2265 | widenScalarDst(MI, WideTy); |
| 2266 | widenScalarDst(MI, WideTy, 1); |
| 2267 | Observer.changedInstr(MI); |
| 2268 | return Legalized; |
| 2269 | |
Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 2270 | case TargetOpcode::G_ASHR: |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 2271 | case TargetOpcode::G_LSHR: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2272 | Observer.changingInstr(MI); |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 2273 | |
| 2274 | if (TypeIdx == 0) { |
| 2275 | unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ? |
| 2276 | TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; |
| 2277 | |
| 2278 | widenScalarSrc(MI, WideTy, 1, CvtOp); |
| 2279 | widenScalarDst(MI, WideTy); |
| 2280 | } else { |
| 2281 | assert(TypeIdx == 1); |
| 2282 | // The "number of bits to shift" operand must preserve its value as an |
| 2283 | // unsigned integer: |
| 2284 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); |
| 2285 | } |
| 2286 | |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2287 | Observer.changedInstr(MI); |
Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 2288 | return Legalized; |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2289 | case TargetOpcode::G_UDIV: |
| 2290 | case TargetOpcode::G_UREM: |
Matt Arsenault | 0f3ba44 | 2019-05-23 17:58:48 +0000 | [diff] [blame] | 2291 | case TargetOpcode::G_UMIN: |
| 2292 | case TargetOpcode::G_UMAX: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2293 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2294 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); |
| 2295 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); |
| 2296 | widenScalarDst(MI, WideTy); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2297 | Observer.changedInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2298 | return Legalized; |
| 2299 | |
Christudasan Devadasan | 90d7840 | 2021-04-12 15:49:47 +0530 | [diff] [blame] | 2300 | case TargetOpcode::G_UDIVREM: |
| 2301 | Observer.changingInstr(MI); |
| 2302 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); |
| 2303 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT); |
| 2304 | widenScalarDst(MI, WideTy); |
| 2305 | widenScalarDst(MI, WideTy, 1); |
| 2306 | Observer.changedInstr(MI); |
| 2307 | return Legalized; |
| 2308 | |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2309 | case TargetOpcode::G_SELECT: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2310 | Observer.changingInstr(MI); |
Petar Avramovic | 09dff33 | 2018-12-25 14:42:30 +0000 | [diff] [blame] | 2311 | if (TypeIdx == 0) { |
| 2312 | // Perform operation at larger width (any extension is fine here, high |
| 2313 | // bits don't affect the result) and then truncate the result back to the |
| 2314 | // original type. |
| 2315 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); |
| 2316 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); |
| 2317 | widenScalarDst(MI, WideTy); |
| 2318 | } else { |
Matt Arsenault | 6d8e1b4 | 2019-01-30 02:57:43 +0000 | [diff] [blame] | 2319 | bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector(); |
Petar Avramovic | 09dff33 | 2018-12-25 14:42:30 +0000 | [diff] [blame] | 2320 | // Explicit extension is required here since high bits affect the result. |
Matt Arsenault | 6d8e1b4 | 2019-01-30 02:57:43 +0000 | [diff] [blame] | 2321 | widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false)); |
Petar Avramovic | 09dff33 | 2018-12-25 14:42:30 +0000 | [diff] [blame] | 2322 | } |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2323 | Observer.changedInstr(MI); |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2324 | return Legalized; |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2325 | |
Ahmed Bougacha | b613706 | 2017-01-23 21:10:14 +0000 | [diff] [blame] | 2326 | case TargetOpcode::G_FPTOSI: |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2327 | case TargetOpcode::G_FPTOUI: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2328 | Observer.changingInstr(MI); |
Matt Arsenault | ed85b0c | 2019-10-01 01:06:48 +0000 | [diff] [blame] | 2329 | |
| 2330 | if (TypeIdx == 0) |
| 2331 | widenScalarDst(MI, WideTy); |
| 2332 | else |
| 2333 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT); |
| 2334 | |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2335 | Observer.changedInstr(MI); |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2336 | return Legalized; |
Ahmed Bougacha | d294823 | 2017-01-20 01:37:24 +0000 | [diff] [blame] | 2337 | case TargetOpcode::G_SITOFP: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2338 | Observer.changingInstr(MI); |
Petar Avramovic | 6850033 | 2020-07-16 16:31:57 +0200 | [diff] [blame] | 2339 | |
| 2340 | if (TypeIdx == 0) |
| 2341 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); |
| 2342 | else |
| 2343 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); |
| 2344 | |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2345 | Observer.changedInstr(MI); |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2346 | return Legalized; |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2347 | case TargetOpcode::G_UITOFP: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2348 | Observer.changingInstr(MI); |
Petar Avramovic | 6850033 | 2020-07-16 16:31:57 +0200 | [diff] [blame] | 2349 | |
| 2350 | if (TypeIdx == 0) |
| 2351 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); |
| 2352 | else |
| 2353 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); |
| 2354 | |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2355 | Observer.changedInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2356 | return Legalized; |
Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 2357 | case TargetOpcode::G_LOAD: |
Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 2358 | case TargetOpcode::G_SEXTLOAD: |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2359 | case TargetOpcode::G_ZEXTLOAD: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2360 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2361 | widenScalarDst(MI, WideTy); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2362 | Observer.changedInstr(MI); |
Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 2363 | return Legalized; |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2364 | |
Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 2365 | case TargetOpcode::G_STORE: { |
Matt Arsenault | 92c5001 | 2019-01-30 02:04:31 +0000 | [diff] [blame] | 2366 | if (TypeIdx != 0) |
| 2367 | return UnableToLegalize; |
| 2368 | |
| 2369 | LLT Ty = MRI.getType(MI.getOperand(0).getReg()); |
Matt Arsenault | 88bdcbb | 2020-08-22 12:34:38 -0400 | [diff] [blame] | 2370 | if (!Ty.isScalar()) |
Tim Northover | 548feee | 2017-03-21 22:22:05 +0000 | [diff] [blame] | 2371 | return UnableToLegalize; |
| 2372 | |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2373 | Observer.changingInstr(MI); |
Matt Arsenault | 92c5001 | 2019-01-30 02:04:31 +0000 | [diff] [blame] | 2374 | |
| 2375 | unsigned ExtType = Ty.getScalarSizeInBits() == 1 ? |
| 2376 | TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT; |
| 2377 | widenScalarSrc(MI, WideTy, 0, ExtType); |
| 2378 | |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2379 | Observer.changedInstr(MI); |
Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 2380 | return Legalized; |
| 2381 | } |
Tim Northover | ea904f9 | 2016-08-19 22:40:00 +0000 | [diff] [blame] | 2382 | case TargetOpcode::G_CONSTANT: { |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2383 | MachineOperand &SrcMO = MI.getOperand(1); |
| 2384 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); |
Aditya Nandakumar | 6da7dbb | 2019-12-03 10:40:03 -0800 | [diff] [blame] | 2385 | unsigned ExtOpc = LI.getExtOpcodeForWideningConstant( |
| 2386 | MRI.getType(MI.getOperand(0).getReg())); |
| 2387 | assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT || |
| 2388 | ExtOpc == TargetOpcode::G_ANYEXT) && |
| 2389 | "Illegal Extend"); |
| 2390 | const APInt &SrcVal = SrcMO.getCImm()->getValue(); |
| 2391 | const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT) |
| 2392 | ? SrcVal.sext(WideTy.getSizeInBits()) |
| 2393 | : SrcVal.zext(WideTy.getSizeInBits()); |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2394 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2395 | SrcMO.setCImm(ConstantInt::get(Ctx, Val)); |
| 2396 | |
| 2397 | widenScalarDst(MI, WideTy); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2398 | Observer.changedInstr(MI); |
Tim Northover | ea904f9 | 2016-08-19 22:40:00 +0000 | [diff] [blame] | 2399 | return Legalized; |
| 2400 | } |
Tim Northover | a11be04 | 2016-08-19 22:40:08 +0000 | [diff] [blame] | 2401 | case TargetOpcode::G_FCONSTANT: { |
Amara Emerson | d4f84df | 2022-07-14 00:53:59 -0700 | [diff] [blame] | 2402 | // To avoid changing the bits of the constant due to extension to a larger |
| 2403 | // type and then using G_FPTRUNC, we simply convert to a G_CONSTANT. |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2404 | MachineOperand &SrcMO = MI.getOperand(1); |
Amara Emerson | d4f84df | 2022-07-14 00:53:59 -0700 | [diff] [blame] | 2405 | APInt Val = SrcMO.getFPImm()->getValueAPF().bitcastToAPInt(); |
| 2406 | MIRBuilder.setInstrAndDebugLoc(MI); |
| 2407 | auto IntCst = MIRBuilder.buildConstant(MI.getOperand(0).getReg(), Val); |
| 2408 | widenScalarDst(*IntCst, WideTy, 0, TargetOpcode::G_TRUNC); |
| 2409 | MI.eraseFromParent(); |
Roman Tereshin | 25cbfe6 | 2018-05-08 22:53:09 +0000 | [diff] [blame] | 2410 | return Legalized; |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2411 | } |
Matt Arsenault | befee40 | 2019-01-09 07:34:14 +0000 | [diff] [blame] | 2412 | case TargetOpcode::G_IMPLICIT_DEF: { |
| 2413 | Observer.changingInstr(MI); |
| 2414 | widenScalarDst(MI, WideTy); |
| 2415 | Observer.changedInstr(MI); |
| 2416 | return Legalized; |
| 2417 | } |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2418 | case TargetOpcode::G_BRCOND: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2419 | Observer.changingInstr(MI); |
Petar Avramovic | 5d9b8ee | 2019-02-14 11:39:53 +0000 | [diff] [blame] | 2420 | widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false)); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2421 | Observer.changedInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2422 | return Legalized; |
| 2423 | |
| 2424 | case TargetOpcode::G_FCMP: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2425 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2426 | if (TypeIdx == 0) |
| 2427 | widenScalarDst(MI, WideTy); |
| 2428 | else { |
| 2429 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT); |
| 2430 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT); |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2431 | } |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2432 | Observer.changedInstr(MI); |
Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 2433 | return Legalized; |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2434 | |
| 2435 | case TargetOpcode::G_ICMP: |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2436 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2437 | if (TypeIdx == 0) |
| 2438 | widenScalarDst(MI, WideTy); |
| 2439 | else { |
| 2440 | unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>( |
| 2441 | MI.getOperand(1).getPredicate())) |
| 2442 | ? TargetOpcode::G_SEXT |
| 2443 | : TargetOpcode::G_ZEXT; |
| 2444 | widenScalarSrc(MI, WideTy, 2, ExtOpcode); |
| 2445 | widenScalarSrc(MI, WideTy, 3, ExtOpcode); |
| 2446 | } |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2447 | Observer.changedInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2448 | return Legalized; |
| 2449 | |
Daniel Sanders | e74c5b9 | 2019-11-01 13:18:00 -0700 | [diff] [blame] | 2450 | case TargetOpcode::G_PTR_ADD: |
| 2451 | assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD"); |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2452 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2453 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2454 | Observer.changedInstr(MI); |
Tim Northover | 22d82cf | 2016-09-15 11:02:19 +0000 | [diff] [blame] | 2455 | return Legalized; |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2456 | |
Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 2457 | case TargetOpcode::G_PHI: { |
| 2458 | assert(TypeIdx == 0 && "Expecting only Idx 0"); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2459 | |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2460 | Observer.changingInstr(MI); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2461 | for (unsigned I = 1; I < MI.getNumOperands(); I += 2) { |
| 2462 | MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); |
Amara Emerson | 53445f5 | 2022-11-13 01:43:04 -0800 | [diff] [blame] | 2463 | MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward()); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2464 | widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT); |
Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 2465 | } |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2466 | |
| 2467 | MachineBasicBlock &MBB = *MI.getParent(); |
Amara Emerson | 9d64721 | 2019-09-16 23:46:03 +0000 | [diff] [blame] | 2468 | MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); |
Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 2469 | widenScalarDst(MI, WideTy); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2470 | Observer.changedInstr(MI); |
Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 2471 | return Legalized; |
| 2472 | } |
Matt Arsenault | 6378629 | 2019-01-22 20:38:15 +0000 | [diff] [blame] | 2473 | case TargetOpcode::G_EXTRACT_VECTOR_ELT: { |
| 2474 | if (TypeIdx == 0) { |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 2475 | Register VecReg = MI.getOperand(1).getReg(); |
Matt Arsenault | 6378629 | 2019-01-22 20:38:15 +0000 | [diff] [blame] | 2476 | LLT VecTy = MRI.getType(VecReg); |
| 2477 | Observer.changingInstr(MI); |
| 2478 | |
Sander de Smalen | d5e14ba | 2021-06-24 09:58:21 +0100 | [diff] [blame] | 2479 | widenScalarSrc( |
| 2480 | MI, LLT::vector(VecTy.getElementCount(), WideTy.getSizeInBits()), 1, |
Amara Emerson | dafcbfd | 2021-09-24 22:52:30 -0700 | [diff] [blame] | 2481 | TargetOpcode::G_ANYEXT); |
Matt Arsenault | 6378629 | 2019-01-22 20:38:15 +0000 | [diff] [blame] | 2482 | |
| 2483 | widenScalarDst(MI, WideTy, 0); |
| 2484 | Observer.changedInstr(MI); |
| 2485 | return Legalized; |
| 2486 | } |
| 2487 | |
Amara Emerson | cbd86d8 | 2018-10-25 14:04:54 +0000 | [diff] [blame] | 2488 | if (TypeIdx != 2) |
| 2489 | return UnableToLegalize; |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 2490 | Observer.changingInstr(MI); |
Matt Arsenault | 1a276d1 | 2019-10-01 15:51:37 -0400 | [diff] [blame] | 2491 | // TODO: Probably should be zext |
Amara Emerson | cbd86d8 | 2018-10-25 14:04:54 +0000 | [diff] [blame] | 2492 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 2493 | Observer.changedInstr(MI); |
Amara Emerson | cbd86d8 | 2018-10-25 14:04:54 +0000 | [diff] [blame] | 2494 | return Legalized; |
Matt Arsenault | 6378629 | 2019-01-22 20:38:15 +0000 | [diff] [blame] | 2495 | } |
Matt Arsenault | 1a276d1 | 2019-10-01 15:51:37 -0400 | [diff] [blame] | 2496 | case TargetOpcode::G_INSERT_VECTOR_ELT: { |
| 2497 | if (TypeIdx == 1) { |
| 2498 | Observer.changingInstr(MI); |
| 2499 | |
| 2500 | Register VecReg = MI.getOperand(1).getReg(); |
| 2501 | LLT VecTy = MRI.getType(VecReg); |
Sander de Smalen | d5e14ba | 2021-06-24 09:58:21 +0100 | [diff] [blame] | 2502 | LLT WideVecTy = LLT::vector(VecTy.getElementCount(), WideTy); |
Matt Arsenault | 1a276d1 | 2019-10-01 15:51:37 -0400 | [diff] [blame] | 2503 | |
| 2504 | widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT); |
| 2505 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); |
| 2506 | widenScalarDst(MI, WideVecTy, 0); |
| 2507 | Observer.changedInstr(MI); |
| 2508 | return Legalized; |
| 2509 | } |
| 2510 | |
| 2511 | if (TypeIdx == 2) { |
| 2512 | Observer.changingInstr(MI); |
| 2513 | // TODO: Probably should be zext |
| 2514 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT); |
| 2515 | Observer.changedInstr(MI); |
Matt Arsenault | e4f19d1 | 2020-06-16 11:39:44 -0400 | [diff] [blame] | 2516 | return Legalized; |
Matt Arsenault | 1a276d1 | 2019-10-01 15:51:37 -0400 | [diff] [blame] | 2517 | } |
| 2518 | |
Matt Arsenault | e4f19d1 | 2020-06-16 11:39:44 -0400 | [diff] [blame] | 2519 | return UnableToLegalize; |
Matt Arsenault | 1a276d1 | 2019-10-01 15:51:37 -0400 | [diff] [blame] | 2520 | } |
Matt Arsenault | 745fd9f | 2019-01-20 19:10:31 +0000 | [diff] [blame] | 2521 | case TargetOpcode::G_FADD: |
| 2522 | case TargetOpcode::G_FMUL: |
| 2523 | case TargetOpcode::G_FSUB: |
| 2524 | case TargetOpcode::G_FMA: |
Matt Arsenault | cf10372 | 2019-09-06 20:49:10 +0000 | [diff] [blame] | 2525 | case TargetOpcode::G_FMAD: |
Matt Arsenault | 745fd9f | 2019-01-20 19:10:31 +0000 | [diff] [blame] | 2526 | case TargetOpcode::G_FNEG: |
| 2527 | case TargetOpcode::G_FABS: |
Matt Arsenault | 9dba67f | 2019-02-11 17:05:20 +0000 | [diff] [blame] | 2528 | case TargetOpcode::G_FCANONICALIZE: |
Matt Arsenault | 6ce1b4f | 2019-07-10 16:31:19 +0000 | [diff] [blame] | 2529 | case TargetOpcode::G_FMINNUM: |
| 2530 | case TargetOpcode::G_FMAXNUM: |
| 2531 | case TargetOpcode::G_FMINNUM_IEEE: |
| 2532 | case TargetOpcode::G_FMAXNUM_IEEE: |
| 2533 | case TargetOpcode::G_FMINIMUM: |
| 2534 | case TargetOpcode::G_FMAXIMUM: |
Matt Arsenault | 745fd9f | 2019-01-20 19:10:31 +0000 | [diff] [blame] | 2535 | case TargetOpcode::G_FDIV: |
| 2536 | case TargetOpcode::G_FREM: |
Jessica Paquette | 453ab1d | 2018-12-21 17:05:26 +0000 | [diff] [blame] | 2537 | case TargetOpcode::G_FCEIL: |
Jessica Paquette | ebdb021 | 2019-02-11 17:22:58 +0000 | [diff] [blame] | 2538 | case TargetOpcode::G_FFLOOR: |
Jessica Paquette | 7db82d7 | 2019-01-28 18:34:18 +0000 | [diff] [blame] | 2539 | case TargetOpcode::G_FCOS: |
| 2540 | case TargetOpcode::G_FSIN: |
Jessica Paquette | c49428a | 2019-01-28 19:53:14 +0000 | [diff] [blame] | 2541 | case TargetOpcode::G_FLOG10: |
Jessica Paquette | 2d73ecd | 2019-01-28 21:27:23 +0000 | [diff] [blame] | 2542 | case TargetOpcode::G_FLOG: |
Jessica Paquette | 0154bd1 | 2019-01-30 21:16:04 +0000 | [diff] [blame] | 2543 | case TargetOpcode::G_FLOG2: |
Jessica Paquette | d5c69e0 | 2019-04-19 23:41:52 +0000 | [diff] [blame] | 2544 | case TargetOpcode::G_FRINT: |
Jessica Paquette | ba55767 | 2019-04-25 16:44:40 +0000 | [diff] [blame] | 2545 | case TargetOpcode::G_FNEARBYINT: |
Jessica Paquette | 22457f8 | 2019-01-30 21:03:52 +0000 | [diff] [blame] | 2546 | case TargetOpcode::G_FSQRT: |
Jessica Paquette | 84bedac | 2019-01-30 23:46:15 +0000 | [diff] [blame] | 2547 | case TargetOpcode::G_FEXP: |
Jessica Paquette | e794121 | 2019-04-03 16:58:32 +0000 | [diff] [blame] | 2548 | case TargetOpcode::G_FEXP2: |
Jessica Paquette | dfd87f6 | 2019-04-19 16:28:08 +0000 | [diff] [blame] | 2549 | case TargetOpcode::G_FPOW: |
Jessica Paquette | 5634264 | 2019-04-23 18:20:44 +0000 | [diff] [blame] | 2550 | case TargetOpcode::G_INTRINSIC_TRUNC: |
Jessica Paquette | 3cc6d1f | 2019-04-23 21:11:57 +0000 | [diff] [blame] | 2551 | case TargetOpcode::G_INTRINSIC_ROUND: |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 2552 | case TargetOpcode::G_INTRINSIC_ROUNDEVEN: |
Matt Arsenault | 745fd9f | 2019-01-20 19:10:31 +0000 | [diff] [blame] | 2553 | assert(TypeIdx == 0); |
Jessica Paquette | 453ab1d | 2018-12-21 17:05:26 +0000 | [diff] [blame] | 2554 | Observer.changingInstr(MI); |
Matt Arsenault | 745fd9f | 2019-01-20 19:10:31 +0000 | [diff] [blame] | 2555 | |
| 2556 | for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) |
| 2557 | widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT); |
| 2558 | |
Jessica Paquette | 453ab1d | 2018-12-21 17:05:26 +0000 | [diff] [blame] | 2559 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); |
| 2560 | Observer.changedInstr(MI); |
| 2561 | return Legalized; |
Matt Arsenault | eece6ba | 2023-04-26 22:02:42 -0400 | [diff] [blame] | 2562 | case TargetOpcode::G_FPOWI: |
| 2563 | case TargetOpcode::G_FLDEXP: |
| 2564 | case TargetOpcode::G_STRICT_FLDEXP: { |
| 2565 | if (TypeIdx == 0) { |
| 2566 | if (MI.getOpcode() == TargetOpcode::G_STRICT_FLDEXP) |
| 2567 | return UnableToLegalize; |
| 2568 | |
| 2569 | Observer.changingInstr(MI); |
| 2570 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT); |
| 2571 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); |
| 2572 | Observer.changedInstr(MI); |
| 2573 | return Legalized; |
| 2574 | } |
| 2575 | |
| 2576 | if (TypeIdx == 1) { |
| 2577 | // For some reason SelectionDAG tries to promote to a libcall without |
| 2578 | // actually changing the integer type for promotion. |
| 2579 | Observer.changingInstr(MI); |
| 2580 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); |
| 2581 | Observer.changedInstr(MI); |
| 2582 | return Legalized; |
| 2583 | } |
| 2584 | |
| 2585 | return UnableToLegalize; |
Matt Arsenault | 7cd8a02 | 2020-07-17 11:01:15 -0400 | [diff] [blame] | 2586 | } |
Matt Arsenault | 003b58f | 2023-04-26 21:57:10 -0400 | [diff] [blame^] | 2587 | case TargetOpcode::G_FFREXP: { |
| 2588 | Observer.changingInstr(MI); |
| 2589 | |
| 2590 | if (TypeIdx == 0) { |
| 2591 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT); |
| 2592 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); |
| 2593 | } else { |
| 2594 | widenScalarDst(MI, WideTy, 1); |
| 2595 | } |
| 2596 | |
| 2597 | Observer.changedInstr(MI); |
| 2598 | return Legalized; |
| 2599 | } |
Matt Arsenault | cbaada6 | 2019-02-02 23:29:55 +0000 | [diff] [blame] | 2600 | case TargetOpcode::G_INTTOPTR: |
| 2601 | if (TypeIdx != 1) |
| 2602 | return UnableToLegalize; |
| 2603 | |
| 2604 | Observer.changingInstr(MI); |
| 2605 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); |
| 2606 | Observer.changedInstr(MI); |
| 2607 | return Legalized; |
| 2608 | case TargetOpcode::G_PTRTOINT: |
| 2609 | if (TypeIdx != 0) |
| 2610 | return UnableToLegalize; |
| 2611 | |
| 2612 | Observer.changingInstr(MI); |
| 2613 | widenScalarDst(MI, WideTy, 0); |
| 2614 | Observer.changedInstr(MI); |
| 2615 | return Legalized; |
Matt Arsenault | bd791b5 | 2019-07-08 13:48:06 +0000 | [diff] [blame] | 2616 | case TargetOpcode::G_BUILD_VECTOR: { |
| 2617 | Observer.changingInstr(MI); |
| 2618 | |
| 2619 | const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType(); |
| 2620 | for (int I = 1, E = MI.getNumOperands(); I != E; ++I) |
| 2621 | widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT); |
| 2622 | |
| 2623 | // Avoid changing the result vector type if the source element type was |
| 2624 | // requested. |
| 2625 | if (TypeIdx == 1) { |
Matt Arsenault | a679f27 | 2020-07-19 12:29:48 -0400 | [diff] [blame] | 2626 | MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BUILD_VECTOR_TRUNC)); |
Matt Arsenault | bd791b5 | 2019-07-08 13:48:06 +0000 | [diff] [blame] | 2627 | } else { |
| 2628 | widenScalarDst(MI, WideTy, 0); |
| 2629 | } |
| 2630 | |
| 2631 | Observer.changedInstr(MI); |
| 2632 | return Legalized; |
| 2633 | } |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 2634 | case TargetOpcode::G_SEXT_INREG: |
| 2635 | if (TypeIdx != 0) |
| 2636 | return UnableToLegalize; |
| 2637 | |
| 2638 | Observer.changingInstr(MI); |
| 2639 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); |
| 2640 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC); |
| 2641 | Observer.changedInstr(MI); |
| 2642 | return Legalized; |
Matt Arsenault | ef3e8312 | 2020-05-23 18:10:34 -0400 | [diff] [blame] | 2643 | case TargetOpcode::G_PTRMASK: { |
| 2644 | if (TypeIdx != 1) |
| 2645 | return UnableToLegalize; |
| 2646 | Observer.changingInstr(MI); |
| 2647 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); |
| 2648 | Observer.changedInstr(MI); |
| 2649 | return Legalized; |
| 2650 | } |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 2651 | } |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 2652 | } |
| 2653 | |
Matt Arsenault | 936483f | 2020-01-09 21:53:28 -0500 | [diff] [blame] | 2654 | static void getUnmergePieces(SmallVectorImpl<Register> &Pieces, |
| 2655 | MachineIRBuilder &B, Register Src, LLT Ty) { |
| 2656 | auto Unmerge = B.buildUnmerge(Ty, Src); |
| 2657 | for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I) |
| 2658 | Pieces.push_back(Unmerge.getReg(I)); |
| 2659 | } |
| 2660 | |
| 2661 | LegalizerHelper::LegalizeResult |
Chen Zheng | 6ee2f77 | 2022-12-12 09:53:53 +0000 | [diff] [blame] | 2662 | LegalizerHelper::lowerFConstant(MachineInstr &MI) { |
| 2663 | Register Dst = MI.getOperand(0).getReg(); |
| 2664 | |
| 2665 | MachineFunction &MF = MIRBuilder.getMF(); |
| 2666 | const DataLayout &DL = MIRBuilder.getDataLayout(); |
| 2667 | |
| 2668 | unsigned AddrSpace = DL.getDefaultGlobalsAddressSpace(); |
| 2669 | LLT AddrPtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace)); |
| 2670 | Align Alignment = Align(DL.getABITypeAlign( |
| 2671 | getFloatTypeForLLT(MF.getFunction().getContext(), MRI.getType(Dst)))); |
| 2672 | |
| 2673 | auto Addr = MIRBuilder.buildConstantPool( |
| 2674 | AddrPtrTy, MF.getConstantPool()->getConstantPoolIndex( |
| 2675 | MI.getOperand(1).getFPImm(), Alignment)); |
| 2676 | |
| 2677 | MachineMemOperand *MMO = MF.getMachineMemOperand( |
| 2678 | MachinePointerInfo::getConstantPool(MF), MachineMemOperand::MOLoad, |
| 2679 | MRI.getType(Dst), Alignment); |
| 2680 | |
| 2681 | MIRBuilder.buildLoadInstr(TargetOpcode::G_LOAD, Dst, Addr, *MMO); |
| 2682 | MI.eraseFromParent(); |
| 2683 | |
| 2684 | return Legalized; |
| 2685 | } |
| 2686 | |
| 2687 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 936483f | 2020-01-09 21:53:28 -0500 | [diff] [blame] | 2688 | LegalizerHelper::lowerBitcast(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 2689 | auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | 33e9086 | 2020-06-09 11:19:12 -0400 | [diff] [blame] | 2690 | if (SrcTy.isVector()) { |
| 2691 | LLT SrcEltTy = SrcTy.getElementType(); |
Matt Arsenault | 936483f | 2020-01-09 21:53:28 -0500 | [diff] [blame] | 2692 | SmallVector<Register, 8> SrcRegs; |
Matt Arsenault | 33e9086 | 2020-06-09 11:19:12 -0400 | [diff] [blame] | 2693 | |
| 2694 | if (DstTy.isVector()) { |
| 2695 | int NumDstElt = DstTy.getNumElements(); |
| 2696 | int NumSrcElt = SrcTy.getNumElements(); |
| 2697 | |
| 2698 | LLT DstEltTy = DstTy.getElementType(); |
| 2699 | LLT DstCastTy = DstEltTy; // Intermediate bitcast result type |
| 2700 | LLT SrcPartTy = SrcEltTy; // Original unmerge result type. |
| 2701 | |
| 2702 | // If there's an element size mismatch, insert intermediate casts to match |
| 2703 | // the result element type. |
| 2704 | if (NumSrcElt < NumDstElt) { // Source element type is larger. |
| 2705 | // %1:_(<4 x s8>) = G_BITCAST %0:_(<2 x s16>) |
| 2706 | // |
| 2707 | // => |
| 2708 | // |
| 2709 | // %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0 |
| 2710 | // %3:_(<2 x s8>) = G_BITCAST %2 |
| 2711 | // %4:_(<2 x s8>) = G_BITCAST %3 |
| 2712 | // %1:_(<4 x s16>) = G_CONCAT_VECTORS %3, %4 |
Sander de Smalen | d5e14ba | 2021-06-24 09:58:21 +0100 | [diff] [blame] | 2713 | DstCastTy = LLT::fixed_vector(NumDstElt / NumSrcElt, DstEltTy); |
Matt Arsenault | 33e9086 | 2020-06-09 11:19:12 -0400 | [diff] [blame] | 2714 | SrcPartTy = SrcEltTy; |
| 2715 | } else if (NumSrcElt > NumDstElt) { // Source element type is smaller. |
| 2716 | // |
| 2717 | // %1:_(<2 x s16>) = G_BITCAST %0:_(<4 x s8>) |
| 2718 | // |
| 2719 | // => |
| 2720 | // |
| 2721 | // %2:_(<2 x s8>), %3:_(<2 x s8>) = G_UNMERGE_VALUES %0 |
| 2722 | // %3:_(s16) = G_BITCAST %2 |
| 2723 | // %4:_(s16) = G_BITCAST %3 |
| 2724 | // %1:_(<2 x s16>) = G_BUILD_VECTOR %3, %4 |
Sander de Smalen | d5e14ba | 2021-06-24 09:58:21 +0100 | [diff] [blame] | 2725 | SrcPartTy = LLT::fixed_vector(NumSrcElt / NumDstElt, SrcEltTy); |
Matt Arsenault | 33e9086 | 2020-06-09 11:19:12 -0400 | [diff] [blame] | 2726 | DstCastTy = DstEltTy; |
| 2727 | } |
| 2728 | |
| 2729 | getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcPartTy); |
| 2730 | for (Register &SrcReg : SrcRegs) |
| 2731 | SrcReg = MIRBuilder.buildBitcast(DstCastTy, SrcReg).getReg(0); |
| 2732 | } else |
| 2733 | getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcEltTy); |
| 2734 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 2735 | MIRBuilder.buildMergeLikeInstr(Dst, SrcRegs); |
Matt Arsenault | 936483f | 2020-01-09 21:53:28 -0500 | [diff] [blame] | 2736 | MI.eraseFromParent(); |
| 2737 | return Legalized; |
| 2738 | } |
| 2739 | |
Matt Arsenault | 33e9086 | 2020-06-09 11:19:12 -0400 | [diff] [blame] | 2740 | if (DstTy.isVector()) { |
Matt Arsenault | 936483f | 2020-01-09 21:53:28 -0500 | [diff] [blame] | 2741 | SmallVector<Register, 8> SrcRegs; |
| 2742 | getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType()); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 2743 | MIRBuilder.buildMergeLikeInstr(Dst, SrcRegs); |
Matt Arsenault | 936483f | 2020-01-09 21:53:28 -0500 | [diff] [blame] | 2744 | MI.eraseFromParent(); |
| 2745 | return Legalized; |
| 2746 | } |
| 2747 | |
| 2748 | return UnableToLegalize; |
| 2749 | } |
| 2750 | |
Matt Arsenault | e2f1b48 | 2020-06-15 21:35:15 -0400 | [diff] [blame] | 2751 | /// Figure out the bit offset into a register when coercing a vector index for |
| 2752 | /// the wide element type. This is only for the case when promoting vector to |
| 2753 | /// one with larger elements. |
| 2754 | // |
| 2755 | /// |
| 2756 | /// %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize)) |
| 2757 | /// %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize) |
| 2758 | static Register getBitcastWiderVectorElementOffset(MachineIRBuilder &B, |
| 2759 | Register Idx, |
| 2760 | unsigned NewEltSize, |
| 2761 | unsigned OldEltSize) { |
| 2762 | const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); |
| 2763 | LLT IdxTy = B.getMRI()->getType(Idx); |
| 2764 | |
| 2765 | // Now figure out the amount we need to shift to get the target bits. |
| 2766 | auto OffsetMask = B.buildConstant( |
Chris Lattner | 735f467 | 2021-09-08 22:13:13 -0700 | [diff] [blame] | 2767 | IdxTy, ~(APInt::getAllOnes(IdxTy.getSizeInBits()) << Log2EltRatio)); |
Matt Arsenault | e2f1b48 | 2020-06-15 21:35:15 -0400 | [diff] [blame] | 2768 | auto OffsetIdx = B.buildAnd(IdxTy, Idx, OffsetMask); |
| 2769 | return B.buildShl(IdxTy, OffsetIdx, |
| 2770 | B.buildConstant(IdxTy, Log2_32(OldEltSize))).getReg(0); |
| 2771 | } |
| 2772 | |
Matt Arsenault | 212570a | 2020-06-15 11:54:49 -0400 | [diff] [blame] | 2773 | /// Perform a G_EXTRACT_VECTOR_ELT in a different sized vector element. If this |
| 2774 | /// is casting to a vector with a smaller element size, perform multiple element |
| 2775 | /// extracts and merge the results. If this is coercing to a vector with larger |
| 2776 | /// elements, index the bitcasted vector and extract the target element with bit |
| 2777 | /// operations. This is intended to force the indexing in the native register |
| 2778 | /// size for architectures that can dynamically index the register file. |
| 2779 | LegalizerHelper::LegalizeResult |
| 2780 | LegalizerHelper::bitcastExtractVectorElt(MachineInstr &MI, unsigned TypeIdx, |
| 2781 | LLT CastTy) { |
| 2782 | if (TypeIdx != 1) |
| 2783 | return UnableToLegalize; |
| 2784 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 2785 | auto [Dst, DstTy, SrcVec, SrcVecTy, Idx, IdxTy] = MI.getFirst3RegLLTs(); |
Matt Arsenault | 212570a | 2020-06-15 11:54:49 -0400 | [diff] [blame] | 2786 | |
| 2787 | LLT SrcEltTy = SrcVecTy.getElementType(); |
| 2788 | unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1; |
| 2789 | unsigned OldNumElts = SrcVecTy.getNumElements(); |
| 2790 | |
| 2791 | LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy; |
| 2792 | Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0); |
| 2793 | |
| 2794 | const unsigned NewEltSize = NewEltTy.getSizeInBits(); |
| 2795 | const unsigned OldEltSize = SrcEltTy.getSizeInBits(); |
| 2796 | if (NewNumElts > OldNumElts) { |
| 2797 | // Decreasing the vector element size |
| 2798 | // |
| 2799 | // e.g. i64 = extract_vector_elt x:v2i64, y:i32 |
| 2800 | // => |
| 2801 | // v4i32:castx = bitcast x:v2i64 |
| 2802 | // |
| 2803 | // i64 = bitcast |
| 2804 | // (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))), |
| 2805 | // (i32 (extract_vector_elt castx, (2 * y + 1))) |
| 2806 | // |
| 2807 | if (NewNumElts % OldNumElts != 0) |
| 2808 | return UnableToLegalize; |
| 2809 | |
| 2810 | // Type of the intermediate result vector. |
| 2811 | const unsigned NewEltsPerOldElt = NewNumElts / OldNumElts; |
Sander de Smalen | 968980e | 2021-06-25 08:25:41 +0100 | [diff] [blame] | 2812 | LLT MidTy = |
| 2813 | LLT::scalarOrVector(ElementCount::getFixed(NewEltsPerOldElt), NewEltTy); |
Matt Arsenault | 212570a | 2020-06-15 11:54:49 -0400 | [diff] [blame] | 2814 | |
| 2815 | auto NewEltsPerOldEltK = MIRBuilder.buildConstant(IdxTy, NewEltsPerOldElt); |
| 2816 | |
| 2817 | SmallVector<Register, 8> NewOps(NewEltsPerOldElt); |
| 2818 | auto NewBaseIdx = MIRBuilder.buildMul(IdxTy, Idx, NewEltsPerOldEltK); |
| 2819 | |
| 2820 | for (unsigned I = 0; I < NewEltsPerOldElt; ++I) { |
| 2821 | auto IdxOffset = MIRBuilder.buildConstant(IdxTy, I); |
| 2822 | auto TmpIdx = MIRBuilder.buildAdd(IdxTy, NewBaseIdx, IdxOffset); |
| 2823 | auto Elt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, TmpIdx); |
| 2824 | NewOps[I] = Elt.getReg(0); |
| 2825 | } |
| 2826 | |
| 2827 | auto NewVec = MIRBuilder.buildBuildVector(MidTy, NewOps); |
| 2828 | MIRBuilder.buildBitcast(Dst, NewVec); |
| 2829 | MI.eraseFromParent(); |
| 2830 | return Legalized; |
| 2831 | } |
| 2832 | |
| 2833 | if (NewNumElts < OldNumElts) { |
| 2834 | if (NewEltSize % OldEltSize != 0) |
| 2835 | return UnableToLegalize; |
| 2836 | |
| 2837 | // This only depends on powers of 2 because we use bit tricks to figure out |
| 2838 | // the bit offset we need to shift to get the target element. A general |
| 2839 | // expansion could emit division/multiply. |
| 2840 | if (!isPowerOf2_32(NewEltSize / OldEltSize)) |
| 2841 | return UnableToLegalize; |
| 2842 | |
| 2843 | // Increasing the vector element size. |
| 2844 | // %elt:_(small_elt) = G_EXTRACT_VECTOR_ELT %vec:_(<N x small_elt>), %idx |
| 2845 | // |
| 2846 | // => |
| 2847 | // |
| 2848 | // %cast = G_BITCAST %vec |
| 2849 | // %scaled_idx = G_LSHR %idx, Log2(DstEltSize / SrcEltSize) |
| 2850 | // %wide_elt = G_EXTRACT_VECTOR_ELT %cast, %scaled_idx |
| 2851 | // %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize)) |
| 2852 | // %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize) |
| 2853 | // %elt_bits = G_LSHR %wide_elt, %offset_bits |
| 2854 | // %elt = G_TRUNC %elt_bits |
| 2855 | |
| 2856 | const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); |
| 2857 | auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio); |
| 2858 | |
| 2859 | // Divide to get the index in the wider element type. |
| 2860 | auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio); |
| 2861 | |
| 2862 | Register WideElt = CastVec; |
| 2863 | if (CastTy.isVector()) { |
| 2864 | WideElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, |
| 2865 | ScaledIdx).getReg(0); |
| 2866 | } |
| 2867 | |
Matt Arsenault | e2f1b48 | 2020-06-15 21:35:15 -0400 | [diff] [blame] | 2868 | // Compute the bit offset into the register of the target element. |
| 2869 | Register OffsetBits = getBitcastWiderVectorElementOffset( |
| 2870 | MIRBuilder, Idx, NewEltSize, OldEltSize); |
Matt Arsenault | 212570a | 2020-06-15 11:54:49 -0400 | [diff] [blame] | 2871 | |
| 2872 | // Shift the wide element to get the target element. |
| 2873 | auto ExtractedBits = MIRBuilder.buildLShr(NewEltTy, WideElt, OffsetBits); |
| 2874 | MIRBuilder.buildTrunc(Dst, ExtractedBits); |
| 2875 | MI.eraseFromParent(); |
| 2876 | return Legalized; |
| 2877 | } |
| 2878 | |
| 2879 | return UnableToLegalize; |
| 2880 | } |
| 2881 | |
Matt Arsenault | e2f1b48 | 2020-06-15 21:35:15 -0400 | [diff] [blame] | 2882 | /// Emit code to insert \p InsertReg into \p TargetRet at \p OffsetBits in \p |
| 2883 | /// TargetReg, while preserving other bits in \p TargetReg. |
| 2884 | /// |
| 2885 | /// (InsertReg << Offset) | (TargetReg & ~(-1 >> InsertReg.size()) << Offset) |
| 2886 | static Register buildBitFieldInsert(MachineIRBuilder &B, |
| 2887 | Register TargetReg, Register InsertReg, |
| 2888 | Register OffsetBits) { |
| 2889 | LLT TargetTy = B.getMRI()->getType(TargetReg); |
| 2890 | LLT InsertTy = B.getMRI()->getType(InsertReg); |
| 2891 | auto ZextVal = B.buildZExt(TargetTy, InsertReg); |
| 2892 | auto ShiftedInsertVal = B.buildShl(TargetTy, ZextVal, OffsetBits); |
| 2893 | |
| 2894 | // Produce a bitmask of the value to insert |
| 2895 | auto EltMask = B.buildConstant( |
| 2896 | TargetTy, APInt::getLowBitsSet(TargetTy.getSizeInBits(), |
| 2897 | InsertTy.getSizeInBits())); |
| 2898 | // Shift it into position |
| 2899 | auto ShiftedMask = B.buildShl(TargetTy, EltMask, OffsetBits); |
| 2900 | auto InvShiftedMask = B.buildNot(TargetTy, ShiftedMask); |
| 2901 | |
| 2902 | // Clear out the bits in the wide element |
| 2903 | auto MaskedOldElt = B.buildAnd(TargetTy, TargetReg, InvShiftedMask); |
| 2904 | |
| 2905 | // The value to insert has all zeros already, so stick it into the masked |
| 2906 | // wide element. |
| 2907 | return B.buildOr(TargetTy, MaskedOldElt, ShiftedInsertVal).getReg(0); |
| 2908 | } |
| 2909 | |
| 2910 | /// Perform a G_INSERT_VECTOR_ELT in a different sized vector element. If this |
| 2911 | /// is increasing the element size, perform the indexing in the target element |
| 2912 | /// type, and use bit operations to insert at the element position. This is |
| 2913 | /// intended for architectures that can dynamically index the register file and |
| 2914 | /// want to force indexing in the native register size. |
| 2915 | LegalizerHelper::LegalizeResult |
| 2916 | LegalizerHelper::bitcastInsertVectorElt(MachineInstr &MI, unsigned TypeIdx, |
| 2917 | LLT CastTy) { |
| 2918 | if (TypeIdx != 0) |
| 2919 | return UnableToLegalize; |
| 2920 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 2921 | auto [Dst, DstTy, SrcVec, SrcVecTy, Val, ValTy, Idx, IdxTy] = |
| 2922 | MI.getFirst4RegLLTs(); |
| 2923 | LLT VecTy = DstTy; |
Matt Arsenault | e2f1b48 | 2020-06-15 21:35:15 -0400 | [diff] [blame] | 2924 | |
| 2925 | LLT VecEltTy = VecTy.getElementType(); |
| 2926 | LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy; |
| 2927 | const unsigned NewEltSize = NewEltTy.getSizeInBits(); |
| 2928 | const unsigned OldEltSize = VecEltTy.getSizeInBits(); |
| 2929 | |
| 2930 | unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1; |
| 2931 | unsigned OldNumElts = VecTy.getNumElements(); |
| 2932 | |
| 2933 | Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0); |
| 2934 | if (NewNumElts < OldNumElts) { |
| 2935 | if (NewEltSize % OldEltSize != 0) |
| 2936 | return UnableToLegalize; |
| 2937 | |
| 2938 | // This only depends on powers of 2 because we use bit tricks to figure out |
| 2939 | // the bit offset we need to shift to get the target element. A general |
| 2940 | // expansion could emit division/multiply. |
| 2941 | if (!isPowerOf2_32(NewEltSize / OldEltSize)) |
| 2942 | return UnableToLegalize; |
| 2943 | |
| 2944 | const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize); |
| 2945 | auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio); |
| 2946 | |
| 2947 | // Divide to get the index in the wider element type. |
| 2948 | auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio); |
| 2949 | |
| 2950 | Register ExtractedElt = CastVec; |
| 2951 | if (CastTy.isVector()) { |
| 2952 | ExtractedElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, |
| 2953 | ScaledIdx).getReg(0); |
| 2954 | } |
| 2955 | |
| 2956 | // Compute the bit offset into the register of the target element. |
| 2957 | Register OffsetBits = getBitcastWiderVectorElementOffset( |
| 2958 | MIRBuilder, Idx, NewEltSize, OldEltSize); |
| 2959 | |
| 2960 | Register InsertedElt = buildBitFieldInsert(MIRBuilder, ExtractedElt, |
| 2961 | Val, OffsetBits); |
| 2962 | if (CastTy.isVector()) { |
| 2963 | InsertedElt = MIRBuilder.buildInsertVectorElement( |
| 2964 | CastTy, CastVec, InsertedElt, ScaledIdx).getReg(0); |
| 2965 | } |
| 2966 | |
| 2967 | MIRBuilder.buildBitcast(Dst, InsertedElt); |
| 2968 | MI.eraseFromParent(); |
| 2969 | return Legalized; |
| 2970 | } |
| 2971 | |
| 2972 | return UnableToLegalize; |
| 2973 | } |
| 2974 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 2975 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerLoad(GAnyLoad &LoadMI) { |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 2976 | // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 2977 | Register DstReg = LoadMI.getDstReg(); |
| 2978 | Register PtrReg = LoadMI.getPointerReg(); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 2979 | LLT DstTy = MRI.getType(DstReg); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 2980 | MachineMemOperand &MMO = LoadMI.getMMO(); |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 2981 | LLT MemTy = MMO.getMemoryType(); |
| 2982 | MachineFunction &MF = MIRBuilder.getMF(); |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 2983 | |
| 2984 | unsigned MemSizeInBits = MemTy.getSizeInBits(); |
| 2985 | unsigned MemStoreSizeInBits = 8 * MemTy.getSizeInBytes(); |
| 2986 | |
| 2987 | if (MemSizeInBits != MemStoreSizeInBits) { |
Matt Arsenault | e46badd | 2021-07-26 14:10:26 -0400 | [diff] [blame] | 2988 | if (MemTy.isVector()) |
| 2989 | return UnableToLegalize; |
| 2990 | |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 2991 | // Promote to a byte-sized load if not loading an integral number of |
| 2992 | // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24. |
| 2993 | LLT WideMemTy = LLT::scalar(MemStoreSizeInBits); |
| 2994 | MachineMemOperand *NewMMO = |
| 2995 | MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideMemTy); |
| 2996 | |
| 2997 | Register LoadReg = DstReg; |
| 2998 | LLT LoadTy = DstTy; |
| 2999 | |
| 3000 | // If this wasn't already an extending load, we need to widen the result |
| 3001 | // register to avoid creating a load with a narrower result than the source. |
| 3002 | if (MemStoreSizeInBits > DstTy.getSizeInBits()) { |
| 3003 | LoadTy = WideMemTy; |
| 3004 | LoadReg = MRI.createGenericVirtualRegister(WideMemTy); |
| 3005 | } |
| 3006 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3007 | if (isa<GSExtLoad>(LoadMI)) { |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 3008 | auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO); |
| 3009 | MIRBuilder.buildSExtInReg(LoadReg, NewLoad, MemSizeInBits); |
Matt Arsenault | d1f97a3 | 2022-04-10 19:50:47 -0400 | [diff] [blame] | 3010 | } else if (isa<GZExtLoad>(LoadMI) || WideMemTy == LoadTy) { |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 3011 | auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO); |
| 3012 | // The extra bits are guaranteed to be zero, since we stored them that |
| 3013 | // way. A zext load from Wide thus automatically gives zext from MemVT. |
| 3014 | MIRBuilder.buildAssertZExt(LoadReg, NewLoad, MemSizeInBits); |
| 3015 | } else { |
| 3016 | MIRBuilder.buildLoad(LoadReg, PtrReg, *NewMMO); |
| 3017 | } |
| 3018 | |
| 3019 | if (DstTy != LoadTy) |
| 3020 | MIRBuilder.buildTrunc(DstReg, LoadReg); |
| 3021 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3022 | LoadMI.eraseFromParent(); |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 3023 | return Legalized; |
| 3024 | } |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3025 | |
Matt Arsenault | 47269da | 2021-06-10 09:28:20 -0400 | [diff] [blame] | 3026 | // Big endian lowering not implemented. |
| 3027 | if (MIRBuilder.getDataLayout().isBigEndian()) |
Matt Arsenault | 9d7299b | 2021-06-09 21:22:00 -0400 | [diff] [blame] | 3028 | return UnableToLegalize; |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3029 | |
Matt Arsenault | f19226d | 2021-07-22 08:11:14 -0400 | [diff] [blame] | 3030 | // This load needs splitting into power of 2 sized loads. |
| 3031 | // |
Matt Arsenault | 47269da | 2021-06-10 09:28:20 -0400 | [diff] [blame] | 3032 | // Our strategy here is to generate anyextending loads for the smaller |
| 3033 | // types up to next power-2 result type, and then combine the two larger |
| 3034 | // result values together, before truncating back down to the non-pow-2 |
| 3035 | // type. |
| 3036 | // E.g. v1 = i24 load => |
| 3037 | // v2 = i32 zextload (2 byte) |
| 3038 | // v3 = i32 load (1 byte) |
| 3039 | // v4 = i32 shl v3, 16 |
| 3040 | // v5 = i32 or v4, v2 |
| 3041 | // v1 = i24 trunc v5 |
| 3042 | // By doing this we generate the correct truncate which should get |
| 3043 | // combined away as an artifact with a matching extend. |
Matt Arsenault | f19226d | 2021-07-22 08:11:14 -0400 | [diff] [blame] | 3044 | |
| 3045 | uint64_t LargeSplitSize, SmallSplitSize; |
| 3046 | |
| 3047 | if (!isPowerOf2_32(MemSizeInBits)) { |
Matt Arsenault | e46badd | 2021-07-26 14:10:26 -0400 | [diff] [blame] | 3048 | // This load needs splitting into power of 2 sized loads. |
Kazu Hirata | f20b507 | 2023-01-28 09:06:31 -0800 | [diff] [blame] | 3049 | LargeSplitSize = llvm::bit_floor(MemSizeInBits); |
Matt Arsenault | f19226d | 2021-07-22 08:11:14 -0400 | [diff] [blame] | 3050 | SmallSplitSize = MemSizeInBits - LargeSplitSize; |
| 3051 | } else { |
Matt Arsenault | e46badd | 2021-07-26 14:10:26 -0400 | [diff] [blame] | 3052 | // This is already a power of 2, but we still need to split this in half. |
| 3053 | // |
Matt Arsenault | f19226d | 2021-07-22 08:11:14 -0400 | [diff] [blame] | 3054 | // Assume we're being asked to decompose an unaligned load. |
| 3055 | // TODO: If this requires multiple splits, handle them all at once. |
| 3056 | auto &Ctx = MF.getFunction().getContext(); |
| 3057 | if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO)) |
| 3058 | return UnableToLegalize; |
| 3059 | |
| 3060 | SmallSplitSize = LargeSplitSize = MemSizeInBits / 2; |
| 3061 | } |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3062 | |
Matt Arsenault | e46badd | 2021-07-26 14:10:26 -0400 | [diff] [blame] | 3063 | if (MemTy.isVector()) { |
| 3064 | // TODO: Handle vector extloads |
| 3065 | if (MemTy != DstTy) |
| 3066 | return UnableToLegalize; |
| 3067 | |
| 3068 | // TODO: We can do better than scalarizing the vector and at least split it |
| 3069 | // in half. |
| 3070 | return reduceLoadStoreWidth(LoadMI, 0, DstTy.getElementType()); |
| 3071 | } |
| 3072 | |
Matt Arsenault | 47269da | 2021-06-10 09:28:20 -0400 | [diff] [blame] | 3073 | MachineMemOperand *LargeMMO = |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3074 | MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); |
| 3075 | MachineMemOperand *SmallMMO = |
| 3076 | MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3077 | |
Matt Arsenault | 47269da | 2021-06-10 09:28:20 -0400 | [diff] [blame] | 3078 | LLT PtrTy = MRI.getType(PtrReg); |
| 3079 | unsigned AnyExtSize = PowerOf2Ceil(DstTy.getSizeInBits()); |
| 3080 | LLT AnyExtTy = LLT::scalar(AnyExtSize); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3081 | auto LargeLoad = MIRBuilder.buildLoadInstr(TargetOpcode::G_ZEXTLOAD, AnyExtTy, |
| 3082 | PtrReg, *LargeMMO); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3083 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3084 | auto OffsetCst = MIRBuilder.buildConstant(LLT::scalar(PtrTy.getSizeInBits()), |
| 3085 | LargeSplitSize / 8); |
Matt Arsenault | 47269da | 2021-06-10 09:28:20 -0400 | [diff] [blame] | 3086 | Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3087 | auto SmallPtr = MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst); |
| 3088 | auto SmallLoad = MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), AnyExtTy, |
| 3089 | SmallPtr, *SmallMMO); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3090 | |
Matt Arsenault | 47269da | 2021-06-10 09:28:20 -0400 | [diff] [blame] | 3091 | auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize); |
| 3092 | auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3093 | |
Matt Arsenault | 47269da | 2021-06-10 09:28:20 -0400 | [diff] [blame] | 3094 | if (AnyExtTy == DstTy) |
| 3095 | MIRBuilder.buildOr(DstReg, Shift, LargeLoad); |
Matt Arsenault | f19226d | 2021-07-22 08:11:14 -0400 | [diff] [blame] | 3096 | else if (AnyExtTy.getSizeInBits() != DstTy.getSizeInBits()) { |
Matt Arsenault | 9d7299b | 2021-06-09 21:22:00 -0400 | [diff] [blame] | 3097 | auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad); |
| 3098 | MIRBuilder.buildTrunc(DstReg, {Or}); |
Matt Arsenault | f19226d | 2021-07-22 08:11:14 -0400 | [diff] [blame] | 3099 | } else { |
| 3100 | assert(DstTy.isPointer() && "expected pointer"); |
| 3101 | auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad); |
| 3102 | |
| 3103 | // FIXME: We currently consider this to be illegal for non-integral address |
| 3104 | // spaces, but we need still need a way to reinterpret the bits. |
| 3105 | MIRBuilder.buildIntToPtr(DstReg, Or); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3106 | } |
| 3107 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3108 | LoadMI.eraseFromParent(); |
Matt Arsenault | 47269da | 2021-06-10 09:28:20 -0400 | [diff] [blame] | 3109 | return Legalized; |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3110 | } |
| 3111 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3112 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerStore(GStore &StoreMI) { |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3113 | // Lower a non-power of 2 store into multiple pow-2 stores. |
| 3114 | // E.g. split an i24 store into an i16 store + i8 store. |
| 3115 | // We do this by first extending the stored value to the next largest power |
| 3116 | // of 2 type, and then using truncating stores to store the components. |
| 3117 | // By doing this, likewise with G_LOAD, generate an extend that can be |
| 3118 | // artifact-combined away instead of leaving behind extracts. |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3119 | Register SrcReg = StoreMI.getValueReg(); |
| 3120 | Register PtrReg = StoreMI.getPointerReg(); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3121 | LLT SrcTy = MRI.getType(SrcReg); |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 3122 | MachineFunction &MF = MIRBuilder.getMF(); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3123 | MachineMemOperand &MMO = **StoreMI.memoperands_begin(); |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 3124 | LLT MemTy = MMO.getMemoryType(); |
| 3125 | |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 3126 | unsigned StoreWidth = MemTy.getSizeInBits(); |
| 3127 | unsigned StoreSizeInBits = 8 * MemTy.getSizeInBytes(); |
| 3128 | |
| 3129 | if (StoreWidth != StoreSizeInBits) { |
Matt Arsenault | ebc17a0 | 2021-07-27 11:08:06 -0400 | [diff] [blame] | 3130 | if (SrcTy.isVector()) |
| 3131 | return UnableToLegalize; |
| 3132 | |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 3133 | // Promote to a byte-sized store with upper bits zero if not |
| 3134 | // storing an integral number of bytes. For example, promote |
| 3135 | // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1) |
| 3136 | LLT WideTy = LLT::scalar(StoreSizeInBits); |
| 3137 | |
| 3138 | if (StoreSizeInBits > SrcTy.getSizeInBits()) { |
| 3139 | // Avoid creating a store with a narrower source than result. |
| 3140 | SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0); |
| 3141 | SrcTy = WideTy; |
| 3142 | } |
| 3143 | |
| 3144 | auto ZextInReg = MIRBuilder.buildZExtInReg(SrcTy, SrcReg, StoreWidth); |
| 3145 | |
| 3146 | MachineMemOperand *NewMMO = |
| 3147 | MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideTy); |
| 3148 | MIRBuilder.buildStore(ZextInReg, PtrReg, *NewMMO); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3149 | StoreMI.eraseFromParent(); |
Matt Arsenault | a601b30 | 2021-06-08 17:11:12 -0400 | [diff] [blame] | 3150 | return Legalized; |
| 3151 | } |
| 3152 | |
Matt Arsenault | ebc17a0 | 2021-07-27 11:08:06 -0400 | [diff] [blame] | 3153 | if (MemTy.isVector()) { |
| 3154 | // TODO: Handle vector trunc stores |
| 3155 | if (MemTy != SrcTy) |
| 3156 | return UnableToLegalize; |
| 3157 | |
| 3158 | // TODO: We can do better than scalarizing the vector and at least split it |
| 3159 | // in half. |
| 3160 | return reduceLoadStoreWidth(StoreMI, 0, SrcTy.getElementType()); |
| 3161 | } |
| 3162 | |
Matt Arsenault | bc2cb91 | 2021-07-26 19:41:48 -0400 | [diff] [blame] | 3163 | unsigned MemSizeInBits = MemTy.getSizeInBits(); |
| 3164 | uint64_t LargeSplitSize, SmallSplitSize; |
| 3165 | |
| 3166 | if (!isPowerOf2_32(MemSizeInBits)) { |
Kazu Hirata | f20b507 | 2023-01-28 09:06:31 -0800 | [diff] [blame] | 3167 | LargeSplitSize = llvm::bit_floor<uint64_t>(MemTy.getSizeInBits()); |
Matt Arsenault | bc2cb91 | 2021-07-26 19:41:48 -0400 | [diff] [blame] | 3168 | SmallSplitSize = MemTy.getSizeInBits() - LargeSplitSize; |
| 3169 | } else { |
| 3170 | auto &Ctx = MF.getFunction().getContext(); |
| 3171 | if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO)) |
| 3172 | return UnableToLegalize; // Don't know what we're being asked to do. |
| 3173 | |
| 3174 | SmallSplitSize = LargeSplitSize = MemSizeInBits / 2; |
| 3175 | } |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3176 | |
Amara Emerson | 9637848 | 2021-07-16 12:56:11 -0700 | [diff] [blame] | 3177 | // Extend to the next pow-2. If this store was itself the result of lowering, |
| 3178 | // e.g. an s56 store being broken into s32 + s24, we might have a stored type |
Matt Arsenault | bc2cb91 | 2021-07-26 19:41:48 -0400 | [diff] [blame] | 3179 | // that's wider than the stored size. |
| 3180 | unsigned AnyExtSize = PowerOf2Ceil(MemTy.getSizeInBits()); |
| 3181 | const LLT NewSrcTy = LLT::scalar(AnyExtSize); |
| 3182 | |
| 3183 | if (SrcTy.isPointer()) { |
| 3184 | const LLT IntPtrTy = LLT::scalar(SrcTy.getSizeInBits()); |
| 3185 | SrcReg = MIRBuilder.buildPtrToInt(IntPtrTy, SrcReg).getReg(0); |
| 3186 | } |
| 3187 | |
Amara Emerson | 9637848 | 2021-07-16 12:56:11 -0700 | [diff] [blame] | 3188 | auto ExtVal = MIRBuilder.buildAnyExtOrTrunc(NewSrcTy, SrcReg); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3189 | |
| 3190 | // Obtain the smaller value by shifting away the larger value. |
Amara Emerson | 9637848 | 2021-07-16 12:56:11 -0700 | [diff] [blame] | 3191 | auto ShiftAmt = MIRBuilder.buildConstant(NewSrcTy, LargeSplitSize); |
| 3192 | auto SmallVal = MIRBuilder.buildLShr(NewSrcTy, ExtVal, ShiftAmt); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3193 | |
| 3194 | // Generate the PtrAdd and truncating stores. |
| 3195 | LLT PtrTy = MRI.getType(PtrReg); |
| 3196 | auto OffsetCst = MIRBuilder.buildConstant( |
| 3197 | LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3198 | auto SmallPtr = |
Matt Arsenault | bc2cb91 | 2021-07-26 19:41:48 -0400 | [diff] [blame] | 3199 | MIRBuilder.buildPtrAdd(PtrTy, PtrReg, OffsetCst); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3200 | |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3201 | MachineMemOperand *LargeMMO = |
| 3202 | MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8); |
| 3203 | MachineMemOperand *SmallMMO = |
| 3204 | MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8); |
Matt Arsenault | f6555b9 | 2021-06-07 14:11:52 -0400 | [diff] [blame] | 3205 | MIRBuilder.buildStore(ExtVal, PtrReg, *LargeMMO); |
| 3206 | MIRBuilder.buildStore(SmallVal, SmallPtr, *SmallMMO); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3207 | StoreMI.eraseFromParent(); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3208 | return Legalized; |
| 3209 | } |
| 3210 | |
| 3211 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 3212 | LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) { |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 3213 | switch (MI.getOpcode()) { |
| 3214 | case TargetOpcode::G_LOAD: { |
| 3215 | if (TypeIdx != 0) |
| 3216 | return UnableToLegalize; |
Matt Arsenault | 9236125 | 2021-06-10 19:32:41 -0400 | [diff] [blame] | 3217 | MachineMemOperand &MMO = **MI.memoperands_begin(); |
| 3218 | |
| 3219 | // Not sure how to interpret a bitcast of an extending load. |
| 3220 | if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits()) |
| 3221 | return UnableToLegalize; |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 3222 | |
| 3223 | Observer.changingInstr(MI); |
| 3224 | bitcastDst(MI, CastTy, 0); |
Matt Arsenault | 9236125 | 2021-06-10 19:32:41 -0400 | [diff] [blame] | 3225 | MMO.setType(CastTy); |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 3226 | Observer.changedInstr(MI); |
| 3227 | return Legalized; |
| 3228 | } |
| 3229 | case TargetOpcode::G_STORE: { |
| 3230 | if (TypeIdx != 0) |
| 3231 | return UnableToLegalize; |
| 3232 | |
Matt Arsenault | 9236125 | 2021-06-10 19:32:41 -0400 | [diff] [blame] | 3233 | MachineMemOperand &MMO = **MI.memoperands_begin(); |
| 3234 | |
| 3235 | // Not sure how to interpret a bitcast of a truncating store. |
| 3236 | if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits()) |
| 3237 | return UnableToLegalize; |
| 3238 | |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 3239 | Observer.changingInstr(MI); |
| 3240 | bitcastSrc(MI, CastTy, 0); |
Matt Arsenault | 9236125 | 2021-06-10 19:32:41 -0400 | [diff] [blame] | 3241 | MMO.setType(CastTy); |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 3242 | Observer.changedInstr(MI); |
| 3243 | return Legalized; |
| 3244 | } |
| 3245 | case TargetOpcode::G_SELECT: { |
| 3246 | if (TypeIdx != 0) |
| 3247 | return UnableToLegalize; |
| 3248 | |
| 3249 | if (MRI.getType(MI.getOperand(1).getReg()).isVector()) { |
| 3250 | LLVM_DEBUG( |
| 3251 | dbgs() << "bitcast action not implemented for vector select\n"); |
| 3252 | return UnableToLegalize; |
| 3253 | } |
| 3254 | |
| 3255 | Observer.changingInstr(MI); |
| 3256 | bitcastSrc(MI, CastTy, 2); |
| 3257 | bitcastSrc(MI, CastTy, 3); |
| 3258 | bitcastDst(MI, CastTy, 0); |
| 3259 | Observer.changedInstr(MI); |
| 3260 | return Legalized; |
| 3261 | } |
| 3262 | case TargetOpcode::G_AND: |
| 3263 | case TargetOpcode::G_OR: |
| 3264 | case TargetOpcode::G_XOR: { |
| 3265 | Observer.changingInstr(MI); |
| 3266 | bitcastSrc(MI, CastTy, 1); |
| 3267 | bitcastSrc(MI, CastTy, 2); |
| 3268 | bitcastDst(MI, CastTy, 0); |
| 3269 | Observer.changedInstr(MI); |
| 3270 | return Legalized; |
| 3271 | } |
Matt Arsenault | 212570a | 2020-06-15 11:54:49 -0400 | [diff] [blame] | 3272 | case TargetOpcode::G_EXTRACT_VECTOR_ELT: |
| 3273 | return bitcastExtractVectorElt(MI, TypeIdx, CastTy); |
Matt Arsenault | e2f1b48 | 2020-06-15 21:35:15 -0400 | [diff] [blame] | 3274 | case TargetOpcode::G_INSERT_VECTOR_ELT: |
| 3275 | return bitcastInsertVectorElt(MI, TypeIdx, CastTy); |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 3276 | default: |
| 3277 | return UnableToLegalize; |
| 3278 | } |
| 3279 | } |
| 3280 | |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 3281 | // Legalize an instruction by changing the opcode in place. |
| 3282 | void LegalizerHelper::changeOpcode(MachineInstr &MI, unsigned NewOpcode) { |
| 3283 | Observer.changingInstr(MI); |
| 3284 | MI.setDesc(MIRBuilder.getTII().get(NewOpcode)); |
| 3285 | Observer.changedInstr(MI); |
| 3286 | } |
| 3287 | |
Matt Arsenault | 39c55ce | 2020-02-13 15:52:32 -0500 | [diff] [blame] | 3288 | LegalizerHelper::LegalizeResult |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3289 | LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT LowerHintTy) { |
Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 3290 | using namespace TargetOpcode; |
Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 3291 | |
| 3292 | switch(MI.getOpcode()) { |
| 3293 | default: |
| 3294 | return UnableToLegalize; |
Chen Zheng | 6ee2f77 | 2022-12-12 09:53:53 +0000 | [diff] [blame] | 3295 | case TargetOpcode::G_FCONSTANT: |
| 3296 | return lowerFConstant(MI); |
Matt Arsenault | 936483f | 2020-01-09 21:53:28 -0500 | [diff] [blame] | 3297 | case TargetOpcode::G_BITCAST: |
| 3298 | return lowerBitcast(MI); |
Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 3299 | case TargetOpcode::G_SREM: |
| 3300 | case TargetOpcode::G_UREM: { |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3301 | LLT Ty = MRI.getType(MI.getOperand(0).getReg()); |
Matt Arsenault | c7e8d8b | 2020-02-26 17:18:43 -0500 | [diff] [blame] | 3302 | auto Quot = |
| 3303 | MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty}, |
| 3304 | {MI.getOperand(1), MI.getOperand(2)}); |
Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 3305 | |
Matt Arsenault | c7e8d8b | 2020-02-26 17:18:43 -0500 | [diff] [blame] | 3306 | auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2)); |
| 3307 | MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod); |
Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 3308 | MI.eraseFromParent(); |
| 3309 | return Legalized; |
| 3310 | } |
Matt Arsenault | 34ed76e | 2019-10-16 20:46:32 +0000 | [diff] [blame] | 3311 | case TargetOpcode::G_SADDO: |
| 3312 | case TargetOpcode::G_SSUBO: |
| 3313 | return lowerSADDO_SSUBO(MI); |
Pushpinder Singh | 41d6669 | 2020-08-10 05:47:50 -0400 | [diff] [blame] | 3314 | case TargetOpcode::G_UMULH: |
| 3315 | case TargetOpcode::G_SMULH: |
| 3316 | return lowerSMULH_UMULH(MI); |
Tim Northover | 0a9b279 | 2017-02-08 21:22:15 +0000 | [diff] [blame] | 3317 | case TargetOpcode::G_SMULO: |
| 3318 | case TargetOpcode::G_UMULO: { |
| 3319 | // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the |
| 3320 | // result. |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3321 | auto [Res, Overflow, LHS, RHS] = MI.getFirst4Regs(); |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3322 | LLT Ty = MRI.getType(Res); |
Tim Northover | 0a9b279 | 2017-02-08 21:22:15 +0000 | [diff] [blame] | 3323 | |
Tim Northover | 0a9b279 | 2017-02-08 21:22:15 +0000 | [diff] [blame] | 3324 | unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO |
| 3325 | ? TargetOpcode::G_SMULH |
| 3326 | : TargetOpcode::G_UMULH; |
| 3327 | |
Jay Foad | f465b1a | 2020-01-16 14:46:36 +0000 | [diff] [blame] | 3328 | Observer.changingInstr(MI); |
| 3329 | const auto &TII = MIRBuilder.getTII(); |
| 3330 | MI.setDesc(TII.get(TargetOpcode::G_MUL)); |
Shengchen Kan | 37b3783 | 2022-03-16 20:21:25 +0800 | [diff] [blame] | 3331 | MI.removeOperand(1); |
Jay Foad | f465b1a | 2020-01-16 14:46:36 +0000 | [diff] [blame] | 3332 | Observer.changedInstr(MI); |
| 3333 | |
Jay Foad | f465b1a | 2020-01-16 14:46:36 +0000 | [diff] [blame] | 3334 | auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS}); |
Matt Arsenault | c7e8d8b | 2020-02-26 17:18:43 -0500 | [diff] [blame] | 3335 | auto Zero = MIRBuilder.buildConstant(Ty, 0); |
Amara Emerson | 9de6213 | 2018-01-03 04:56:56 +0000 | [diff] [blame] | 3336 | |
Amara Emerson | 1d54e75 | 2020-09-29 14:39:54 -0700 | [diff] [blame] | 3337 | // Move insert point forward so we can use the Res register if needed. |
| 3338 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); |
| 3339 | |
Amara Emerson | 9de6213 | 2018-01-03 04:56:56 +0000 | [diff] [blame] | 3340 | // For *signed* multiply, overflow is detected by checking: |
| 3341 | // (hi != (lo >> bitwidth-1)) |
| 3342 | if (Opcode == TargetOpcode::G_SMULH) { |
Jay Foad | f465b1a | 2020-01-16 14:46:36 +0000 | [diff] [blame] | 3343 | auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1); |
| 3344 | auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt); |
Amara Emerson | 9de6213 | 2018-01-03 04:56:56 +0000 | [diff] [blame] | 3345 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted); |
| 3346 | } else { |
| 3347 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero); |
| 3348 | } |
Tim Northover | 0a9b279 | 2017-02-08 21:22:15 +0000 | [diff] [blame] | 3349 | return Legalized; |
| 3350 | } |
Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 3351 | case TargetOpcode::G_FNEG: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3352 | auto [Res, SubByReg] = MI.getFirst2Regs(); |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3353 | LLT Ty = MRI.getType(Res); |
| 3354 | |
Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 3355 | // TODO: Handle vector types once we are able to |
| 3356 | // represent them. |
| 3357 | if (Ty.isVector()) |
| 3358 | return UnableToLegalize; |
Eli Friedman | 3f739f7 | 2020-09-23 14:10:33 -0700 | [diff] [blame] | 3359 | auto SignMask = |
| 3360 | MIRBuilder.buildConstant(Ty, APInt::getSignMask(Ty.getSizeInBits())); |
Eli Friedman | 3f739f7 | 2020-09-23 14:10:33 -0700 | [diff] [blame] | 3361 | MIRBuilder.buildXor(Res, SubByReg, SignMask); |
Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 3362 | MI.eraseFromParent(); |
| 3363 | return Legalized; |
| 3364 | } |
Matt Arsenault | 1fe1299 | 2022-11-17 23:03:23 -0800 | [diff] [blame] | 3365 | case TargetOpcode::G_FSUB: |
| 3366 | case TargetOpcode::G_STRICT_FSUB: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3367 | auto [Res, LHS, RHS] = MI.getFirst3Regs(); |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3368 | LLT Ty = MRI.getType(Res); |
| 3369 | |
Volkan Keles | 225921a | 2017-03-10 21:25:09 +0000 | [diff] [blame] | 3370 | // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)). |
Matt Arsenault | 1fe1299 | 2022-11-17 23:03:23 -0800 | [diff] [blame] | 3371 | auto Neg = MIRBuilder.buildFNeg(Ty, RHS); |
| 3372 | |
| 3373 | if (MI.getOpcode() == TargetOpcode::G_STRICT_FSUB) |
| 3374 | MIRBuilder.buildStrictFAdd(Res, LHS, Neg, MI.getFlags()); |
| 3375 | else |
| 3376 | MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags()); |
| 3377 | |
Volkan Keles | 225921a | 2017-03-10 21:25:09 +0000 | [diff] [blame] | 3378 | MI.eraseFromParent(); |
| 3379 | return Legalized; |
| 3380 | } |
Matt Arsenault | 4d33918 | 2019-09-13 00:44:35 +0000 | [diff] [blame] | 3381 | case TargetOpcode::G_FMAD: |
| 3382 | return lowerFMad(MI); |
Matt Arsenault | 19a0350 | 2020-03-14 14:52:48 -0400 | [diff] [blame] | 3383 | case TargetOpcode::G_FFLOOR: |
| 3384 | return lowerFFloor(MI); |
Matt Arsenault | f3de8ab | 2019-12-24 14:49:31 -0500 | [diff] [blame] | 3385 | case TargetOpcode::G_INTRINSIC_ROUND: |
| 3386 | return lowerIntrinsicRound(MI); |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 3387 | case TargetOpcode::G_INTRINSIC_ROUNDEVEN: { |
| 3388 | // Since round even is the assumed rounding mode for unconstrained FP |
| 3389 | // operations, rint and roundeven are the same operation. |
| 3390 | changeOpcode(MI, TargetOpcode::G_FRINT); |
| 3391 | return Legalized; |
| 3392 | } |
Daniel Sanders | aef1dfc | 2017-11-30 20:11:42 +0000 | [diff] [blame] | 3393 | case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3394 | auto [OldValRes, SuccessRes, Addr, CmpVal, NewVal] = MI.getFirst5Regs(); |
Daniel Sanders | aef1dfc | 2017-11-30 20:11:42 +0000 | [diff] [blame] | 3395 | MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal, |
| 3396 | **MI.memoperands_begin()); |
| 3397 | MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal); |
| 3398 | MI.eraseFromParent(); |
| 3399 | return Legalized; |
| 3400 | } |
Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 3401 | case TargetOpcode::G_LOAD: |
| 3402 | case TargetOpcode::G_SEXTLOAD: |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3403 | case TargetOpcode::G_ZEXTLOAD: |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3404 | return lowerLoad(cast<GAnyLoad>(MI)); |
Matt Arsenault | 54615ec | 2020-07-31 10:09:00 -0400 | [diff] [blame] | 3405 | case TargetOpcode::G_STORE: |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 3406 | return lowerStore(cast<GStore>(MI)); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 3407 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: |
| 3408 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: |
| 3409 | case TargetOpcode::G_CTLZ: |
| 3410 | case TargetOpcode::G_CTTZ: |
| 3411 | case TargetOpcode::G_CTPOP: |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3412 | return lowerBitCount(MI); |
Petar Avramovic | bd39569 | 2019-02-26 17:22:42 +0000 | [diff] [blame] | 3413 | case G_UADDO: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3414 | auto [Res, CarryOut, LHS, RHS] = MI.getFirst4Regs(); |
Petar Avramovic | bd39569 | 2019-02-26 17:22:42 +0000 | [diff] [blame] | 3415 | |
| 3416 | MIRBuilder.buildAdd(Res, LHS, RHS); |
| 3417 | MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS); |
| 3418 | |
| 3419 | MI.eraseFromParent(); |
| 3420 | return Legalized; |
| 3421 | } |
Petar Avramovic | b8276f2 | 2018-12-17 12:31:07 +0000 | [diff] [blame] | 3422 | case G_UADDE: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3423 | auto [Res, CarryOut, LHS, RHS, CarryIn] = MI.getFirst5Regs(); |
Matt Arsenault | 6fc0d00 | 2020-02-26 17:21:10 -0500 | [diff] [blame] | 3424 | LLT Ty = MRI.getType(Res); |
Petar Avramovic | b8276f2 | 2018-12-17 12:31:07 +0000 | [diff] [blame] | 3425 | |
Matt Arsenault | c7e8d8b | 2020-02-26 17:18:43 -0500 | [diff] [blame] | 3426 | auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS); |
| 3427 | auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn); |
Petar Avramovic | b8276f2 | 2018-12-17 12:31:07 +0000 | [diff] [blame] | 3428 | MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn); |
| 3429 | MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS); |
| 3430 | |
| 3431 | MI.eraseFromParent(); |
| 3432 | return Legalized; |
| 3433 | } |
Petar Avramovic | 7cecadb | 2019-01-28 12:10:17 +0000 | [diff] [blame] | 3434 | case G_USUBO: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3435 | auto [Res, BorrowOut, LHS, RHS] = MI.getFirst4Regs(); |
Petar Avramovic | 7cecadb | 2019-01-28 12:10:17 +0000 | [diff] [blame] | 3436 | |
| 3437 | MIRBuilder.buildSub(Res, LHS, RHS); |
| 3438 | MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS); |
| 3439 | |
| 3440 | MI.eraseFromParent(); |
| 3441 | return Legalized; |
| 3442 | } |
| 3443 | case G_USUBE: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3444 | auto [Res, BorrowOut, LHS, RHS, BorrowIn] = MI.getFirst5Regs(); |
Matt Arsenault | 6fc0d00 | 2020-02-26 17:21:10 -0500 | [diff] [blame] | 3445 | const LLT CondTy = MRI.getType(BorrowOut); |
| 3446 | const LLT Ty = MRI.getType(Res); |
Petar Avramovic | 7cecadb | 2019-01-28 12:10:17 +0000 | [diff] [blame] | 3447 | |
Matt Arsenault | c7e8d8b | 2020-02-26 17:18:43 -0500 | [diff] [blame] | 3448 | auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS); |
| 3449 | auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn); |
Petar Avramovic | 7cecadb | 2019-01-28 12:10:17 +0000 | [diff] [blame] | 3450 | MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn); |
Matt Arsenault | c7e8d8b | 2020-02-26 17:18:43 -0500 | [diff] [blame] | 3451 | |
Matt Arsenault | 6fc0d00 | 2020-02-26 17:21:10 -0500 | [diff] [blame] | 3452 | auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS); |
| 3453 | auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS); |
Petar Avramovic | 7cecadb | 2019-01-28 12:10:17 +0000 | [diff] [blame] | 3454 | MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS); |
| 3455 | |
| 3456 | MI.eraseFromParent(); |
| 3457 | return Legalized; |
| 3458 | } |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 3459 | case G_UITOFP: |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3460 | return lowerUITOFP(MI); |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 3461 | case G_SITOFP: |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3462 | return lowerSITOFP(MI); |
Petar Avramovic | 6412b56 | 2019-08-30 05:44:02 +0000 | [diff] [blame] | 3463 | case G_FPTOUI: |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3464 | return lowerFPTOUI(MI); |
Matt Arsenault | ea95668 | 2020-01-04 17:09:48 -0500 | [diff] [blame] | 3465 | case G_FPTOSI: |
| 3466 | return lowerFPTOSI(MI); |
Matt Arsenault | bfbfa18 | 2020-01-18 10:08:11 -0500 | [diff] [blame] | 3467 | case G_FPTRUNC: |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3468 | return lowerFPTRUNC(MI); |
Matt Arsenault | 7cd8a02 | 2020-07-17 11:01:15 -0400 | [diff] [blame] | 3469 | case G_FPOWI: |
| 3470 | return lowerFPOWI(MI); |
Matt Arsenault | 6f74f55 | 2019-07-01 17:18:03 +0000 | [diff] [blame] | 3471 | case G_SMIN: |
| 3472 | case G_SMAX: |
| 3473 | case G_UMIN: |
| 3474 | case G_UMAX: |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3475 | return lowerMinMax(MI); |
Matt Arsenault | b1843e1 | 2019-07-09 23:34:29 +0000 | [diff] [blame] | 3476 | case G_FCOPYSIGN: |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 3477 | return lowerFCopySign(MI); |
Matt Arsenault | 6ce1b4f | 2019-07-10 16:31:19 +0000 | [diff] [blame] | 3478 | case G_FMINNUM: |
| 3479 | case G_FMAXNUM: |
| 3480 | return lowerFMinNumMaxNum(MI); |
Matt Arsenault | 6999960 | 2020-03-29 15:51:54 -0400 | [diff] [blame] | 3481 | case G_MERGE_VALUES: |
| 3482 | return lowerMergeValues(MI); |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 3483 | case G_UNMERGE_VALUES: |
| 3484 | return lowerUnmergeValues(MI); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 3485 | case TargetOpcode::G_SEXT_INREG: { |
| 3486 | assert(MI.getOperand(2).isImm() && "Expected immediate"); |
| 3487 | int64_t SizeInBits = MI.getOperand(2).getImm(); |
| 3488 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3489 | auto [DstReg, SrcReg] = MI.getFirst2Regs(); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 3490 | LLT DstTy = MRI.getType(DstReg); |
| 3491 | Register TmpRes = MRI.createGenericVirtualRegister(DstTy); |
| 3492 | |
| 3493 | auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 3494 | MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0)); |
| 3495 | MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0)); |
Daniel Sanders | e9a57c2 | 2019-08-09 21:11:20 +0000 | [diff] [blame] | 3496 | MI.eraseFromParent(); |
| 3497 | return Legalized; |
| 3498 | } |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 3499 | case G_EXTRACT_VECTOR_ELT: |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 3500 | case G_INSERT_VECTOR_ELT: |
| 3501 | return lowerExtractInsertVectorElt(MI); |
Matt Arsenault | 690645b | 2019-08-13 16:09:07 +0000 | [diff] [blame] | 3502 | case G_SHUFFLE_VECTOR: |
| 3503 | return lowerShuffleVector(MI); |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 3504 | case G_DYN_STACKALLOC: |
| 3505 | return lowerDynStackAlloc(MI); |
Matt Arsenault | a5b9c75 | 2019-10-06 01:37:35 +0000 | [diff] [blame] | 3506 | case G_EXTRACT: |
| 3507 | return lowerExtract(MI); |
Matt Arsenault | 4bcdcad | 2019-10-07 19:13:27 +0000 | [diff] [blame] | 3508 | case G_INSERT: |
| 3509 | return lowerInsert(MI); |
Petar Avramovic | 94a24e7 | 2019-12-30 11:13:22 +0100 | [diff] [blame] | 3510 | case G_BSWAP: |
| 3511 | return lowerBswap(MI); |
Petar Avramovic | 98f72a5 | 2019-12-30 18:06:29 +0100 | [diff] [blame] | 3512 | case G_BITREVERSE: |
| 3513 | return lowerBitreverse(MI); |
Matt Arsenault | 0ea3c72 | 2019-12-27 19:26:51 -0500 | [diff] [blame] | 3514 | case G_READ_REGISTER: |
Matt Arsenault | c5c1bb3 | 2020-01-12 13:29:44 -0500 | [diff] [blame] | 3515 | case G_WRITE_REGISTER: |
| 3516 | return lowerReadWriteRegister(MI); |
Jay Foad | b35833b | 2020-07-12 14:18:45 -0400 | [diff] [blame] | 3517 | case G_UADDSAT: |
| 3518 | case G_USUBSAT: { |
| 3519 | // Try to make a reasonable guess about which lowering strategy to use. The |
| 3520 | // target can override this with custom lowering and calling the |
| 3521 | // implementation functions. |
| 3522 | LLT Ty = MRI.getType(MI.getOperand(0).getReg()); |
| 3523 | if (LI.isLegalOrCustom({G_UMIN, Ty})) |
| 3524 | return lowerAddSubSatToMinMax(MI); |
| 3525 | return lowerAddSubSatToAddoSubo(MI); |
| 3526 | } |
| 3527 | case G_SADDSAT: |
| 3528 | case G_SSUBSAT: { |
| 3529 | LLT Ty = MRI.getType(MI.getOperand(0).getReg()); |
| 3530 | |
| 3531 | // FIXME: It would probably make more sense to see if G_SADDO is preferred, |
| 3532 | // since it's a shorter expansion. However, we would need to figure out the |
| 3533 | // preferred boolean type for the carry out for the query. |
| 3534 | if (LI.isLegalOrCustom({G_SMIN, Ty}) && LI.isLegalOrCustom({G_SMAX, Ty})) |
| 3535 | return lowerAddSubSatToMinMax(MI); |
| 3536 | return lowerAddSubSatToAddoSubo(MI); |
| 3537 | } |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 3538 | case G_SSHLSAT: |
| 3539 | case G_USHLSAT: |
| 3540 | return lowerShlSat(MI); |
Mirko Brkusanin | 35ef4c9 | 2021-06-03 18:09:45 +0200 | [diff] [blame] | 3541 | case G_ABS: |
| 3542 | return lowerAbsToAddXor(MI); |
Amara Emerson | 0823219 | 2020-09-26 10:02:39 -0700 | [diff] [blame] | 3543 | case G_SELECT: |
| 3544 | return lowerSelect(MI); |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 3545 | case G_IS_FPCLASS: |
| 3546 | return lowerISFPCLASS(MI); |
Christudasan Devadasan | 4c6ab48 | 2021-03-10 18:03:10 +0530 | [diff] [blame] | 3547 | case G_SDIVREM: |
| 3548 | case G_UDIVREM: |
| 3549 | return lowerDIVREM(MI); |
Matt Arsenault | b24436a | 2020-03-19 22:48:13 -0400 | [diff] [blame] | 3550 | case G_FSHL: |
| 3551 | case G_FSHR: |
| 3552 | return lowerFunnelShift(MI); |
Amara Emerson | f5e9be6 | 2021-03-26 15:27:15 -0700 | [diff] [blame] | 3553 | case G_ROTL: |
| 3554 | case G_ROTR: |
| 3555 | return lowerRotate(MI); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 3556 | case G_MEMSET: |
| 3557 | case G_MEMCPY: |
| 3558 | case G_MEMMOVE: |
| 3559 | return lowerMemCpyFamily(MI); |
| 3560 | case G_MEMCPY_INLINE: |
| 3561 | return lowerMemcpyInline(MI); |
Amara Emerson | 95ac3d1 | 2021-08-18 00:19:58 -0700 | [diff] [blame] | 3562 | GISEL_VECREDUCE_CASES_NONSEQ |
| 3563 | return lowerVectorReduction(MI); |
Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 3564 | } |
| 3565 | } |
| 3566 | |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 3567 | Align LegalizerHelper::getStackTemporaryAlignment(LLT Ty, |
| 3568 | Align MinAlign) const { |
| 3569 | // FIXME: We're missing a way to go back from LLT to llvm::Type to query the |
| 3570 | // datalayout for the preferred alignment. Also there should be a target hook |
| 3571 | // for this to allow targets to reduce the alignment and ignore the |
| 3572 | // datalayout. e.g. AMDGPU should always use a 4-byte alignment, regardless of |
| 3573 | // the type. |
| 3574 | return std::max(Align(PowerOf2Ceil(Ty.getSizeInBytes())), MinAlign); |
| 3575 | } |
| 3576 | |
| 3577 | MachineInstrBuilder |
| 3578 | LegalizerHelper::createStackTemporary(TypeSize Bytes, Align Alignment, |
| 3579 | MachinePointerInfo &PtrInfo) { |
| 3580 | MachineFunction &MF = MIRBuilder.getMF(); |
| 3581 | const DataLayout &DL = MIRBuilder.getDataLayout(); |
| 3582 | int FrameIdx = MF.getFrameInfo().CreateStackObject(Bytes, Alignment, false); |
| 3583 | |
| 3584 | unsigned AddrSpace = DL.getAllocaAddrSpace(); |
| 3585 | LLT FramePtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace)); |
| 3586 | |
| 3587 | PtrInfo = MachinePointerInfo::getFixedStack(MF, FrameIdx); |
| 3588 | return MIRBuilder.buildFrameIndex(FramePtrTy, FrameIdx); |
| 3589 | } |
| 3590 | |
| 3591 | static Register clampDynamicVectorIndex(MachineIRBuilder &B, Register IdxReg, |
| 3592 | LLT VecTy) { |
| 3593 | int64_t IdxVal; |
| 3594 | if (mi_match(IdxReg, *B.getMRI(), m_ICst(IdxVal))) |
| 3595 | return IdxReg; |
| 3596 | |
| 3597 | LLT IdxTy = B.getMRI()->getType(IdxReg); |
| 3598 | unsigned NElts = VecTy.getNumElements(); |
| 3599 | if (isPowerOf2_32(NElts)) { |
| 3600 | APInt Imm = APInt::getLowBitsSet(IdxTy.getSizeInBits(), Log2_32(NElts)); |
| 3601 | return B.buildAnd(IdxTy, IdxReg, B.buildConstant(IdxTy, Imm)).getReg(0); |
| 3602 | } |
| 3603 | |
| 3604 | return B.buildUMin(IdxTy, IdxReg, B.buildConstant(IdxTy, NElts - 1)) |
| 3605 | .getReg(0); |
| 3606 | } |
| 3607 | |
| 3608 | Register LegalizerHelper::getVectorElementPointer(Register VecPtr, LLT VecTy, |
| 3609 | Register Index) { |
| 3610 | LLT EltTy = VecTy.getElementType(); |
| 3611 | |
| 3612 | // Calculate the element offset and add it to the pointer. |
| 3613 | unsigned EltSize = EltTy.getSizeInBits() / 8; // FIXME: should be ABI size. |
| 3614 | assert(EltSize * 8 == EltTy.getSizeInBits() && |
| 3615 | "Converting bits to bytes lost precision"); |
| 3616 | |
| 3617 | Index = clampDynamicVectorIndex(MIRBuilder, Index, VecTy); |
| 3618 | |
| 3619 | LLT IdxTy = MRI.getType(Index); |
| 3620 | auto Mul = MIRBuilder.buildMul(IdxTy, Index, |
| 3621 | MIRBuilder.buildConstant(IdxTy, EltSize)); |
| 3622 | |
| 3623 | LLT PtrTy = MRI.getType(VecPtr); |
| 3624 | return MIRBuilder.buildPtrAdd(PtrTy, VecPtr, Mul).getReg(0); |
| 3625 | } |
| 3626 | |
Fangrui Song | ea2d4c5 | 2021-12-24 00:55:54 -0800 | [diff] [blame] | 3627 | #ifndef NDEBUG |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3628 | /// Check that all vector operands have same number of elements. Other operands |
| 3629 | /// should be listed in NonVecOp. |
| 3630 | static bool hasSameNumEltsOnAllVectorOperands( |
| 3631 | GenericMachineInstr &MI, MachineRegisterInfo &MRI, |
| 3632 | std::initializer_list<unsigned> NonVecOpIndices) { |
| 3633 | if (MI.getNumMemOperands() != 0) |
| 3634 | return false; |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 3635 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3636 | LLT VecTy = MRI.getType(MI.getReg(0)); |
| 3637 | if (!VecTy.isVector()) |
| 3638 | return false; |
| 3639 | unsigned NumElts = VecTy.getNumElements(); |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 3640 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3641 | for (unsigned OpIdx = 1; OpIdx < MI.getNumOperands(); ++OpIdx) { |
| 3642 | MachineOperand &Op = MI.getOperand(OpIdx); |
| 3643 | if (!Op.isReg()) { |
| 3644 | if (!is_contained(NonVecOpIndices, OpIdx)) |
| 3645 | return false; |
| 3646 | continue; |
| 3647 | } |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 3648 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3649 | LLT Ty = MRI.getType(Op.getReg()); |
| 3650 | if (!Ty.isVector()) { |
| 3651 | if (!is_contained(NonVecOpIndices, OpIdx)) |
| 3652 | return false; |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3653 | continue; |
| 3654 | } |
| 3655 | |
| 3656 | if (Ty.getNumElements() != NumElts) |
| 3657 | return false; |
| 3658 | } |
| 3659 | |
| 3660 | return true; |
| 3661 | } |
Fangrui Song | ea2d4c5 | 2021-12-24 00:55:54 -0800 | [diff] [blame] | 3662 | #endif |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3663 | |
| 3664 | /// Fill \p DstOps with DstOps that have same number of elements combined as |
| 3665 | /// the Ty. These DstOps have either scalar type when \p NumElts = 1 or are |
| 3666 | /// vectors with \p NumElts elements. When Ty.getNumElements() is not multiple |
| 3667 | /// of \p NumElts last DstOp (leftover) has fewer then \p NumElts elements. |
| 3668 | static void makeDstOps(SmallVectorImpl<DstOp> &DstOps, LLT Ty, |
| 3669 | unsigned NumElts) { |
| 3670 | LLT LeftoverTy; |
| 3671 | assert(Ty.isVector() && "Expected vector type"); |
| 3672 | LLT EltTy = Ty.getElementType(); |
| 3673 | LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy); |
| 3674 | int NumParts, NumLeftover; |
| 3675 | std::tie(NumParts, NumLeftover) = |
| 3676 | getNarrowTypeBreakDown(Ty, NarrowTy, LeftoverTy); |
| 3677 | |
| 3678 | assert(NumParts > 0 && "Error in getNarrowTypeBreakDown"); |
| 3679 | for (int i = 0; i < NumParts; ++i) { |
| 3680 | DstOps.push_back(NarrowTy); |
| 3681 | } |
| 3682 | |
| 3683 | if (LeftoverTy.isValid()) { |
| 3684 | assert(NumLeftover == 1 && "expected exactly one leftover"); |
| 3685 | DstOps.push_back(LeftoverTy); |
| 3686 | } |
| 3687 | } |
| 3688 | |
| 3689 | /// Operand \p Op is used on \p N sub-instructions. Fill \p Ops with \p N SrcOps |
| 3690 | /// made from \p Op depending on operand type. |
| 3691 | static void broadcastSrcOp(SmallVectorImpl<SrcOp> &Ops, unsigned N, |
| 3692 | MachineOperand &Op) { |
| 3693 | for (unsigned i = 0; i < N; ++i) { |
| 3694 | if (Op.isReg()) |
| 3695 | Ops.push_back(Op.getReg()); |
| 3696 | else if (Op.isImm()) |
| 3697 | Ops.push_back(Op.getImm()); |
| 3698 | else if (Op.isPredicate()) |
| 3699 | Ops.push_back(static_cast<CmpInst::Predicate>(Op.getPredicate())); |
| 3700 | else |
| 3701 | llvm_unreachable("Unsupported type"); |
| 3702 | } |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 3703 | } |
| 3704 | |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3705 | // Handle splitting vector operations which need to have the same number of |
| 3706 | // elements in each type index, but each type index may have a different element |
| 3707 | // type. |
| 3708 | // |
| 3709 | // e.g. <4 x s64> = G_SHL <4 x s64>, <4 x s32> -> |
| 3710 | // <2 x s64> = G_SHL <2 x s64>, <2 x s32> |
| 3711 | // <2 x s64> = G_SHL <2 x s64>, <2 x s32> |
| 3712 | // |
| 3713 | // Also handles some irregular breakdown cases, e.g. |
| 3714 | // e.g. <3 x s64> = G_SHL <3 x s64>, <3 x s32> -> |
| 3715 | // <2 x s64> = G_SHL <2 x s64>, <2 x s32> |
| 3716 | // s64 = G_SHL s64, s32 |
| 3717 | LegalizerHelper::LegalizeResult |
| 3718 | LegalizerHelper::fewerElementsVectorMultiEltType( |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3719 | GenericMachineInstr &MI, unsigned NumElts, |
| 3720 | std::initializer_list<unsigned> NonVecOpIndices) { |
| 3721 | assert(hasSameNumEltsOnAllVectorOperands(MI, MRI, NonVecOpIndices) && |
| 3722 | "Non-compatible opcode or not specified non-vector operands"); |
| 3723 | unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements(); |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3724 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3725 | unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs(); |
| 3726 | unsigned NumDefs = MI.getNumDefs(); |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3727 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3728 | // Create DstOps (sub-vectors with NumElts elts + Leftover) for each output. |
| 3729 | // Build instructions with DstOps to use instruction found by CSE directly. |
| 3730 | // CSE copies found instruction into given vreg when building with vreg dest. |
| 3731 | SmallVector<SmallVector<DstOp, 8>, 2> OutputOpsPieces(NumDefs); |
| 3732 | // Output registers will be taken from created instructions. |
| 3733 | SmallVector<SmallVector<Register, 8>, 2> OutputRegs(NumDefs); |
| 3734 | for (unsigned i = 0; i < NumDefs; ++i) { |
| 3735 | makeDstOps(OutputOpsPieces[i], MRI.getType(MI.getReg(i)), NumElts); |
| 3736 | } |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3737 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3738 | // Split vector input operands into sub-vectors with NumElts elts + Leftover. |
| 3739 | // Operands listed in NonVecOpIndices will be used as is without splitting; |
| 3740 | // examples: compare predicate in icmp and fcmp (op 1), vector select with i1 |
| 3741 | // scalar condition (op 1), immediate in sext_inreg (op 2). |
| 3742 | SmallVector<SmallVector<SrcOp, 8>, 3> InputOpsPieces(NumInputs); |
| 3743 | for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands(); |
| 3744 | ++UseIdx, ++UseNo) { |
| 3745 | if (is_contained(NonVecOpIndices, UseIdx)) { |
| 3746 | broadcastSrcOp(InputOpsPieces[UseNo], OutputOpsPieces[0].size(), |
| 3747 | MI.getOperand(UseIdx)); |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3748 | } else { |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3749 | SmallVector<Register, 8> SplitPieces; |
| 3750 | extractVectorParts(MI.getReg(UseIdx), NumElts, SplitPieces); |
| 3751 | for (auto Reg : SplitPieces) |
| 3752 | InputOpsPieces[UseNo].push_back(Reg); |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3753 | } |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3754 | } |
| 3755 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3756 | unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0; |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3757 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3758 | // Take i-th piece of each input operand split and build sub-vector/scalar |
| 3759 | // instruction. Set i-th DstOp(s) from OutputOpsPieces as destination(s). |
| 3760 | for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) { |
| 3761 | SmallVector<DstOp, 2> Defs; |
| 3762 | for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo) |
| 3763 | Defs.push_back(OutputOpsPieces[DstNo][i]); |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3764 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3765 | SmallVector<SrcOp, 3> Uses; |
| 3766 | for (unsigned InputNo = 0; InputNo < NumInputs; ++InputNo) |
| 3767 | Uses.push_back(InputOpsPieces[InputNo][i]); |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 3768 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3769 | auto I = MIRBuilder.buildInstr(MI.getOpcode(), Defs, Uses, MI.getFlags()); |
| 3770 | for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo) |
| 3771 | OutputRegs[DstNo].push_back(I.getReg(DstNo)); |
| 3772 | } |
Matt Arsenault | ca67634 | 2019-01-25 02:36:32 +0000 | [diff] [blame] | 3773 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3774 | // Merge small outputs into MI's output for each def operand. |
| 3775 | if (NumLeftovers) { |
| 3776 | for (unsigned i = 0; i < NumDefs; ++i) |
| 3777 | mergeMixedSubvectors(MI.getReg(i), OutputRegs[i]); |
Matt Arsenault | cbaada6 | 2019-02-02 23:29:55 +0000 | [diff] [blame] | 3778 | } else { |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3779 | for (unsigned i = 0; i < NumDefs; ++i) |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 3780 | MIRBuilder.buildMergeLikeInstr(MI.getReg(i), OutputRegs[i]); |
Matt Arsenault | ca67634 | 2019-01-25 02:36:32 +0000 | [diff] [blame] | 3781 | } |
| 3782 | |
Matt Arsenault | 1b1e685 | 2019-01-25 02:59:34 +0000 | [diff] [blame] | 3783 | MI.eraseFromParent(); |
| 3784 | return Legalized; |
| 3785 | } |
| 3786 | |
| 3787 | LegalizerHelper::LegalizeResult |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3788 | LegalizerHelper::fewerElementsVectorPhi(GenericMachineInstr &MI, |
| 3789 | unsigned NumElts) { |
| 3790 | unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements(); |
Matt Arsenault | 1b1e685 | 2019-01-25 02:59:34 +0000 | [diff] [blame] | 3791 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3792 | unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs(); |
| 3793 | unsigned NumDefs = MI.getNumDefs(); |
Matt Arsenault | 1b1e685 | 2019-01-25 02:59:34 +0000 | [diff] [blame] | 3794 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3795 | SmallVector<DstOp, 8> OutputOpsPieces; |
| 3796 | SmallVector<Register, 8> OutputRegs; |
| 3797 | makeDstOps(OutputOpsPieces, MRI.getType(MI.getReg(0)), NumElts); |
Matt Arsenault | 1b1e685 | 2019-01-25 02:59:34 +0000 | [diff] [blame] | 3798 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3799 | // Instructions that perform register split will be inserted in basic block |
| 3800 | // where register is defined (basic block is in the next operand). |
| 3801 | SmallVector<SmallVector<Register, 8>, 3> InputOpsPieces(NumInputs / 2); |
| 3802 | for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands(); |
| 3803 | UseIdx += 2, ++UseNo) { |
| 3804 | MachineBasicBlock &OpMBB = *MI.getOperand(UseIdx + 1).getMBB(); |
Amara Emerson | 53445f5 | 2022-11-13 01:43:04 -0800 | [diff] [blame] | 3805 | MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward()); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3806 | extractVectorParts(MI.getReg(UseIdx), NumElts, InputOpsPieces[UseNo]); |
| 3807 | } |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 3808 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3809 | // Build PHIs with fewer elements. |
| 3810 | unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0; |
| 3811 | MIRBuilder.setInsertPt(*MI.getParent(), MI); |
| 3812 | for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) { |
| 3813 | auto Phi = MIRBuilder.buildInstr(TargetOpcode::G_PHI); |
| 3814 | Phi.addDef( |
| 3815 | MRI.createGenericVirtualRegister(OutputOpsPieces[i].getLLTTy(MRI))); |
| 3816 | OutputRegs.push_back(Phi.getReg(0)); |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 3817 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3818 | for (unsigned j = 0; j < NumInputs / 2; ++j) { |
| 3819 | Phi.addUse(InputOpsPieces[j][i]); |
| 3820 | Phi.add(MI.getOperand(1 + j * 2 + 1)); |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 3821 | } |
| 3822 | } |
| 3823 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3824 | // Merge small outputs into MI's def. |
| 3825 | if (NumLeftovers) { |
| 3826 | mergeMixedSubvectors(MI.getReg(0), OutputRegs); |
| 3827 | } else { |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 3828 | MIRBuilder.buildMergeLikeInstr(MI.getReg(0), OutputRegs); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3829 | } |
| 3830 | |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 3831 | MI.eraseFromParent(); |
| 3832 | return Legalized; |
| 3833 | } |
| 3834 | |
| 3835 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 28215ca | 2019-08-13 16:26:28 +0000 | [diff] [blame] | 3836 | LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI, |
| 3837 | unsigned TypeIdx, |
| 3838 | LLT NarrowTy) { |
Matt Arsenault | 28215ca | 2019-08-13 16:26:28 +0000 | [diff] [blame] | 3839 | const int NumDst = MI.getNumOperands() - 1; |
| 3840 | const Register SrcReg = MI.getOperand(NumDst).getReg(); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3841 | LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); |
Matt Arsenault | 28215ca | 2019-08-13 16:26:28 +0000 | [diff] [blame] | 3842 | LLT SrcTy = MRI.getType(SrcReg); |
| 3843 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3844 | if (TypeIdx != 1 || NarrowTy == DstTy) |
Matt Arsenault | 28215ca | 2019-08-13 16:26:28 +0000 | [diff] [blame] | 3845 | return UnableToLegalize; |
| 3846 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3847 | // Requires compatible types. Otherwise SrcReg should have been defined by |
| 3848 | // merge-like instruction that would get artifact combined. Most likely |
| 3849 | // instruction that defines SrcReg has to perform more/fewer elements |
| 3850 | // legalization compatible with NarrowTy. |
| 3851 | assert(SrcTy.isVector() && NarrowTy.isVector() && "Expected vector types"); |
| 3852 | assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); |
Matt Arsenault | 28215ca | 2019-08-13 16:26:28 +0000 | [diff] [blame] | 3853 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3854 | if ((SrcTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) || |
| 3855 | (NarrowTy.getSizeInBits() % DstTy.getSizeInBits() != 0)) |
| 3856 | return UnableToLegalize; |
| 3857 | |
| 3858 | // This is most likely DstTy (smaller then register size) packed in SrcTy |
| 3859 | // (larger then register size) and since unmerge was not combined it will be |
| 3860 | // lowered to bit sequence extracts from register. Unpack SrcTy to NarrowTy |
| 3861 | // (register size) pieces first. Then unpack each of NarrowTy pieces to DstTy. |
| 3862 | |
| 3863 | // %1:_(DstTy), %2, %3, %4 = G_UNMERGE_VALUES %0:_(SrcTy) |
| 3864 | // |
| 3865 | // %5:_(NarrowTy), %6 = G_UNMERGE_VALUES %0:_(SrcTy) - reg sequence |
| 3866 | // %1:_(DstTy), %2 = G_UNMERGE_VALUES %5:_(NarrowTy) - sequence of bits in reg |
| 3867 | // %3:_(DstTy), %4 = G_UNMERGE_VALUES %6:_(NarrowTy) |
| 3868 | auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, SrcReg); |
Matt Arsenault | 28215ca | 2019-08-13 16:26:28 +0000 | [diff] [blame] | 3869 | const int NumUnmerge = Unmerge->getNumOperands() - 1; |
| 3870 | const int PartsPerUnmerge = NumDst / NumUnmerge; |
| 3871 | |
| 3872 | for (int I = 0; I != NumUnmerge; ++I) { |
| 3873 | auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES); |
| 3874 | |
| 3875 | for (int J = 0; J != PartsPerUnmerge; ++J) |
| 3876 | MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg()); |
| 3877 | MIB.addUse(Unmerge.getReg(I)); |
| 3878 | } |
| 3879 | |
| 3880 | MI.eraseFromParent(); |
| 3881 | return Legalized; |
| 3882 | } |
| 3883 | |
Pushpinder Singh | d0e5422 | 2021-03-09 06:10:00 +0000 | [diff] [blame] | 3884 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 901e331 | 2020-08-03 18:37:29 -0400 | [diff] [blame] | 3885 | LegalizerHelper::fewerElementsVectorMerge(MachineInstr &MI, unsigned TypeIdx, |
| 3886 | LLT NarrowTy) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3887 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3888 | // Requires compatible types. Otherwise user of DstReg did not perform unmerge |
| 3889 | // that should have been artifact combined. Most likely instruction that uses |
| 3890 | // DstReg has to do more/fewer elements legalization compatible with NarrowTy. |
| 3891 | assert(DstTy.isVector() && NarrowTy.isVector() && "Expected vector types"); |
| 3892 | assert((DstTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); |
| 3893 | if (NarrowTy == SrcTy) |
| 3894 | return UnableToLegalize; |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 3895 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3896 | // This attempts to lower part of LCMTy merge/unmerge sequence. Intended use |
| 3897 | // is for old mir tests. Since the changes to more/fewer elements it should no |
| 3898 | // longer be possible to generate MIR like this when starting from llvm-ir |
| 3899 | // because LCMTy approach was replaced with merge/unmerge to vector elements. |
| 3900 | if (TypeIdx == 1) { |
| 3901 | assert(SrcTy.isVector() && "Expected vector types"); |
| 3902 | assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type"); |
| 3903 | if ((DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) || |
| 3904 | (NarrowTy.getNumElements() >= SrcTy.getNumElements())) |
| 3905 | return UnableToLegalize; |
| 3906 | // %2:_(DstTy) = G_CONCAT_VECTORS %0:_(SrcTy), %1:_(SrcTy) |
| 3907 | // |
| 3908 | // %3:_(EltTy), %4, %5 = G_UNMERGE_VALUES %0:_(SrcTy) |
| 3909 | // %6:_(EltTy), %7, %8 = G_UNMERGE_VALUES %1:_(SrcTy) |
| 3910 | // %9:_(NarrowTy) = G_BUILD_VECTOR %3:_(EltTy), %4 |
| 3911 | // %10:_(NarrowTy) = G_BUILD_VECTOR %5:_(EltTy), %6 |
| 3912 | // %11:_(NarrowTy) = G_BUILD_VECTOR %7:_(EltTy), %8 |
| 3913 | // %2:_(DstTy) = G_CONCAT_VECTORS %9:_(NarrowTy), %10, %11 |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 3914 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3915 | SmallVector<Register, 8> Elts; |
| 3916 | LLT EltTy = MRI.getType(MI.getOperand(1).getReg()).getScalarType(); |
| 3917 | for (unsigned i = 1; i < MI.getNumOperands(); ++i) { |
| 3918 | auto Unmerge = MIRBuilder.buildUnmerge(EltTy, MI.getOperand(i).getReg()); |
| 3919 | for (unsigned j = 0; j < Unmerge->getNumDefs(); ++j) |
| 3920 | Elts.push_back(Unmerge.getReg(j)); |
| 3921 | } |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 3922 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3923 | SmallVector<Register, 8> NarrowTyElts; |
| 3924 | unsigned NumNarrowTyElts = NarrowTy.getNumElements(); |
| 3925 | unsigned NumNarrowTyPieces = DstTy.getNumElements() / NumNarrowTyElts; |
| 3926 | for (unsigned i = 0, Offset = 0; i < NumNarrowTyPieces; |
| 3927 | ++i, Offset += NumNarrowTyElts) { |
| 3928 | ArrayRef<Register> Pieces(&Elts[Offset], NumNarrowTyElts); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 3929 | NarrowTyElts.push_back( |
| 3930 | MIRBuilder.buildMergeLikeInstr(NarrowTy, Pieces).getReg(0)); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3931 | } |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 3932 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 3933 | MIRBuilder.buildMergeLikeInstr(DstReg, NarrowTyElts); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3934 | MI.eraseFromParent(); |
| 3935 | return Legalized; |
| 3936 | } |
| 3937 | |
| 3938 | assert(TypeIdx == 0 && "Bad type index"); |
| 3939 | if ((NarrowTy.getSizeInBits() % SrcTy.getSizeInBits() != 0) || |
| 3940 | (DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0)) |
| 3941 | return UnableToLegalize; |
| 3942 | |
| 3943 | // This is most likely SrcTy (smaller then register size) packed in DstTy |
| 3944 | // (larger then register size) and since merge was not combined it will be |
| 3945 | // lowered to bit sequence packing into register. Merge SrcTy to NarrowTy |
| 3946 | // (register size) pieces first. Then merge each of NarrowTy pieces to DstTy. |
| 3947 | |
| 3948 | // %0:_(DstTy) = G_MERGE_VALUES %1:_(SrcTy), %2, %3, %4 |
| 3949 | // |
| 3950 | // %5:_(NarrowTy) = G_MERGE_VALUES %1:_(SrcTy), %2 - sequence of bits in reg |
| 3951 | // %6:_(NarrowTy) = G_MERGE_VALUES %3:_(SrcTy), %4 |
| 3952 | // %0:_(DstTy) = G_MERGE_VALUES %5:_(NarrowTy), %6 - reg sequence |
| 3953 | SmallVector<Register, 8> NarrowTyElts; |
| 3954 | unsigned NumParts = DstTy.getNumElements() / NarrowTy.getNumElements(); |
| 3955 | unsigned NumSrcElts = SrcTy.isVector() ? SrcTy.getNumElements() : 1; |
| 3956 | unsigned NumElts = NarrowTy.getNumElements() / NumSrcElts; |
| 3957 | for (unsigned i = 0; i < NumParts; ++i) { |
| 3958 | SmallVector<Register, 8> Sources; |
| 3959 | for (unsigned j = 0; j < NumElts; ++j) |
| 3960 | Sources.push_back(MI.getOperand(1 + i * NumElts + j).getReg()); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 3961 | NarrowTyElts.push_back( |
| 3962 | MIRBuilder.buildMergeLikeInstr(NarrowTy, Sources).getReg(0)); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 3963 | } |
| 3964 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 3965 | MIRBuilder.buildMergeLikeInstr(DstReg, NarrowTyElts); |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 3966 | MI.eraseFromParent(); |
| 3967 | return Legalized; |
| 3968 | } |
| 3969 | |
| 3970 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 5a15f66 | 2020-07-27 22:00:50 -0400 | [diff] [blame] | 3971 | LegalizerHelper::fewerElementsVectorExtractInsertVectorElt(MachineInstr &MI, |
| 3972 | unsigned TypeIdx, |
| 3973 | LLT NarrowVecTy) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 3974 | auto [DstReg, SrcVec] = MI.getFirst2Regs(); |
Matt Arsenault | 5a15f66 | 2020-07-27 22:00:50 -0400 | [diff] [blame] | 3975 | Register InsertVal; |
| 3976 | bool IsInsert = MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT; |
| 3977 | |
| 3978 | assert((IsInsert ? TypeIdx == 0 : TypeIdx == 1) && "not a vector type index"); |
| 3979 | if (IsInsert) |
| 3980 | InsertVal = MI.getOperand(2).getReg(); |
| 3981 | |
| 3982 | Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg(); |
Matt Arsenault | e002015 | 2020-07-27 09:58:17 -0400 | [diff] [blame] | 3983 | |
| 3984 | // TODO: Handle total scalarization case. |
| 3985 | if (!NarrowVecTy.isVector()) |
| 3986 | return UnableToLegalize; |
| 3987 | |
Matt Arsenault | e002015 | 2020-07-27 09:58:17 -0400 | [diff] [blame] | 3988 | LLT VecTy = MRI.getType(SrcVec); |
| 3989 | |
| 3990 | // If the index is a constant, we can really break this down as you would |
| 3991 | // expect, and index into the target size pieces. |
| 3992 | int64_t IdxVal; |
Petar Avramovic | d477a7c | 2021-09-17 11:21:55 +0200 | [diff] [blame] | 3993 | auto MaybeCst = getIConstantVRegValWithLookThrough(Idx, MRI); |
Amara Emerson | 59a4ee9 | 2021-05-26 23:28:44 -0700 | [diff] [blame] | 3994 | if (MaybeCst) { |
| 3995 | IdxVal = MaybeCst->Value.getSExtValue(); |
Matt Arsenault | e002015 | 2020-07-27 09:58:17 -0400 | [diff] [blame] | 3996 | // Avoid out of bounds indexing the pieces. |
| 3997 | if (IdxVal >= VecTy.getNumElements()) { |
| 3998 | MIRBuilder.buildUndef(DstReg); |
| 3999 | MI.eraseFromParent(); |
| 4000 | return Legalized; |
| 4001 | } |
| 4002 | |
| 4003 | SmallVector<Register, 8> VecParts; |
| 4004 | LLT GCDTy = extractGCDType(VecParts, VecTy, NarrowVecTy, SrcVec); |
| 4005 | |
| 4006 | // Build a sequence of NarrowTy pieces in VecParts for this operand. |
Matt Arsenault | 5a15f66 | 2020-07-27 22:00:50 -0400 | [diff] [blame] | 4007 | LLT LCMTy = buildLCMMergePieces(VecTy, NarrowVecTy, GCDTy, VecParts, |
| 4008 | TargetOpcode::G_ANYEXT); |
Matt Arsenault | e002015 | 2020-07-27 09:58:17 -0400 | [diff] [blame] | 4009 | |
| 4010 | unsigned NewNumElts = NarrowVecTy.getNumElements(); |
| 4011 | |
| 4012 | LLT IdxTy = MRI.getType(Idx); |
| 4013 | int64_t PartIdx = IdxVal / NewNumElts; |
| 4014 | auto NewIdx = |
| 4015 | MIRBuilder.buildConstant(IdxTy, IdxVal - NewNumElts * PartIdx); |
| 4016 | |
Matt Arsenault | 5a15f66 | 2020-07-27 22:00:50 -0400 | [diff] [blame] | 4017 | if (IsInsert) { |
| 4018 | LLT PartTy = MRI.getType(VecParts[PartIdx]); |
| 4019 | |
| 4020 | // Use the adjusted index to insert into one of the subvectors. |
| 4021 | auto InsertPart = MIRBuilder.buildInsertVectorElement( |
| 4022 | PartTy, VecParts[PartIdx], InsertVal, NewIdx); |
| 4023 | VecParts[PartIdx] = InsertPart.getReg(0); |
| 4024 | |
| 4025 | // Recombine the inserted subvector with the others to reform the result |
| 4026 | // vector. |
| 4027 | buildWidenedRemergeToDst(DstReg, LCMTy, VecParts); |
| 4028 | } else { |
| 4029 | MIRBuilder.buildExtractVectorElement(DstReg, VecParts[PartIdx], NewIdx); |
| 4030 | } |
| 4031 | |
Matt Arsenault | e002015 | 2020-07-27 09:58:17 -0400 | [diff] [blame] | 4032 | MI.eraseFromParent(); |
| 4033 | return Legalized; |
| 4034 | } |
| 4035 | |
Matt Arsenault | 5a15f66 | 2020-07-27 22:00:50 -0400 | [diff] [blame] | 4036 | // With a variable index, we can't perform the operation in a smaller type, so |
Matt Arsenault | e002015 | 2020-07-27 09:58:17 -0400 | [diff] [blame] | 4037 | // we're forced to expand this. |
| 4038 | // |
| 4039 | // TODO: We could emit a chain of compare/select to figure out which piece to |
| 4040 | // index. |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 4041 | return lowerExtractInsertVectorElt(MI); |
Matt Arsenault | e002015 | 2020-07-27 09:58:17 -0400 | [diff] [blame] | 4042 | } |
| 4043 | |
| 4044 | LegalizerHelper::LegalizeResult |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 4045 | LegalizerHelper::reduceLoadStoreWidth(GLoadStore &LdStMI, unsigned TypeIdx, |
Matt Arsenault | 7f09fd6 | 2019-02-05 00:26:12 +0000 | [diff] [blame] | 4046 | LLT NarrowTy) { |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4047 | // FIXME: Don't know how to handle secondary types yet. |
| 4048 | if (TypeIdx != 0) |
| 4049 | return UnableToLegalize; |
| 4050 | |
Matt Arsenault | cfca2a7 | 2019-01-27 22:36:24 +0000 | [diff] [blame] | 4051 | // This implementation doesn't work for atomics. Give up instead of doing |
| 4052 | // something invalid. |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 4053 | if (LdStMI.isAtomic()) |
Matt Arsenault | cfca2a7 | 2019-01-27 22:36:24 +0000 | [diff] [blame] | 4054 | return UnableToLegalize; |
| 4055 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 4056 | bool IsLoad = isa<GLoad>(LdStMI); |
| 4057 | Register ValReg = LdStMI.getReg(0); |
| 4058 | Register AddrReg = LdStMI.getPointerReg(); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4059 | LLT ValTy = MRI.getType(ValReg); |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4060 | |
Matt Arsenault | c0ad75e | 2020-02-13 15:08:59 -0500 | [diff] [blame] | 4061 | // FIXME: Do we need a distinct NarrowMemory legalize action? |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 4062 | if (ValTy.getSizeInBits() != 8 * LdStMI.getMemSize()) { |
Matt Arsenault | c0ad75e | 2020-02-13 15:08:59 -0500 | [diff] [blame] | 4063 | LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n"); |
| 4064 | return UnableToLegalize; |
| 4065 | } |
| 4066 | |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4067 | int NumParts = -1; |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 4068 | int NumLeftover = -1; |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4069 | LLT LeftoverTy; |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 4070 | SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs; |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4071 | if (IsLoad) { |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 4072 | std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4073 | } else { |
| 4074 | if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs, |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 4075 | NarrowLeftoverRegs)) { |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4076 | NumParts = NarrowRegs.size(); |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 4077 | NumLeftover = NarrowLeftoverRegs.size(); |
| 4078 | } |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4079 | } |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4080 | |
| 4081 | if (NumParts == -1) |
| 4082 | return UnableToLegalize; |
| 4083 | |
Matt Arsenault | 1ea182c | 2020-07-31 10:19:02 -0400 | [diff] [blame] | 4084 | LLT PtrTy = MRI.getType(AddrReg); |
| 4085 | const LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits()); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4086 | |
| 4087 | unsigned TotalSize = ValTy.getSizeInBits(); |
| 4088 | |
| 4089 | // Split the load/store into PartTy sized pieces starting at Offset. If this |
| 4090 | // is a load, return the new registers in ValRegs. For a store, each elements |
| 4091 | // of ValRegs should be PartTy. Returns the next offset that needs to be |
| 4092 | // handled. |
Sheng | 146c782 | 2022-02-07 19:04:27 -0500 | [diff] [blame] | 4093 | bool isBigEndian = MIRBuilder.getDataLayout().isBigEndian(); |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 4094 | auto MMO = LdStMI.getMMO(); |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 4095 | auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs, |
Sheng | 146c782 | 2022-02-07 19:04:27 -0500 | [diff] [blame] | 4096 | unsigned NumParts, unsigned Offset) -> unsigned { |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4097 | MachineFunction &MF = MIRBuilder.getMF(); |
| 4098 | unsigned PartSize = PartTy.getSizeInBits(); |
| 4099 | for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize; |
Sheng | 146c782 | 2022-02-07 19:04:27 -0500 | [diff] [blame] | 4100 | ++Idx) { |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4101 | unsigned ByteOffset = Offset / 8; |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 4102 | Register NewAddrReg; |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4103 | |
Daniel Sanders | e74c5b9 | 2019-11-01 13:18:00 -0700 | [diff] [blame] | 4104 | MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4105 | |
| 4106 | MachineMemOperand *NewMMO = |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 4107 | MF.getMachineMemOperand(&MMO, ByteOffset, PartTy); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4108 | |
| 4109 | if (IsLoad) { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 4110 | Register Dst = MRI.createGenericVirtualRegister(PartTy); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4111 | ValRegs.push_back(Dst); |
| 4112 | MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO); |
| 4113 | } else { |
| 4114 | MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO); |
| 4115 | } |
Sheng | 146c782 | 2022-02-07 19:04:27 -0500 | [diff] [blame] | 4116 | Offset = isBigEndian ? Offset - PartSize : Offset + PartSize; |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4117 | } |
| 4118 | |
| 4119 | return Offset; |
| 4120 | }; |
| 4121 | |
Sheng | 146c782 | 2022-02-07 19:04:27 -0500 | [diff] [blame] | 4122 | unsigned Offset = isBigEndian ? TotalSize - NarrowTy.getSizeInBits() : 0; |
| 4123 | unsigned HandledOffset = |
| 4124 | splitTypePieces(NarrowTy, NarrowRegs, NumParts, Offset); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4125 | |
| 4126 | // Handle the rest of the register if this isn't an even type breakdown. |
| 4127 | if (LeftoverTy.isValid()) |
Sheng | 146c782 | 2022-02-07 19:04:27 -0500 | [diff] [blame] | 4128 | splitTypePieces(LeftoverTy, NarrowLeftoverRegs, NumLeftover, HandledOffset); |
Matt Arsenault | c7bce73 | 2019-01-31 02:46:05 +0000 | [diff] [blame] | 4129 | |
| 4130 | if (IsLoad) { |
| 4131 | insertParts(ValReg, ValTy, NarrowTy, NarrowRegs, |
| 4132 | LeftoverTy, NarrowLeftoverRegs); |
| 4133 | } |
| 4134 | |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 4135 | LdStMI.eraseFromParent(); |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4136 | return Legalized; |
| 4137 | } |
| 4138 | |
| 4139 | LegalizerHelper::LegalizeResult |
Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 4140 | LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx, |
| 4141 | LLT NarrowTy) { |
Matt Arsenault | 1b1e685 | 2019-01-25 02:59:34 +0000 | [diff] [blame] | 4142 | using namespace TargetOpcode; |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4143 | GenericMachineInstr &GMI = cast<GenericMachineInstr>(MI); |
| 4144 | unsigned NumElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1; |
Volkan Keles | 574d737 | 2018-12-14 22:11:20 +0000 | [diff] [blame] | 4145 | |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4146 | switch (MI.getOpcode()) { |
| 4147 | case G_IMPLICIT_DEF: |
Matt Arsenault | ce8a1f7 | 2020-02-15 20:24:36 -0500 | [diff] [blame] | 4148 | case G_TRUNC: |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4149 | case G_AND: |
| 4150 | case G_OR: |
| 4151 | case G_XOR: |
| 4152 | case G_ADD: |
| 4153 | case G_SUB: |
| 4154 | case G_MUL: |
Matt Arsenault | 3e8bb7a | 2020-07-25 10:47:33 -0400 | [diff] [blame] | 4155 | case G_PTR_ADD: |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4156 | case G_SMULH: |
| 4157 | case G_UMULH: |
| 4158 | case G_FADD: |
| 4159 | case G_FMUL: |
| 4160 | case G_FSUB: |
| 4161 | case G_FNEG: |
| 4162 | case G_FABS: |
Matt Arsenault | 9dba67f | 2019-02-11 17:05:20 +0000 | [diff] [blame] | 4163 | case G_FCANONICALIZE: |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4164 | case G_FDIV: |
| 4165 | case G_FREM: |
| 4166 | case G_FMA: |
Matt Arsenault | cf10372 | 2019-09-06 20:49:10 +0000 | [diff] [blame] | 4167 | case G_FMAD: |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4168 | case G_FPOW: |
| 4169 | case G_FEXP: |
| 4170 | case G_FEXP2: |
| 4171 | case G_FLOG: |
| 4172 | case G_FLOG2: |
| 4173 | case G_FLOG10: |
Matt Arsenault | eece6ba | 2023-04-26 22:02:42 -0400 | [diff] [blame] | 4174 | case G_FLDEXP: |
Jessica Paquette | ba55767 | 2019-04-25 16:44:40 +0000 | [diff] [blame] | 4175 | case G_FNEARBYINT: |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4176 | case G_FCEIL: |
Jessica Paquette | ebdb021 | 2019-02-11 17:22:58 +0000 | [diff] [blame] | 4177 | case G_FFLOOR: |
Jessica Paquette | d5c69e0 | 2019-04-19 23:41:52 +0000 | [diff] [blame] | 4178 | case G_FRINT: |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4179 | case G_INTRINSIC_ROUND: |
Matt Arsenault | 0da582d | 2020-07-19 09:56:15 -0400 | [diff] [blame] | 4180 | case G_INTRINSIC_ROUNDEVEN: |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4181 | case G_INTRINSIC_TRUNC: |
Jessica Paquette | 7db82d7 | 2019-01-28 18:34:18 +0000 | [diff] [blame] | 4182 | case G_FCOS: |
| 4183 | case G_FSIN: |
Jessica Paquette | 22457f8 | 2019-01-30 21:03:52 +0000 | [diff] [blame] | 4184 | case G_FSQRT: |
Matt Arsenault | d1bfc8d | 2019-01-31 02:34:03 +0000 | [diff] [blame] | 4185 | case G_BSWAP: |
Matt Arsenault | 5ff310e | 2019-09-04 20:46:15 +0000 | [diff] [blame] | 4186 | case G_BITREVERSE: |
Amara Emerson | ae878da | 2019-04-10 23:06:08 +0000 | [diff] [blame] | 4187 | case G_SDIV: |
Matt Arsenault | d12f2a2 | 2020-01-04 13:24:09 -0500 | [diff] [blame] | 4188 | case G_UDIV: |
| 4189 | case G_SREM: |
| 4190 | case G_UREM: |
Christudasan Devadasan | 90d7840 | 2021-04-12 15:49:47 +0530 | [diff] [blame] | 4191 | case G_SDIVREM: |
| 4192 | case G_UDIVREM: |
Matt Arsenault | 0f3ba44 | 2019-05-23 17:58:48 +0000 | [diff] [blame] | 4193 | case G_SMIN: |
| 4194 | case G_SMAX: |
| 4195 | case G_UMIN: |
| 4196 | case G_UMAX: |
Mirko Brkusanin | 35ef4c9 | 2021-06-03 18:09:45 +0200 | [diff] [blame] | 4197 | case G_ABS: |
Matt Arsenault | 6ce1b4f | 2019-07-10 16:31:19 +0000 | [diff] [blame] | 4198 | case G_FMINNUM: |
| 4199 | case G_FMAXNUM: |
| 4200 | case G_FMINNUM_IEEE: |
| 4201 | case G_FMAXNUM_IEEE: |
| 4202 | case G_FMINIMUM: |
| 4203 | case G_FMAXIMUM: |
Matt Arsenault | 4919f2e | 2020-03-19 21:25:27 -0400 | [diff] [blame] | 4204 | case G_FSHL: |
| 4205 | case G_FSHR: |
Mirko Brkusanin | 5263bf5 | 2021-09-07 16:18:19 +0200 | [diff] [blame] | 4206 | case G_ROTL: |
| 4207 | case G_ROTR: |
Dominik Montada | 55e3a7c | 2020-04-14 11:25:05 +0200 | [diff] [blame] | 4208 | case G_FREEZE: |
Matt Arsenault | 23ec773 | 2020-07-12 16:11:53 -0400 | [diff] [blame] | 4209 | case G_SADDSAT: |
| 4210 | case G_SSUBSAT: |
| 4211 | case G_UADDSAT: |
| 4212 | case G_USUBSAT: |
Pushpinder Singh | d0e5422 | 2021-03-09 06:10:00 +0000 | [diff] [blame] | 4213 | case G_UMULO: |
| 4214 | case G_SMULO: |
Matt Arsenault | c83b823 | 2019-02-07 17:38:00 +0000 | [diff] [blame] | 4215 | case G_SHL: |
| 4216 | case G_LSHR: |
| 4217 | case G_ASHR: |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 4218 | case G_SSHLSAT: |
| 4219 | case G_USHLSAT: |
Matt Arsenault | 75e30c4 | 2019-02-20 16:42:52 +0000 | [diff] [blame] | 4220 | case G_CTLZ: |
| 4221 | case G_CTLZ_ZERO_UNDEF: |
| 4222 | case G_CTTZ: |
| 4223 | case G_CTTZ_ZERO_UNDEF: |
| 4224 | case G_CTPOP: |
Matt Arsenault | 1448f56 | 2019-05-17 12:19:52 +0000 | [diff] [blame] | 4225 | case G_FCOPYSIGN: |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4226 | case G_ZEXT: |
| 4227 | case G_SEXT: |
| 4228 | case G_ANYEXT: |
| 4229 | case G_FPEXT: |
| 4230 | case G_FPTRUNC: |
| 4231 | case G_SITOFP: |
| 4232 | case G_UITOFP: |
| 4233 | case G_FPTOSI: |
| 4234 | case G_FPTOUI: |
Matt Arsenault | cbaada6 | 2019-02-02 23:29:55 +0000 | [diff] [blame] | 4235 | case G_INTTOPTR: |
| 4236 | case G_PTRTOINT: |
Matt Arsenault | a8b4339 | 2019-02-08 02:40:47 +0000 | [diff] [blame] | 4237 | case G_ADDRSPACE_CAST: |
Abinav Puthan Purayil | 898d577 | 2022-03-31 16:33:28 +0530 | [diff] [blame] | 4238 | case G_UADDO: |
| 4239 | case G_USUBO: |
| 4240 | case G_UADDE: |
| 4241 | case G_USUBE: |
| 4242 | case G_SADDO: |
| 4243 | case G_SSUBO: |
| 4244 | case G_SADDE: |
| 4245 | case G_SSUBE: |
Matt Arsenault | fe5b9a6 | 2020-05-31 13:23:20 -0400 | [diff] [blame] | 4246 | case G_STRICT_FADD: |
Matt Arsenault | 1fe1299 | 2022-11-17 23:03:23 -0800 | [diff] [blame] | 4247 | case G_STRICT_FSUB: |
Matt Arsenault | fe5b9a6 | 2020-05-31 13:23:20 -0400 | [diff] [blame] | 4248 | case G_STRICT_FMUL: |
| 4249 | case G_STRICT_FMA: |
Matt Arsenault | eece6ba | 2023-04-26 22:02:42 -0400 | [diff] [blame] | 4250 | case G_STRICT_FLDEXP: |
Matt Arsenault | 003b58f | 2023-04-26 21:57:10 -0400 | [diff] [blame^] | 4251 | case G_FFREXP: |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4252 | return fewerElementsVectorMultiEltType(GMI, NumElts); |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4253 | case G_ICMP: |
| 4254 | case G_FCMP: |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4255 | return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*cpm predicate*/}); |
Janek van Oirschot | 322966f | 2022-11-28 15:40:31 -0500 | [diff] [blame] | 4256 | case G_IS_FPCLASS: |
| 4257 | return fewerElementsVectorMultiEltType(GMI, NumElts, {2, 3 /*mask,fpsem*/}); |
Matt Arsenault | dc6c785 | 2019-01-30 04:19:31 +0000 | [diff] [blame] | 4258 | case G_SELECT: |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4259 | if (MRI.getType(MI.getOperand(1).getReg()).isVector()) |
| 4260 | return fewerElementsVectorMultiEltType(GMI, NumElts); |
| 4261 | return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*scalar cond*/}); |
Matt Arsenault | d3093c2 | 2019-02-28 00:16:32 +0000 | [diff] [blame] | 4262 | case G_PHI: |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4263 | return fewerElementsVectorPhi(GMI, NumElts); |
Matt Arsenault | 28215ca | 2019-08-13 16:26:28 +0000 | [diff] [blame] | 4264 | case G_UNMERGE_VALUES: |
| 4265 | return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy); |
Matt Arsenault | 3cd3959 | 2019-10-09 22:44:43 +0000 | [diff] [blame] | 4266 | case G_BUILD_VECTOR: |
Matt Arsenault | 901e331 | 2020-08-03 18:37:29 -0400 | [diff] [blame] | 4267 | assert(TypeIdx == 0 && "not a vector type index"); |
| 4268 | return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy); |
Matt Arsenault | 31adc28 | 2020-08-03 14:13:38 -0400 | [diff] [blame] | 4269 | case G_CONCAT_VECTORS: |
Matt Arsenault | 901e331 | 2020-08-03 18:37:29 -0400 | [diff] [blame] | 4270 | if (TypeIdx != 1) // TODO: This probably does work as expected already. |
| 4271 | return UnableToLegalize; |
| 4272 | return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy); |
Matt Arsenault | e002015 | 2020-07-27 09:58:17 -0400 | [diff] [blame] | 4273 | case G_EXTRACT_VECTOR_ELT: |
Matt Arsenault | 5a15f66 | 2020-07-27 22:00:50 -0400 | [diff] [blame] | 4274 | case G_INSERT_VECTOR_ELT: |
| 4275 | return fewerElementsVectorExtractInsertVectorElt(MI, TypeIdx, NarrowTy); |
Matt Arsenault | 816c9b3e | 2019-01-27 21:53:09 +0000 | [diff] [blame] | 4276 | case G_LOAD: |
| 4277 | case G_STORE: |
Amara Emerson | 4e3dc6b | 2021-07-09 15:48:47 -0700 | [diff] [blame] | 4278 | return reduceLoadStoreWidth(cast<GLoadStore>(MI), TypeIdx, NarrowTy); |
Matt Arsenault | cd7650c | 2020-01-11 19:05:06 -0500 | [diff] [blame] | 4279 | case G_SEXT_INREG: |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4280 | return fewerElementsVectorMultiEltType(GMI, NumElts, {2 /*imm*/}); |
Amara Emerson | a35c2c7 | 2021-02-21 14:17:03 -0800 | [diff] [blame] | 4281 | GISEL_VECREDUCE_CASES_NONSEQ |
| 4282 | return fewerElementsVectorReductions(MI, TypeIdx, NarrowTy); |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4283 | case G_SHUFFLE_VECTOR: |
| 4284 | return fewerElementsVectorShuffle(MI, TypeIdx, NarrowTy); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 4285 | default: |
| 4286 | return UnableToLegalize; |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 4287 | } |
| 4288 | } |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 4289 | |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4290 | LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorShuffle( |
| 4291 | MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) { |
| 4292 | assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR); |
| 4293 | if (TypeIdx != 0) |
| 4294 | return UnableToLegalize; |
| 4295 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 4296 | auto [DstReg, DstTy, Src1Reg, Src1Ty, Src2Reg, Src2Ty] = |
| 4297 | MI.getFirst3RegLLTs(); |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4298 | ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4299 | // The shuffle should be canonicalized by now. |
| 4300 | if (DstTy != Src1Ty) |
| 4301 | return UnableToLegalize; |
| 4302 | if (DstTy != Src2Ty) |
| 4303 | return UnableToLegalize; |
| 4304 | |
| 4305 | if (!isPowerOf2_32(DstTy.getNumElements())) |
| 4306 | return UnableToLegalize; |
| 4307 | |
| 4308 | // We only support splitting a shuffle into 2, so adjust NarrowTy accordingly. |
| 4309 | // Further legalization attempts will be needed to do split further. |
Sander de Smalen | c9acd2f | 2021-06-25 11:27:41 +0100 | [diff] [blame] | 4310 | NarrowTy = |
| 4311 | DstTy.changeElementCount(DstTy.getElementCount().divideCoefficientBy(2)); |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4312 | unsigned NewElts = NarrowTy.getNumElements(); |
| 4313 | |
| 4314 | SmallVector<Register> SplitSrc1Regs, SplitSrc2Regs; |
| 4315 | extractParts(Src1Reg, NarrowTy, 2, SplitSrc1Regs); |
| 4316 | extractParts(Src2Reg, NarrowTy, 2, SplitSrc2Regs); |
| 4317 | Register Inputs[4] = {SplitSrc1Regs[0], SplitSrc1Regs[1], SplitSrc2Regs[0], |
| 4318 | SplitSrc2Regs[1]}; |
| 4319 | |
| 4320 | Register Hi, Lo; |
| 4321 | |
| 4322 | // If Lo or Hi uses elements from at most two of the four input vectors, then |
| 4323 | // express it as a vector shuffle of those two inputs. Otherwise extract the |
| 4324 | // input elements by hand and construct the Lo/Hi output using a BUILD_VECTOR. |
| 4325 | SmallVector<int, 16> Ops; |
| 4326 | for (unsigned High = 0; High < 2; ++High) { |
| 4327 | Register &Output = High ? Hi : Lo; |
| 4328 | |
| 4329 | // Build a shuffle mask for the output, discovering on the fly which |
| 4330 | // input vectors to use as shuffle operands (recorded in InputUsed). |
| 4331 | // If building a suitable shuffle vector proves too hard, then bail |
| 4332 | // out with useBuildVector set. |
| 4333 | unsigned InputUsed[2] = {-1U, -1U}; // Not yet discovered. |
| 4334 | unsigned FirstMaskIdx = High * NewElts; |
| 4335 | bool UseBuildVector = false; |
| 4336 | for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) { |
| 4337 | // The mask element. This indexes into the input. |
| 4338 | int Idx = Mask[FirstMaskIdx + MaskOffset]; |
| 4339 | |
| 4340 | // The input vector this mask element indexes into. |
| 4341 | unsigned Input = (unsigned)Idx / NewElts; |
| 4342 | |
Joe Loser | 5e96cea | 2022-09-06 18:06:58 -0600 | [diff] [blame] | 4343 | if (Input >= std::size(Inputs)) { |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4344 | // The mask element does not index into any input vector. |
| 4345 | Ops.push_back(-1); |
| 4346 | continue; |
| 4347 | } |
| 4348 | |
| 4349 | // Turn the index into an offset from the start of the input vector. |
| 4350 | Idx -= Input * NewElts; |
| 4351 | |
| 4352 | // Find or create a shuffle vector operand to hold this input. |
| 4353 | unsigned OpNo; |
Joe Loser | 5e96cea | 2022-09-06 18:06:58 -0600 | [diff] [blame] | 4354 | for (OpNo = 0; OpNo < std::size(InputUsed); ++OpNo) { |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4355 | if (InputUsed[OpNo] == Input) { |
| 4356 | // This input vector is already an operand. |
| 4357 | break; |
| 4358 | } else if (InputUsed[OpNo] == -1U) { |
| 4359 | // Create a new operand for this input vector. |
| 4360 | InputUsed[OpNo] = Input; |
| 4361 | break; |
| 4362 | } |
| 4363 | } |
| 4364 | |
Joe Loser | 5e96cea | 2022-09-06 18:06:58 -0600 | [diff] [blame] | 4365 | if (OpNo >= std::size(InputUsed)) { |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4366 | // More than two input vectors used! Give up on trying to create a |
| 4367 | // shuffle vector. Insert all elements into a BUILD_VECTOR instead. |
| 4368 | UseBuildVector = true; |
| 4369 | break; |
| 4370 | } |
| 4371 | |
| 4372 | // Add the mask index for the new shuffle vector. |
| 4373 | Ops.push_back(Idx + OpNo * NewElts); |
| 4374 | } |
| 4375 | |
| 4376 | if (UseBuildVector) { |
| 4377 | LLT EltTy = NarrowTy.getElementType(); |
| 4378 | SmallVector<Register, 16> SVOps; |
| 4379 | |
| 4380 | // Extract the input elements by hand. |
| 4381 | for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) { |
| 4382 | // The mask element. This indexes into the input. |
| 4383 | int Idx = Mask[FirstMaskIdx + MaskOffset]; |
| 4384 | |
| 4385 | // The input vector this mask element indexes into. |
| 4386 | unsigned Input = (unsigned)Idx / NewElts; |
| 4387 | |
Joe Loser | 5e96cea | 2022-09-06 18:06:58 -0600 | [diff] [blame] | 4388 | if (Input >= std::size(Inputs)) { |
Amara Emerson | 9f39ba1 | 2021-05-19 21:35:05 -0700 | [diff] [blame] | 4389 | // The mask element is "undef" or indexes off the end of the input. |
| 4390 | SVOps.push_back(MIRBuilder.buildUndef(EltTy).getReg(0)); |
| 4391 | continue; |
| 4392 | } |
| 4393 | |
| 4394 | // Turn the index into an offset from the start of the input vector. |
| 4395 | Idx -= Input * NewElts; |
| 4396 | |
| 4397 | // Extract the vector element by hand. |
| 4398 | SVOps.push_back(MIRBuilder |
| 4399 | .buildExtractVectorElement( |
| 4400 | EltTy, Inputs[Input], |
| 4401 | MIRBuilder.buildConstant(LLT::scalar(32), Idx)) |
| 4402 | .getReg(0)); |
| 4403 | } |
| 4404 | |
| 4405 | // Construct the Lo/Hi output using a G_BUILD_VECTOR. |
| 4406 | Output = MIRBuilder.buildBuildVector(NarrowTy, SVOps).getReg(0); |
| 4407 | } else if (InputUsed[0] == -1U) { |
| 4408 | // No input vectors were used! The result is undefined. |
| 4409 | Output = MIRBuilder.buildUndef(NarrowTy).getReg(0); |
| 4410 | } else { |
| 4411 | Register Op0 = Inputs[InputUsed[0]]; |
| 4412 | // If only one input was used, use an undefined vector for the other. |
| 4413 | Register Op1 = InputUsed[1] == -1U |
| 4414 | ? MIRBuilder.buildUndef(NarrowTy).getReg(0) |
| 4415 | : Inputs[InputUsed[1]]; |
| 4416 | // At least one input vector was used. Create a new shuffle vector. |
| 4417 | Output = MIRBuilder.buildShuffleVector(NarrowTy, Op0, Op1, Ops).getReg(0); |
| 4418 | } |
| 4419 | |
| 4420 | Ops.clear(); |
| 4421 | } |
| 4422 | |
| 4423 | MIRBuilder.buildConcatVectors(DstReg, {Lo, Hi}); |
| 4424 | MI.eraseFromParent(); |
| 4425 | return Legalized; |
| 4426 | } |
| 4427 | |
Amara Emerson | 95ac3d1 | 2021-08-18 00:19:58 -0700 | [diff] [blame] | 4428 | static unsigned getScalarOpcForReduction(unsigned Opc) { |
Amara Emerson | a35c2c7 | 2021-02-21 14:17:03 -0800 | [diff] [blame] | 4429 | unsigned ScalarOpc; |
| 4430 | switch (Opc) { |
| 4431 | case TargetOpcode::G_VECREDUCE_FADD: |
| 4432 | ScalarOpc = TargetOpcode::G_FADD; |
| 4433 | break; |
| 4434 | case TargetOpcode::G_VECREDUCE_FMUL: |
| 4435 | ScalarOpc = TargetOpcode::G_FMUL; |
| 4436 | break; |
| 4437 | case TargetOpcode::G_VECREDUCE_FMAX: |
| 4438 | ScalarOpc = TargetOpcode::G_FMAXNUM; |
| 4439 | break; |
| 4440 | case TargetOpcode::G_VECREDUCE_FMIN: |
| 4441 | ScalarOpc = TargetOpcode::G_FMINNUM; |
| 4442 | break; |
| 4443 | case TargetOpcode::G_VECREDUCE_ADD: |
| 4444 | ScalarOpc = TargetOpcode::G_ADD; |
| 4445 | break; |
| 4446 | case TargetOpcode::G_VECREDUCE_MUL: |
| 4447 | ScalarOpc = TargetOpcode::G_MUL; |
| 4448 | break; |
| 4449 | case TargetOpcode::G_VECREDUCE_AND: |
| 4450 | ScalarOpc = TargetOpcode::G_AND; |
| 4451 | break; |
| 4452 | case TargetOpcode::G_VECREDUCE_OR: |
| 4453 | ScalarOpc = TargetOpcode::G_OR; |
| 4454 | break; |
| 4455 | case TargetOpcode::G_VECREDUCE_XOR: |
| 4456 | ScalarOpc = TargetOpcode::G_XOR; |
| 4457 | break; |
| 4458 | case TargetOpcode::G_VECREDUCE_SMAX: |
| 4459 | ScalarOpc = TargetOpcode::G_SMAX; |
| 4460 | break; |
| 4461 | case TargetOpcode::G_VECREDUCE_SMIN: |
| 4462 | ScalarOpc = TargetOpcode::G_SMIN; |
| 4463 | break; |
| 4464 | case TargetOpcode::G_VECREDUCE_UMAX: |
| 4465 | ScalarOpc = TargetOpcode::G_UMAX; |
| 4466 | break; |
| 4467 | case TargetOpcode::G_VECREDUCE_UMIN: |
| 4468 | ScalarOpc = TargetOpcode::G_UMIN; |
| 4469 | break; |
| 4470 | default: |
Amara Emerson | 95ac3d1 | 2021-08-18 00:19:58 -0700 | [diff] [blame] | 4471 | llvm_unreachable("Unhandled reduction"); |
Amara Emerson | a35c2c7 | 2021-02-21 14:17:03 -0800 | [diff] [blame] | 4472 | } |
Amara Emerson | 95ac3d1 | 2021-08-18 00:19:58 -0700 | [diff] [blame] | 4473 | return ScalarOpc; |
| 4474 | } |
| 4475 | |
| 4476 | LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorReductions( |
| 4477 | MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) { |
| 4478 | unsigned Opc = MI.getOpcode(); |
| 4479 | assert(Opc != TargetOpcode::G_VECREDUCE_SEQ_FADD && |
| 4480 | Opc != TargetOpcode::G_VECREDUCE_SEQ_FMUL && |
| 4481 | "Sequential reductions not expected"); |
| 4482 | |
| 4483 | if (TypeIdx != 1) |
| 4484 | return UnableToLegalize; |
| 4485 | |
| 4486 | // The semantics of the normal non-sequential reductions allow us to freely |
| 4487 | // re-associate the operation. |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 4488 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Amara Emerson | 95ac3d1 | 2021-08-18 00:19:58 -0700 | [diff] [blame] | 4489 | |
| 4490 | if (NarrowTy.isVector() && |
| 4491 | (SrcTy.getNumElements() % NarrowTy.getNumElements() != 0)) |
| 4492 | return UnableToLegalize; |
| 4493 | |
| 4494 | unsigned ScalarOpc = getScalarOpcForReduction(Opc); |
| 4495 | SmallVector<Register> SplitSrcs; |
| 4496 | // If NarrowTy is a scalar then we're being asked to scalarize. |
| 4497 | const unsigned NumParts = |
| 4498 | NarrowTy.isVector() ? SrcTy.getNumElements() / NarrowTy.getNumElements() |
| 4499 | : SrcTy.getNumElements(); |
| 4500 | |
| 4501 | extractParts(SrcReg, NarrowTy, NumParts, SplitSrcs); |
| 4502 | if (NarrowTy.isScalar()) { |
| 4503 | if (DstTy != NarrowTy) |
| 4504 | return UnableToLegalize; // FIXME: handle implicit extensions. |
| 4505 | |
| 4506 | if (isPowerOf2_32(NumParts)) { |
| 4507 | // Generate a tree of scalar operations to reduce the critical path. |
| 4508 | SmallVector<Register> PartialResults; |
| 4509 | unsigned NumPartsLeft = NumParts; |
| 4510 | while (NumPartsLeft > 1) { |
| 4511 | for (unsigned Idx = 0; Idx < NumPartsLeft - 1; Idx += 2) { |
| 4512 | PartialResults.emplace_back( |
| 4513 | MIRBuilder |
| 4514 | .buildInstr(ScalarOpc, {NarrowTy}, |
| 4515 | {SplitSrcs[Idx], SplitSrcs[Idx + 1]}) |
| 4516 | .getReg(0)); |
| 4517 | } |
| 4518 | SplitSrcs = PartialResults; |
| 4519 | PartialResults.clear(); |
| 4520 | NumPartsLeft = SplitSrcs.size(); |
| 4521 | } |
| 4522 | assert(SplitSrcs.size() == 1); |
| 4523 | MIRBuilder.buildCopy(DstReg, SplitSrcs[0]); |
| 4524 | MI.eraseFromParent(); |
| 4525 | return Legalized; |
| 4526 | } |
| 4527 | // If we can't generate a tree, then just do sequential operations. |
| 4528 | Register Acc = SplitSrcs[0]; |
| 4529 | for (unsigned Idx = 1; Idx < NumParts; ++Idx) |
| 4530 | Acc = MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {Acc, SplitSrcs[Idx]}) |
| 4531 | .getReg(0); |
| 4532 | MIRBuilder.buildCopy(DstReg, Acc); |
| 4533 | MI.eraseFromParent(); |
| 4534 | return Legalized; |
| 4535 | } |
| 4536 | SmallVector<Register> PartialReductions; |
| 4537 | for (unsigned Part = 0; Part < NumParts; ++Part) { |
| 4538 | PartialReductions.push_back( |
| 4539 | MIRBuilder.buildInstr(Opc, {DstTy}, {SplitSrcs[Part]}).getReg(0)); |
| 4540 | } |
| 4541 | |
Amara Emerson | a35c2c7 | 2021-02-21 14:17:03 -0800 | [diff] [blame] | 4542 | |
| 4543 | // If the types involved are powers of 2, we can generate intermediate vector |
| 4544 | // ops, before generating a final reduction operation. |
| 4545 | if (isPowerOf2_32(SrcTy.getNumElements()) && |
| 4546 | isPowerOf2_32(NarrowTy.getNumElements())) { |
| 4547 | return tryNarrowPow2Reduction(MI, SrcReg, SrcTy, NarrowTy, ScalarOpc); |
| 4548 | } |
| 4549 | |
| 4550 | Register Acc = PartialReductions[0]; |
| 4551 | for (unsigned Part = 1; Part < NumParts; ++Part) { |
| 4552 | if (Part == NumParts - 1) { |
| 4553 | MIRBuilder.buildInstr(ScalarOpc, {DstReg}, |
| 4554 | {Acc, PartialReductions[Part]}); |
| 4555 | } else { |
| 4556 | Acc = MIRBuilder |
| 4557 | .buildInstr(ScalarOpc, {DstTy}, {Acc, PartialReductions[Part]}) |
| 4558 | .getReg(0); |
| 4559 | } |
| 4560 | } |
| 4561 | MI.eraseFromParent(); |
| 4562 | return Legalized; |
| 4563 | } |
| 4564 | |
| 4565 | LegalizerHelper::LegalizeResult |
| 4566 | LegalizerHelper::tryNarrowPow2Reduction(MachineInstr &MI, Register SrcReg, |
| 4567 | LLT SrcTy, LLT NarrowTy, |
| 4568 | unsigned ScalarOpc) { |
| 4569 | SmallVector<Register> SplitSrcs; |
| 4570 | // Split the sources into NarrowTy size pieces. |
| 4571 | extractParts(SrcReg, NarrowTy, |
| 4572 | SrcTy.getNumElements() / NarrowTy.getNumElements(), SplitSrcs); |
| 4573 | // We're going to do a tree reduction using vector operations until we have |
| 4574 | // one NarrowTy size value left. |
| 4575 | while (SplitSrcs.size() > 1) { |
| 4576 | SmallVector<Register> PartialRdxs; |
| 4577 | for (unsigned Idx = 0; Idx < SplitSrcs.size()-1; Idx += 2) { |
| 4578 | Register LHS = SplitSrcs[Idx]; |
| 4579 | Register RHS = SplitSrcs[Idx + 1]; |
| 4580 | // Create the intermediate vector op. |
| 4581 | Register Res = |
| 4582 | MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {LHS, RHS}).getReg(0); |
| 4583 | PartialRdxs.push_back(Res); |
| 4584 | } |
| 4585 | SplitSrcs = std::move(PartialRdxs); |
| 4586 | } |
| 4587 | // Finally generate the requested NarrowTy based reduction. |
| 4588 | Observer.changingInstr(MI); |
| 4589 | MI.getOperand(1).setReg(SplitSrcs[0]); |
| 4590 | Observer.changedInstr(MI); |
| 4591 | return Legalized; |
| 4592 | } |
| 4593 | |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 4594 | LegalizerHelper::LegalizeResult |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4595 | LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt, |
| 4596 | const LLT HalfTy, const LLT AmtTy) { |
| 4597 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 4598 | Register InL = MRI.createGenericVirtualRegister(HalfTy); |
| 4599 | Register InH = MRI.createGenericVirtualRegister(HalfTy); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 4600 | MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4601 | |
Jay Foad | a9bceb2 | 2021-09-30 09:54:57 +0100 | [diff] [blame] | 4602 | if (Amt.isZero()) { |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 4603 | MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), {InL, InH}); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4604 | MI.eraseFromParent(); |
| 4605 | return Legalized; |
| 4606 | } |
| 4607 | |
| 4608 | LLT NVT = HalfTy; |
| 4609 | unsigned NVTBits = HalfTy.getSizeInBits(); |
| 4610 | unsigned VTBits = 2 * NVTBits; |
| 4611 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 4612 | SrcOp Lo(Register(0)), Hi(Register(0)); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4613 | if (MI.getOpcode() == TargetOpcode::G_SHL) { |
| 4614 | if (Amt.ugt(VTBits)) { |
| 4615 | Lo = Hi = MIRBuilder.buildConstant(NVT, 0); |
| 4616 | } else if (Amt.ugt(NVTBits)) { |
| 4617 | Lo = MIRBuilder.buildConstant(NVT, 0); |
| 4618 | Hi = MIRBuilder.buildShl(NVT, InL, |
| 4619 | MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); |
| 4620 | } else if (Amt == NVTBits) { |
| 4621 | Lo = MIRBuilder.buildConstant(NVT, 0); |
| 4622 | Hi = InL; |
| 4623 | } else { |
| 4624 | Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt)); |
Matt Arsenault | e98cab1 | 2019-02-07 20:44:08 +0000 | [diff] [blame] | 4625 | auto OrLHS = |
| 4626 | MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt)); |
| 4627 | auto OrRHS = MIRBuilder.buildLShr( |
| 4628 | NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); |
| 4629 | Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4630 | } |
| 4631 | } else if (MI.getOpcode() == TargetOpcode::G_LSHR) { |
| 4632 | if (Amt.ugt(VTBits)) { |
| 4633 | Lo = Hi = MIRBuilder.buildConstant(NVT, 0); |
| 4634 | } else if (Amt.ugt(NVTBits)) { |
| 4635 | Lo = MIRBuilder.buildLShr(NVT, InH, |
| 4636 | MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); |
| 4637 | Hi = MIRBuilder.buildConstant(NVT, 0); |
| 4638 | } else if (Amt == NVTBits) { |
| 4639 | Lo = InH; |
| 4640 | Hi = MIRBuilder.buildConstant(NVT, 0); |
| 4641 | } else { |
| 4642 | auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); |
| 4643 | |
| 4644 | auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); |
| 4645 | auto OrRHS = MIRBuilder.buildShl( |
| 4646 | NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); |
| 4647 | |
| 4648 | Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); |
| 4649 | Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst); |
| 4650 | } |
| 4651 | } else { |
| 4652 | if (Amt.ugt(VTBits)) { |
| 4653 | Hi = Lo = MIRBuilder.buildAShr( |
| 4654 | NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); |
| 4655 | } else if (Amt.ugt(NVTBits)) { |
| 4656 | Lo = MIRBuilder.buildAShr(NVT, InH, |
| 4657 | MIRBuilder.buildConstant(AmtTy, Amt - NVTBits)); |
| 4658 | Hi = MIRBuilder.buildAShr(NVT, InH, |
| 4659 | MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); |
| 4660 | } else if (Amt == NVTBits) { |
| 4661 | Lo = InH; |
| 4662 | Hi = MIRBuilder.buildAShr(NVT, InH, |
| 4663 | MIRBuilder.buildConstant(AmtTy, NVTBits - 1)); |
| 4664 | } else { |
| 4665 | auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt); |
| 4666 | |
| 4667 | auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst); |
| 4668 | auto OrRHS = MIRBuilder.buildShl( |
| 4669 | NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits)); |
| 4670 | |
| 4671 | Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS); |
| 4672 | Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst); |
| 4673 | } |
| 4674 | } |
| 4675 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 4676 | MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), {Lo, Hi}); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4677 | MI.eraseFromParent(); |
| 4678 | |
| 4679 | return Legalized; |
| 4680 | } |
| 4681 | |
| 4682 | // TODO: Optimize if constant shift amount. |
| 4683 | LegalizerHelper::LegalizeResult |
| 4684 | LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx, |
| 4685 | LLT RequestedTy) { |
| 4686 | if (TypeIdx == 1) { |
| 4687 | Observer.changingInstr(MI); |
| 4688 | narrowScalarSrc(MI, RequestedTy, 2); |
| 4689 | Observer.changedInstr(MI); |
| 4690 | return Legalized; |
| 4691 | } |
| 4692 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 4693 | Register DstReg = MI.getOperand(0).getReg(); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4694 | LLT DstTy = MRI.getType(DstReg); |
| 4695 | if (DstTy.isVector()) |
| 4696 | return UnableToLegalize; |
| 4697 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 4698 | Register Amt = MI.getOperand(2).getReg(); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4699 | LLT ShiftAmtTy = MRI.getType(Amt); |
| 4700 | const unsigned DstEltSize = DstTy.getScalarSizeInBits(); |
| 4701 | if (DstEltSize % 2 != 0) |
| 4702 | return UnableToLegalize; |
| 4703 | |
| 4704 | // Ignore the input type. We can only go to exactly half the size of the |
| 4705 | // input. If that isn't small enough, the resulting pieces will be further |
| 4706 | // legalized. |
| 4707 | const unsigned NewBitSize = DstEltSize / 2; |
| 4708 | const LLT HalfTy = LLT::scalar(NewBitSize); |
| 4709 | const LLT CondTy = LLT::scalar(1); |
| 4710 | |
Petar Avramovic | d477a7c | 2021-09-17 11:21:55 +0200 | [diff] [blame] | 4711 | if (auto VRegAndVal = getIConstantVRegValWithLookThrough(Amt, MRI)) { |
Konstantin Schwarz | 64bef13 | 2020-10-08 14:30:33 +0200 | [diff] [blame] | 4712 | return narrowScalarShiftByConstant(MI, VRegAndVal->Value, HalfTy, |
| 4713 | ShiftAmtTy); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4714 | } |
| 4715 | |
| 4716 | // TODO: Expand with known bits. |
| 4717 | |
| 4718 | // Handle the fully general expansion by an unknown amount. |
| 4719 | auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize); |
| 4720 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 4721 | Register InL = MRI.createGenericVirtualRegister(HalfTy); |
| 4722 | Register InH = MRI.createGenericVirtualRegister(HalfTy); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 4723 | MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1)); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4724 | |
| 4725 | auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits); |
| 4726 | auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt); |
| 4727 | |
| 4728 | auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0); |
| 4729 | auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits); |
| 4730 | auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero); |
| 4731 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 4732 | Register ResultRegs[2]; |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4733 | switch (MI.getOpcode()) { |
| 4734 | case TargetOpcode::G_SHL: { |
| 4735 | // Short: ShAmt < NewBitSize |
Petar Avramovic | d568ed4 | 2019-08-27 14:22:32 +0000 | [diff] [blame] | 4736 | auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4737 | |
Petar Avramovic | d568ed4 | 2019-08-27 14:22:32 +0000 | [diff] [blame] | 4738 | auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack); |
| 4739 | auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt); |
| 4740 | auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4741 | |
| 4742 | // Long: ShAmt >= NewBitSize |
| 4743 | auto LoL = MIRBuilder.buildConstant(HalfTy, 0); // Lo part is zero. |
| 4744 | auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part. |
| 4745 | |
| 4746 | auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL); |
| 4747 | auto Hi = MIRBuilder.buildSelect( |
| 4748 | HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL)); |
| 4749 | |
| 4750 | ResultRegs[0] = Lo.getReg(0); |
| 4751 | ResultRegs[1] = Hi.getReg(0); |
| 4752 | break; |
| 4753 | } |
Petar Avramovic | a393238 | 2019-08-27 14:33:05 +0000 | [diff] [blame] | 4754 | case TargetOpcode::G_LSHR: |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4755 | case TargetOpcode::G_ASHR: { |
| 4756 | // Short: ShAmt < NewBitSize |
Petar Avramovic | a393238 | 2019-08-27 14:33:05 +0000 | [diff] [blame] | 4757 | auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt}); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4758 | |
Petar Avramovic | d568ed4 | 2019-08-27 14:22:32 +0000 | [diff] [blame] | 4759 | auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt); |
| 4760 | auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack); |
| 4761 | auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4762 | |
| 4763 | // Long: ShAmt >= NewBitSize |
Petar Avramovic | a393238 | 2019-08-27 14:33:05 +0000 | [diff] [blame] | 4764 | MachineInstrBuilder HiL; |
| 4765 | if (MI.getOpcode() == TargetOpcode::G_LSHR) { |
| 4766 | HiL = MIRBuilder.buildConstant(HalfTy, 0); // Hi part is zero. |
| 4767 | } else { |
| 4768 | auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1); |
| 4769 | HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt); // Sign of Hi part. |
| 4770 | } |
| 4771 | auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, |
| 4772 | {InH, AmtExcess}); // Lo from Hi part. |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4773 | |
| 4774 | auto Lo = MIRBuilder.buildSelect( |
| 4775 | HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL)); |
| 4776 | |
| 4777 | auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL); |
| 4778 | |
| 4779 | ResultRegs[0] = Lo.getReg(0); |
| 4780 | ResultRegs[1] = Hi.getReg(0); |
| 4781 | break; |
| 4782 | } |
| 4783 | default: |
| 4784 | llvm_unreachable("not a shift"); |
| 4785 | } |
| 4786 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 4787 | MIRBuilder.buildMergeLikeInstr(DstReg, ResultRegs); |
Matt Arsenault | fbec8fe | 2019-02-07 19:37:44 +0000 | [diff] [blame] | 4788 | MI.eraseFromParent(); |
| 4789 | return Legalized; |
| 4790 | } |
| 4791 | |
| 4792 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 72bcf15 | 2019-02-28 00:01:05 +0000 | [diff] [blame] | 4793 | LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx, |
| 4794 | LLT MoreTy) { |
| 4795 | assert(TypeIdx == 0 && "Expecting only Idx 0"); |
| 4796 | |
| 4797 | Observer.changingInstr(MI); |
| 4798 | for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { |
| 4799 | MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); |
| 4800 | MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); |
| 4801 | moreElementsVectorSrc(MI, MoreTy, I); |
| 4802 | } |
| 4803 | |
| 4804 | MachineBasicBlock &MBB = *MI.getParent(); |
Amara Emerson | 9d64721 | 2019-09-16 23:46:03 +0000 | [diff] [blame] | 4805 | MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); |
Matt Arsenault | 72bcf15 | 2019-02-28 00:01:05 +0000 | [diff] [blame] | 4806 | moreElementsVectorDst(MI, MoreTy, 0); |
| 4807 | Observer.changedInstr(MI); |
| 4808 | return Legalized; |
| 4809 | } |
| 4810 | |
| 4811 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 4812 | LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx, |
| 4813 | LLT MoreTy) { |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 4814 | unsigned Opc = MI.getOpcode(); |
| 4815 | switch (Opc) { |
Matt Arsenault | 7bedceb | 2019-08-01 01:44:22 +0000 | [diff] [blame] | 4816 | case TargetOpcode::G_IMPLICIT_DEF: |
| 4817 | case TargetOpcode::G_LOAD: { |
| 4818 | if (TypeIdx != 0) |
| 4819 | return UnableToLegalize; |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 4820 | Observer.changingInstr(MI); |
| 4821 | moreElementsVectorDst(MI, MoreTy, 0); |
| 4822 | Observer.changedInstr(MI); |
| 4823 | return Legalized; |
| 4824 | } |
Matt Arsenault | 7bedceb | 2019-08-01 01:44:22 +0000 | [diff] [blame] | 4825 | case TargetOpcode::G_STORE: |
| 4826 | if (TypeIdx != 0) |
| 4827 | return UnableToLegalize; |
| 4828 | Observer.changingInstr(MI); |
| 4829 | moreElementsVectorSrc(MI, MoreTy, 0); |
| 4830 | Observer.changedInstr(MI); |
| 4831 | return Legalized; |
Matt Arsenault | 26b7e85 | 2019-02-19 16:30:19 +0000 | [diff] [blame] | 4832 | case TargetOpcode::G_AND: |
| 4833 | case TargetOpcode::G_OR: |
Matt Arsenault | 0f3ba44 | 2019-05-23 17:58:48 +0000 | [diff] [blame] | 4834 | case TargetOpcode::G_XOR: |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4835 | case TargetOpcode::G_ADD: |
| 4836 | case TargetOpcode::G_SUB: |
| 4837 | case TargetOpcode::G_MUL: |
| 4838 | case TargetOpcode::G_FADD: |
| 4839 | case TargetOpcode::G_FMUL: |
| 4840 | case TargetOpcode::G_UADDSAT: |
| 4841 | case TargetOpcode::G_USUBSAT: |
| 4842 | case TargetOpcode::G_SADDSAT: |
| 4843 | case TargetOpcode::G_SSUBSAT: |
Matt Arsenault | 0f3ba44 | 2019-05-23 17:58:48 +0000 | [diff] [blame] | 4844 | case TargetOpcode::G_SMIN: |
| 4845 | case TargetOpcode::G_SMAX: |
| 4846 | case TargetOpcode::G_UMIN: |
Matt Arsenault | 9fd31fd | 2019-07-27 17:47:08 -0400 | [diff] [blame] | 4847 | case TargetOpcode::G_UMAX: |
| 4848 | case TargetOpcode::G_FMINNUM: |
| 4849 | case TargetOpcode::G_FMAXNUM: |
| 4850 | case TargetOpcode::G_FMINNUM_IEEE: |
| 4851 | case TargetOpcode::G_FMAXNUM_IEEE: |
| 4852 | case TargetOpcode::G_FMINIMUM: |
Matt Arsenault | 08ec15e | 2022-11-17 22:14:35 -0800 | [diff] [blame] | 4853 | case TargetOpcode::G_FMAXIMUM: |
| 4854 | case TargetOpcode::G_STRICT_FADD: |
| 4855 | case TargetOpcode::G_STRICT_FSUB: |
| 4856 | case TargetOpcode::G_STRICT_FMUL: { |
Matt Arsenault | 26b7e85 | 2019-02-19 16:30:19 +0000 | [diff] [blame] | 4857 | Observer.changingInstr(MI); |
| 4858 | moreElementsVectorSrc(MI, MoreTy, 1); |
| 4859 | moreElementsVectorSrc(MI, MoreTy, 2); |
| 4860 | moreElementsVectorDst(MI, MoreTy, 0); |
| 4861 | Observer.changedInstr(MI); |
| 4862 | return Legalized; |
| 4863 | } |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4864 | case TargetOpcode::G_FMA: |
Matt Arsenault | fe5b9a6 | 2020-05-31 13:23:20 -0400 | [diff] [blame] | 4865 | case TargetOpcode::G_STRICT_FMA: |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4866 | case TargetOpcode::G_FSHR: |
| 4867 | case TargetOpcode::G_FSHL: { |
| 4868 | Observer.changingInstr(MI); |
| 4869 | moreElementsVectorSrc(MI, MoreTy, 1); |
| 4870 | moreElementsVectorSrc(MI, MoreTy, 2); |
| 4871 | moreElementsVectorSrc(MI, MoreTy, 3); |
| 4872 | moreElementsVectorDst(MI, MoreTy, 0); |
| 4873 | Observer.changedInstr(MI); |
| 4874 | return Legalized; |
| 4875 | } |
Mateja Marjanovic | cf76074 | 2023-05-03 17:32:22 +0200 | [diff] [blame] | 4876 | case TargetOpcode::G_EXTRACT_VECTOR_ELT: |
Matt Arsenault | 4d88427 | 2019-02-19 16:44:22 +0000 | [diff] [blame] | 4877 | case TargetOpcode::G_EXTRACT: |
| 4878 | if (TypeIdx != 1) |
| 4879 | return UnableToLegalize; |
| 4880 | Observer.changingInstr(MI); |
| 4881 | moreElementsVectorSrc(MI, MoreTy, 1); |
| 4882 | Observer.changedInstr(MI); |
| 4883 | return Legalized; |
Matt Arsenault | c4d0755 | 2019-02-20 16:11:22 +0000 | [diff] [blame] | 4884 | case TargetOpcode::G_INSERT: |
Mateja Marjanovic | cf76074 | 2023-05-03 17:32:22 +0200 | [diff] [blame] | 4885 | case TargetOpcode::G_INSERT_VECTOR_ELT: |
Dominik Montada | 55e3a7c | 2020-04-14 11:25:05 +0200 | [diff] [blame] | 4886 | case TargetOpcode::G_FREEZE: |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4887 | case TargetOpcode::G_FNEG: |
| 4888 | case TargetOpcode::G_FABS: |
| 4889 | case TargetOpcode::G_BSWAP: |
| 4890 | case TargetOpcode::G_FCANONICALIZE: |
| 4891 | case TargetOpcode::G_SEXT_INREG: |
Matt Arsenault | c4d0755 | 2019-02-20 16:11:22 +0000 | [diff] [blame] | 4892 | if (TypeIdx != 0) |
| 4893 | return UnableToLegalize; |
| 4894 | Observer.changingInstr(MI); |
| 4895 | moreElementsVectorSrc(MI, MoreTy, 1); |
| 4896 | moreElementsVectorDst(MI, MoreTy, 0); |
| 4897 | Observer.changedInstr(MI); |
| 4898 | return Legalized; |
Matt Arsenault | 3754f60 | 2022-04-11 21:31:15 -0400 | [diff] [blame] | 4899 | case TargetOpcode::G_SELECT: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 4900 | auto [DstReg, DstTy, CondReg, CondTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | 3754f60 | 2022-04-11 21:31:15 -0400 | [diff] [blame] | 4901 | if (TypeIdx == 1) { |
| 4902 | if (!CondTy.isScalar() || |
| 4903 | DstTy.getElementCount() != MoreTy.getElementCount()) |
| 4904 | return UnableToLegalize; |
| 4905 | |
| 4906 | // This is turning a scalar select of vectors into a vector |
| 4907 | // select. Broadcast the select condition. |
| 4908 | auto ShufSplat = MIRBuilder.buildShuffleSplat(MoreTy, CondReg); |
| 4909 | Observer.changingInstr(MI); |
| 4910 | MI.getOperand(1).setReg(ShufSplat.getReg(0)); |
| 4911 | Observer.changedInstr(MI); |
| 4912 | return Legalized; |
| 4913 | } |
| 4914 | |
| 4915 | if (CondTy.isVector()) |
Matt Arsenault | b4c95b3 | 2019-02-19 17:03:09 +0000 | [diff] [blame] | 4916 | return UnableToLegalize; |
| 4917 | |
| 4918 | Observer.changingInstr(MI); |
| 4919 | moreElementsVectorSrc(MI, MoreTy, 2); |
| 4920 | moreElementsVectorSrc(MI, MoreTy, 3); |
| 4921 | moreElementsVectorDst(MI, MoreTy, 0); |
| 4922 | Observer.changedInstr(MI); |
| 4923 | return Legalized; |
Matt Arsenault | 3754f60 | 2022-04-11 21:31:15 -0400 | [diff] [blame] | 4924 | } |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4925 | case TargetOpcode::G_UNMERGE_VALUES: |
| 4926 | return UnableToLegalize; |
Matt Arsenault | 72bcf15 | 2019-02-28 00:01:05 +0000 | [diff] [blame] | 4927 | case TargetOpcode::G_PHI: |
| 4928 | return moreElementsVectorPhi(MI, TypeIdx, MoreTy); |
Amara Emerson | 97c4263 | 2021-07-09 23:11:22 -0700 | [diff] [blame] | 4929 | case TargetOpcode::G_SHUFFLE_VECTOR: |
| 4930 | return moreElementsVectorShuffle(MI, TypeIdx, MoreTy); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 4931 | case TargetOpcode::G_BUILD_VECTOR: { |
| 4932 | SmallVector<SrcOp, 8> Elts; |
| 4933 | for (auto Op : MI.uses()) { |
| 4934 | Elts.push_back(Op.getReg()); |
| 4935 | } |
| 4936 | |
| 4937 | for (unsigned i = Elts.size(); i < MoreTy.getNumElements(); ++i) { |
| 4938 | Elts.push_back(MIRBuilder.buildUndef(MoreTy.getScalarType())); |
| 4939 | } |
| 4940 | |
| 4941 | MIRBuilder.buildDeleteTrailingVectorElements( |
| 4942 | MI.getOperand(0).getReg(), MIRBuilder.buildInstr(Opc, {MoreTy}, Elts)); |
| 4943 | MI.eraseFromParent(); |
| 4944 | return Legalized; |
| 4945 | } |
| 4946 | case TargetOpcode::G_TRUNC: { |
| 4947 | Observer.changingInstr(MI); |
| 4948 | moreElementsVectorSrc(MI, MoreTy, 1); |
| 4949 | moreElementsVectorDst(MI, MoreTy, 0); |
| 4950 | Observer.changedInstr(MI); |
| 4951 | return Legalized; |
| 4952 | } |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 4953 | default: |
| 4954 | return UnableToLegalize; |
| 4955 | } |
| 4956 | } |
| 4957 | |
Vladislav Dzhidzhoev | 3a51eed | 2023-02-07 21:32:50 +0100 | [diff] [blame] | 4958 | LegalizerHelper::LegalizeResult |
| 4959 | LegalizerHelper::equalizeVectorShuffleLengths(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 4960 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Kevin Athey | ec7cffc | 2022-12-15 11:19:24 -0800 | [diff] [blame] | 4961 | ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); |
| 4962 | unsigned MaskNumElts = Mask.size(); |
| 4963 | unsigned SrcNumElts = SrcTy.getNumElements(); |
Kevin Athey | ec7cffc | 2022-12-15 11:19:24 -0800 | [diff] [blame] | 4964 | LLT DestEltTy = DstTy.getElementType(); |
| 4965 | |
Vladislav Dzhidzhoev | 3a51eed | 2023-02-07 21:32:50 +0100 | [diff] [blame] | 4966 | if (MaskNumElts == SrcNumElts) |
| 4967 | return Legalized; |
| 4968 | |
| 4969 | if (MaskNumElts < SrcNumElts) { |
| 4970 | // Extend mask to match new destination vector size with |
| 4971 | // undef values. |
| 4972 | SmallVector<int, 16> NewMask(Mask); |
| 4973 | for (unsigned I = MaskNumElts; I < SrcNumElts; ++I) |
| 4974 | NewMask.push_back(-1); |
| 4975 | |
| 4976 | moreElementsVectorDst(MI, SrcTy, 0); |
| 4977 | MIRBuilder.setInstrAndDebugLoc(MI); |
| 4978 | MIRBuilder.buildShuffleVector(MI.getOperand(0).getReg(), |
| 4979 | MI.getOperand(1).getReg(), |
| 4980 | MI.getOperand(2).getReg(), NewMask); |
| 4981 | MI.eraseFromParent(); |
| 4982 | |
| 4983 | return Legalized; |
Kevin Athey | ec7cffc | 2022-12-15 11:19:24 -0800 | [diff] [blame] | 4984 | } |
| 4985 | |
| 4986 | unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); |
| 4987 | unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; |
| 4988 | LLT PaddedTy = LLT::fixed_vector(PaddedMaskNumElts, DestEltTy); |
| 4989 | |
| 4990 | // Create new source vectors by concatenating the initial |
| 4991 | // source vectors with undefined vectors of the same size. |
| 4992 | auto Undef = MIRBuilder.buildUndef(SrcTy); |
| 4993 | SmallVector<Register, 8> MOps1(NumConcat, Undef.getReg(0)); |
| 4994 | SmallVector<Register, 8> MOps2(NumConcat, Undef.getReg(0)); |
| 4995 | MOps1[0] = MI.getOperand(1).getReg(); |
| 4996 | MOps2[0] = MI.getOperand(2).getReg(); |
| 4997 | |
| 4998 | auto Src1 = MIRBuilder.buildConcatVectors(PaddedTy, MOps1); |
| 4999 | auto Src2 = MIRBuilder.buildConcatVectors(PaddedTy, MOps2); |
| 5000 | |
| 5001 | // Readjust mask for new input vector length. |
| 5002 | SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); |
| 5003 | for (unsigned I = 0; I != MaskNumElts; ++I) { |
| 5004 | int Idx = Mask[I]; |
| 5005 | if (Idx >= static_cast<int>(SrcNumElts)) |
| 5006 | Idx += PaddedMaskNumElts - SrcNumElts; |
| 5007 | MappedOps[I] = Idx; |
| 5008 | } |
| 5009 | |
| 5010 | // If we got more elements than required, extract subvector. |
| 5011 | if (MaskNumElts != PaddedMaskNumElts) { |
| 5012 | auto Shuffle = |
| 5013 | MIRBuilder.buildShuffleVector(PaddedTy, Src1, Src2, MappedOps); |
| 5014 | |
| 5015 | SmallVector<Register, 16> Elts(MaskNumElts); |
| 5016 | for (unsigned I = 0; I < MaskNumElts; ++I) { |
| 5017 | Elts[I] = |
| 5018 | MIRBuilder.buildExtractVectorElementConstant(DestEltTy, Shuffle, I) |
| 5019 | .getReg(0); |
| 5020 | } |
| 5021 | MIRBuilder.buildBuildVector(DstReg, Elts); |
| 5022 | } else { |
| 5023 | MIRBuilder.buildShuffleVector(DstReg, Src1, Src2, MappedOps); |
| 5024 | } |
| 5025 | |
| 5026 | MI.eraseFromParent(); |
| 5027 | return LegalizerHelper::LegalizeResult::Legalized; |
| 5028 | } |
| 5029 | |
Amara Emerson | 97c4263 | 2021-07-09 23:11:22 -0700 | [diff] [blame] | 5030 | LegalizerHelper::LegalizeResult |
| 5031 | LegalizerHelper::moreElementsVectorShuffle(MachineInstr &MI, |
| 5032 | unsigned int TypeIdx, LLT MoreTy) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5033 | auto [DstTy, Src1Ty, Src2Ty] = MI.getFirst3LLTs(); |
Amara Emerson | 97c4263 | 2021-07-09 23:11:22 -0700 | [diff] [blame] | 5034 | ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); |
Amara Emerson | 97c4263 | 2021-07-09 23:11:22 -0700 | [diff] [blame] | 5035 | unsigned NumElts = DstTy.getNumElements(); |
| 5036 | unsigned WidenNumElts = MoreTy.getNumElements(); |
| 5037 | |
Kevin Athey | ec7cffc | 2022-12-15 11:19:24 -0800 | [diff] [blame] | 5038 | if (DstTy.isVector() && Src1Ty.isVector() && |
Vladislav Dzhidzhoev | 3a51eed | 2023-02-07 21:32:50 +0100 | [diff] [blame] | 5039 | DstTy.getNumElements() != Src1Ty.getNumElements()) { |
| 5040 | return equalizeVectorShuffleLengths(MI); |
Kevin Athey | ec7cffc | 2022-12-15 11:19:24 -0800 | [diff] [blame] | 5041 | } |
| 5042 | |
| 5043 | if (TypeIdx != 0) |
| 5044 | return UnableToLegalize; |
| 5045 | |
Amara Emerson | 97c4263 | 2021-07-09 23:11:22 -0700 | [diff] [blame] | 5046 | // Expect a canonicalized shuffle. |
| 5047 | if (DstTy != Src1Ty || DstTy != Src2Ty) |
| 5048 | return UnableToLegalize; |
| 5049 | |
| 5050 | moreElementsVectorSrc(MI, MoreTy, 1); |
| 5051 | moreElementsVectorSrc(MI, MoreTy, 2); |
| 5052 | |
| 5053 | // Adjust mask based on new input vector length. |
| 5054 | SmallVector<int, 16> NewMask; |
| 5055 | for (unsigned I = 0; I != NumElts; ++I) { |
| 5056 | int Idx = Mask[I]; |
| 5057 | if (Idx < static_cast<int>(NumElts)) |
| 5058 | NewMask.push_back(Idx); |
| 5059 | else |
| 5060 | NewMask.push_back(Idx - NumElts + WidenNumElts); |
| 5061 | } |
| 5062 | for (unsigned I = NumElts; I != WidenNumElts; ++I) |
| 5063 | NewMask.push_back(-1); |
| 5064 | moreElementsVectorDst(MI, MoreTy, 0); |
| 5065 | MIRBuilder.setInstrAndDebugLoc(MI); |
| 5066 | MIRBuilder.buildShuffleVector(MI.getOperand(0).getReg(), |
| 5067 | MI.getOperand(1).getReg(), |
| 5068 | MI.getOperand(2).getReg(), NewMask); |
| 5069 | MI.eraseFromParent(); |
| 5070 | return Legalized; |
| 5071 | } |
| 5072 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 5073 | void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs, |
| 5074 | ArrayRef<Register> Src1Regs, |
| 5075 | ArrayRef<Register> Src2Regs, |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5076 | LLT NarrowTy) { |
| 5077 | MachineIRBuilder &B = MIRBuilder; |
| 5078 | unsigned SrcParts = Src1Regs.size(); |
| 5079 | unsigned DstParts = DstRegs.size(); |
| 5080 | |
| 5081 | unsigned DstIdx = 0; // Low bits of the result. |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5082 | Register FactorSum = |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5083 | B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0); |
| 5084 | DstRegs[DstIdx] = FactorSum; |
| 5085 | |
| 5086 | unsigned CarrySumPrevDstIdx; |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 5087 | SmallVector<Register, 4> Factors; |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5088 | |
| 5089 | for (DstIdx = 1; DstIdx < DstParts; DstIdx++) { |
| 5090 | // Collect low parts of muls for DstIdx. |
| 5091 | for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1; |
| 5092 | i <= std::min(DstIdx, SrcParts - 1); ++i) { |
| 5093 | MachineInstrBuilder Mul = |
| 5094 | B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]); |
| 5095 | Factors.push_back(Mul.getReg(0)); |
| 5096 | } |
| 5097 | // Collect high parts of muls from previous DstIdx. |
| 5098 | for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts; |
| 5099 | i <= std::min(DstIdx - 1, SrcParts - 1); ++i) { |
| 5100 | MachineInstrBuilder Umulh = |
| 5101 | B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]); |
| 5102 | Factors.push_back(Umulh.getReg(0)); |
| 5103 | } |
Greg Bedwell | b1c4b4d | 2019-10-28 14:28:00 +0000 | [diff] [blame] | 5104 | // Add CarrySum from additions calculated for previous DstIdx. |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5105 | if (DstIdx != 1) { |
| 5106 | Factors.push_back(CarrySumPrevDstIdx); |
| 5107 | } |
| 5108 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5109 | Register CarrySum; |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5110 | // Add all factors and accumulate all carries into CarrySum. |
| 5111 | if (DstIdx != DstParts - 1) { |
| 5112 | MachineInstrBuilder Uaddo = |
Jay Foad | 24688f8 | 2021-10-04 20:25:42 +0100 | [diff] [blame] | 5113 | B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]); |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5114 | FactorSum = Uaddo.getReg(0); |
| 5115 | CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0); |
| 5116 | for (unsigned i = 2; i < Factors.size(); ++i) { |
| 5117 | MachineInstrBuilder Uaddo = |
Jay Foad | 24688f8 | 2021-10-04 20:25:42 +0100 | [diff] [blame] | 5118 | B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]); |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5119 | FactorSum = Uaddo.getReg(0); |
| 5120 | MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1)); |
| 5121 | CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0); |
| 5122 | } |
| 5123 | } else { |
| 5124 | // Since value for the next index is not calculated, neither is CarrySum. |
| 5125 | FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0); |
| 5126 | for (unsigned i = 2; i < Factors.size(); ++i) |
| 5127 | FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0); |
| 5128 | } |
| 5129 | |
| 5130 | CarrySumPrevDstIdx = CarrySum; |
| 5131 | DstRegs[DstIdx] = FactorSum; |
| 5132 | Factors.clear(); |
| 5133 | } |
| 5134 | } |
| 5135 | |
Matt Arsenault | 18ec382 | 2019-02-11 22:00:39 +0000 | [diff] [blame] | 5136 | LegalizerHelper::LegalizeResult |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5137 | LegalizerHelper::narrowScalarAddSub(MachineInstr &MI, unsigned TypeIdx, |
| 5138 | LLT NarrowTy) { |
| 5139 | if (TypeIdx != 0) |
| 5140 | return UnableToLegalize; |
| 5141 | |
Cassie Jones | 97a1cdb | 2021-02-14 14:42:46 -0500 | [diff] [blame] | 5142 | Register DstReg = MI.getOperand(0).getReg(); |
| 5143 | LLT DstType = MRI.getType(DstReg); |
| 5144 | // FIXME: add support for vector types |
| 5145 | if (DstType.isVector()) |
| 5146 | return UnableToLegalize; |
| 5147 | |
Cassie Jones | e153264 | 2021-02-22 17:11:23 -0500 | [diff] [blame] | 5148 | unsigned Opcode = MI.getOpcode(); |
| 5149 | unsigned OpO, OpE, OpF; |
| 5150 | switch (Opcode) { |
| 5151 | case TargetOpcode::G_SADDO: |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 5152 | case TargetOpcode::G_SADDE: |
Cassie Jones | c63b33b | 2021-02-22 17:10:58 -0500 | [diff] [blame] | 5153 | case TargetOpcode::G_UADDO: |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 5154 | case TargetOpcode::G_UADDE: |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5155 | case TargetOpcode::G_ADD: |
| 5156 | OpO = TargetOpcode::G_UADDO; |
| 5157 | OpE = TargetOpcode::G_UADDE; |
Cassie Jones | e153264 | 2021-02-22 17:11:23 -0500 | [diff] [blame] | 5158 | OpF = TargetOpcode::G_UADDE; |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 5159 | if (Opcode == TargetOpcode::G_SADDO || Opcode == TargetOpcode::G_SADDE) |
Cassie Jones | e153264 | 2021-02-22 17:11:23 -0500 | [diff] [blame] | 5160 | OpF = TargetOpcode::G_SADDE; |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5161 | break; |
Cassie Jones | e153264 | 2021-02-22 17:11:23 -0500 | [diff] [blame] | 5162 | case TargetOpcode::G_SSUBO: |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 5163 | case TargetOpcode::G_SSUBE: |
Cassie Jones | c63b33b | 2021-02-22 17:10:58 -0500 | [diff] [blame] | 5164 | case TargetOpcode::G_USUBO: |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 5165 | case TargetOpcode::G_USUBE: |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5166 | case TargetOpcode::G_SUB: |
| 5167 | OpO = TargetOpcode::G_USUBO; |
| 5168 | OpE = TargetOpcode::G_USUBE; |
Cassie Jones | e153264 | 2021-02-22 17:11:23 -0500 | [diff] [blame] | 5169 | OpF = TargetOpcode::G_USUBE; |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 5170 | if (Opcode == TargetOpcode::G_SSUBO || Opcode == TargetOpcode::G_SSUBE) |
Cassie Jones | e153264 | 2021-02-22 17:11:23 -0500 | [diff] [blame] | 5171 | OpF = TargetOpcode::G_SSUBE; |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5172 | break; |
| 5173 | default: |
| 5174 | llvm_unreachable("Unexpected add/sub opcode!"); |
| 5175 | } |
| 5176 | |
Cassie Jones | c63b33b | 2021-02-22 17:10:58 -0500 | [diff] [blame] | 5177 | // 1 for a plain add/sub, 2 if this is an operation with a carry-out. |
| 5178 | unsigned NumDefs = MI.getNumExplicitDefs(); |
| 5179 | Register Src1 = MI.getOperand(NumDefs).getReg(); |
| 5180 | Register Src2 = MI.getOperand(NumDefs + 1).getReg(); |
Justin Bogner | 4271e1d | 2021-03-02 14:46:03 -0800 | [diff] [blame] | 5181 | Register CarryDst, CarryIn; |
Cassie Jones | c63b33b | 2021-02-22 17:10:58 -0500 | [diff] [blame] | 5182 | if (NumDefs == 2) |
| 5183 | CarryDst = MI.getOperand(1).getReg(); |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 5184 | if (MI.getNumOperands() == NumDefs + 3) |
| 5185 | CarryIn = MI.getOperand(NumDefs + 2).getReg(); |
Cassie Jones | c63b33b | 2021-02-22 17:10:58 -0500 | [diff] [blame] | 5186 | |
Justin Bogner | 4271e1d | 2021-03-02 14:46:03 -0800 | [diff] [blame] | 5187 | LLT RegTy = MRI.getType(MI.getOperand(0).getReg()); |
| 5188 | LLT LeftoverTy, DummyTy; |
| 5189 | SmallVector<Register, 2> Src1Regs, Src2Regs, Src1Left, Src2Left, DstRegs; |
| 5190 | extractParts(Src1, RegTy, NarrowTy, LeftoverTy, Src1Regs, Src1Left); |
| 5191 | extractParts(Src2, RegTy, NarrowTy, DummyTy, Src2Regs, Src2Left); |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5192 | |
Justin Bogner | 4271e1d | 2021-03-02 14:46:03 -0800 | [diff] [blame] | 5193 | int NarrowParts = Src1Regs.size(); |
| 5194 | for (int I = 0, E = Src1Left.size(); I != E; ++I) { |
| 5195 | Src1Regs.push_back(Src1Left[I]); |
| 5196 | Src2Regs.push_back(Src2Left[I]); |
| 5197 | } |
| 5198 | DstRegs.reserve(Src1Regs.size()); |
| 5199 | |
| 5200 | for (int i = 0, e = Src1Regs.size(); i != e; ++i) { |
| 5201 | Register DstReg = |
| 5202 | MRI.createGenericVirtualRegister(MRI.getType(Src1Regs[i])); |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5203 | Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); |
Cassie Jones | c63b33b | 2021-02-22 17:10:58 -0500 | [diff] [blame] | 5204 | // Forward the final carry-out to the destination register |
Justin Bogner | 4271e1d | 2021-03-02 14:46:03 -0800 | [diff] [blame] | 5205 | if (i == e - 1 && CarryDst) |
Cassie Jones | c63b33b | 2021-02-22 17:10:58 -0500 | [diff] [blame] | 5206 | CarryOut = CarryDst; |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5207 | |
Cassie Jones | 8f956a5 | 2021-02-22 17:11:35 -0500 | [diff] [blame] | 5208 | if (!CarryIn) { |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5209 | MIRBuilder.buildInstr(OpO, {DstReg, CarryOut}, |
| 5210 | {Src1Regs[i], Src2Regs[i]}); |
Justin Bogner | 4271e1d | 2021-03-02 14:46:03 -0800 | [diff] [blame] | 5211 | } else if (i == e - 1) { |
Cassie Jones | e153264 | 2021-02-22 17:11:23 -0500 | [diff] [blame] | 5212 | MIRBuilder.buildInstr(OpF, {DstReg, CarryOut}, |
| 5213 | {Src1Regs[i], Src2Regs[i], CarryIn}); |
| 5214 | } else { |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5215 | MIRBuilder.buildInstr(OpE, {DstReg, CarryOut}, |
| 5216 | {Src1Regs[i], Src2Regs[i], CarryIn}); |
| 5217 | } |
| 5218 | |
| 5219 | DstRegs.push_back(DstReg); |
| 5220 | CarryIn = CarryOut; |
| 5221 | } |
Justin Bogner | 4271e1d | 2021-03-02 14:46:03 -0800 | [diff] [blame] | 5222 | insertParts(MI.getOperand(0).getReg(), RegTy, NarrowTy, |
serge-sans-paille | 38818b6 | 2023-01-04 08:28:45 +0100 | [diff] [blame] | 5223 | ArrayRef(DstRegs).take_front(NarrowParts), LeftoverTy, |
| 5224 | ArrayRef(DstRegs).drop_front(NarrowParts)); |
Justin Bogner | 4271e1d | 2021-03-02 14:46:03 -0800 | [diff] [blame] | 5225 | |
Cassie Jones | 36246388 | 2021-02-14 14:37:55 -0500 | [diff] [blame] | 5226 | MI.eraseFromParent(); |
| 5227 | return Legalized; |
| 5228 | } |
| 5229 | |
| 5230 | LegalizerHelper::LegalizeResult |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5231 | LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5232 | auto [DstReg, Src1, Src2] = MI.getFirst3Regs(); |
Petar Avramovic | 0b17e59 | 2019-03-11 10:00:17 +0000 | [diff] [blame] | 5233 | |
Matt Arsenault | 211e89d | 2019-01-27 00:52:51 +0000 | [diff] [blame] | 5234 | LLT Ty = MRI.getType(DstReg); |
Jay Foad | 24688f8 | 2021-10-04 20:25:42 +0100 | [diff] [blame] | 5235 | if (Ty.isVector()) |
Matt Arsenault | 211e89d | 2019-01-27 00:52:51 +0000 | [diff] [blame] | 5236 | return UnableToLegalize; |
| 5237 | |
Jay Foad | 0a031f5 | 2021-10-05 10:47:54 +0100 | [diff] [blame] | 5238 | unsigned Size = Ty.getSizeInBits(); |
Jay Foad | 24688f8 | 2021-10-04 20:25:42 +0100 | [diff] [blame] | 5239 | unsigned NarrowSize = NarrowTy.getSizeInBits(); |
Jay Foad | 0a031f5 | 2021-10-05 10:47:54 +0100 | [diff] [blame] | 5240 | if (Size % NarrowSize != 0) |
Jay Foad | 24688f8 | 2021-10-04 20:25:42 +0100 | [diff] [blame] | 5241 | return UnableToLegalize; |
| 5242 | |
Jay Foad | 0a031f5 | 2021-10-05 10:47:54 +0100 | [diff] [blame] | 5243 | unsigned NumParts = Size / NarrowSize; |
Petar Avramovic | 5229f47 | 2019-03-11 10:08:44 +0000 | [diff] [blame] | 5244 | bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH; |
Jay Foad | 0a031f5 | 2021-10-05 10:47:54 +0100 | [diff] [blame] | 5245 | unsigned DstTmpParts = NumParts * (IsMulHigh ? 2 : 1); |
Matt Arsenault | 211e89d | 2019-01-27 00:52:51 +0000 | [diff] [blame] | 5246 | |
Matt Arsenault | de8451f | 2020-02-04 10:34:22 -0500 | [diff] [blame] | 5247 | SmallVector<Register, 2> Src1Parts, Src2Parts; |
| 5248 | SmallVector<Register, 2> DstTmpRegs(DstTmpParts); |
Jay Foad | 0a031f5 | 2021-10-05 10:47:54 +0100 | [diff] [blame] | 5249 | extractParts(Src1, NarrowTy, NumParts, Src1Parts); |
| 5250 | extractParts(Src2, NarrowTy, NumParts, Src2Parts); |
Petar Avramovic | 5229f47 | 2019-03-11 10:08:44 +0000 | [diff] [blame] | 5251 | multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy); |
Matt Arsenault | 211e89d | 2019-01-27 00:52:51 +0000 | [diff] [blame] | 5252 | |
Petar Avramovic | 5229f47 | 2019-03-11 10:08:44 +0000 | [diff] [blame] | 5253 | // Take only high half of registers if this is high mul. |
Jay Foad | 0a031f5 | 2021-10-05 10:47:54 +0100 | [diff] [blame] | 5254 | ArrayRef<Register> DstRegs(&DstTmpRegs[DstTmpParts - NumParts], NumParts); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 5255 | MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); |
Matt Arsenault | 211e89d | 2019-01-27 00:52:51 +0000 | [diff] [blame] | 5256 | MI.eraseFromParent(); |
| 5257 | return Legalized; |
| 5258 | } |
| 5259 | |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5260 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 83a25a1 | 2021-03-26 17:29:36 -0400 | [diff] [blame] | 5261 | LegalizerHelper::narrowScalarFPTOI(MachineInstr &MI, unsigned TypeIdx, |
| 5262 | LLT NarrowTy) { |
| 5263 | if (TypeIdx != 0) |
| 5264 | return UnableToLegalize; |
| 5265 | |
| 5266 | bool IsSigned = MI.getOpcode() == TargetOpcode::G_FPTOSI; |
| 5267 | |
| 5268 | Register Src = MI.getOperand(1).getReg(); |
| 5269 | LLT SrcTy = MRI.getType(Src); |
| 5270 | |
| 5271 | // If all finite floats fit into the narrowed integer type, we can just swap |
| 5272 | // out the result type. This is practically only useful for conversions from |
| 5273 | // half to at least 16-bits, so just handle the one case. |
| 5274 | if (SrcTy.getScalarType() != LLT::scalar(16) || |
Simon Pilgrim | bc98076 | 2021-04-20 17:19:15 +0100 | [diff] [blame] | 5275 | NarrowTy.getScalarSizeInBits() < (IsSigned ? 17u : 16u)) |
Matt Arsenault | 83a25a1 | 2021-03-26 17:29:36 -0400 | [diff] [blame] | 5276 | return UnableToLegalize; |
| 5277 | |
| 5278 | Observer.changingInstr(MI); |
| 5279 | narrowScalarDst(MI, NarrowTy, 0, |
| 5280 | IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT); |
| 5281 | Observer.changedInstr(MI); |
| 5282 | return Legalized; |
| 5283 | } |
| 5284 | |
| 5285 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5286 | LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx, |
| 5287 | LLT NarrowTy) { |
| 5288 | if (TypeIdx != 1) |
| 5289 | return UnableToLegalize; |
| 5290 | |
| 5291 | uint64_t NarrowSize = NarrowTy.getSizeInBits(); |
| 5292 | |
| 5293 | int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); |
| 5294 | // FIXME: add support for when SizeOp1 isn't an exact multiple of |
| 5295 | // NarrowSize. |
| 5296 | if (SizeOp1 % NarrowSize != 0) |
| 5297 | return UnableToLegalize; |
| 5298 | int NumParts = SizeOp1 / NarrowSize; |
| 5299 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 5300 | SmallVector<Register, 2> SrcRegs, DstRegs; |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5301 | SmallVector<uint64_t, 2> Indexes; |
| 5302 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); |
| 5303 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5304 | Register OpReg = MI.getOperand(0).getReg(); |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5305 | uint64_t OpStart = MI.getOperand(2).getImm(); |
| 5306 | uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); |
| 5307 | for (int i = 0; i < NumParts; ++i) { |
| 5308 | unsigned SrcStart = i * NarrowSize; |
| 5309 | |
| 5310 | if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) { |
| 5311 | // No part of the extract uses this subregister, ignore it. |
| 5312 | continue; |
| 5313 | } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) { |
| 5314 | // The entire subregister is extracted, forward the value. |
| 5315 | DstRegs.push_back(SrcRegs[i]); |
| 5316 | continue; |
| 5317 | } |
| 5318 | |
| 5319 | // OpSegStart is where this destination segment would start in OpReg if it |
| 5320 | // extended infinitely in both directions. |
| 5321 | int64_t ExtractOffset; |
| 5322 | uint64_t SegSize; |
| 5323 | if (OpStart < SrcStart) { |
| 5324 | ExtractOffset = 0; |
| 5325 | SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart); |
| 5326 | } else { |
| 5327 | ExtractOffset = OpStart - SrcStart; |
| 5328 | SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize); |
| 5329 | } |
| 5330 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5331 | Register SegReg = SrcRegs[i]; |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5332 | if (ExtractOffset != 0 || SegSize != NarrowSize) { |
| 5333 | // A genuine extract is needed. |
| 5334 | SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); |
| 5335 | MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset); |
| 5336 | } |
| 5337 | |
| 5338 | DstRegs.push_back(SegReg); |
| 5339 | } |
| 5340 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5341 | Register DstReg = MI.getOperand(0).getReg(); |
Dominik Montada | 6b96623 | 2020-03-12 09:03:08 +0100 | [diff] [blame] | 5342 | if (MRI.getType(DstReg).isVector()) |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5343 | MIRBuilder.buildBuildVector(DstReg, DstRegs); |
Dominik Montada | 6b96623 | 2020-03-12 09:03:08 +0100 | [diff] [blame] | 5344 | else if (DstRegs.size() > 1) |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 5345 | MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); |
Dominik Montada | 6b96623 | 2020-03-12 09:03:08 +0100 | [diff] [blame] | 5346 | else |
| 5347 | MIRBuilder.buildCopy(DstReg, DstRegs[0]); |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5348 | MI.eraseFromParent(); |
| 5349 | return Legalized; |
| 5350 | } |
| 5351 | |
| 5352 | LegalizerHelper::LegalizeResult |
| 5353 | LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx, |
| 5354 | LLT NarrowTy) { |
| 5355 | // FIXME: Don't know how to handle secondary types yet. |
| 5356 | if (TypeIdx != 0) |
| 5357 | return UnableToLegalize; |
| 5358 | |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5359 | SmallVector<Register, 2> SrcRegs, LeftoverRegs, DstRegs; |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5360 | SmallVector<uint64_t, 2> Indexes; |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5361 | LLT RegTy = MRI.getType(MI.getOperand(0).getReg()); |
| 5362 | LLT LeftoverTy; |
| 5363 | extractParts(MI.getOperand(1).getReg(), RegTy, NarrowTy, LeftoverTy, SrcRegs, |
| 5364 | LeftoverRegs); |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5365 | |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5366 | for (Register Reg : LeftoverRegs) |
| 5367 | SrcRegs.push_back(Reg); |
| 5368 | |
| 5369 | uint64_t NarrowSize = NarrowTy.getSizeInBits(); |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5370 | Register OpReg = MI.getOperand(2).getReg(); |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5371 | uint64_t OpStart = MI.getOperand(3).getImm(); |
| 5372 | uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5373 | for (int I = 0, E = SrcRegs.size(); I != E; ++I) { |
| 5374 | unsigned DstStart = I * NarrowSize; |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5375 | |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5376 | if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) { |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5377 | // The entire subregister is defined by this insert, forward the new |
| 5378 | // value. |
| 5379 | DstRegs.push_back(OpReg); |
| 5380 | continue; |
| 5381 | } |
| 5382 | |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5383 | Register SrcReg = SrcRegs[I]; |
| 5384 | if (MRI.getType(SrcRegs[I]) == LeftoverTy) { |
| 5385 | // The leftover reg is smaller than NarrowTy, so we need to extend it. |
| 5386 | SrcReg = MRI.createGenericVirtualRegister(NarrowTy); |
| 5387 | MIRBuilder.buildAnyExt(SrcReg, SrcRegs[I]); |
| 5388 | } |
| 5389 | |
| 5390 | if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) { |
| 5391 | // No part of the insert affects this subregister, forward the original. |
| 5392 | DstRegs.push_back(SrcReg); |
| 5393 | continue; |
| 5394 | } |
| 5395 | |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5396 | // OpSegStart is where this destination segment would start in OpReg if it |
| 5397 | // extended infinitely in both directions. |
| 5398 | int64_t ExtractOffset, InsertOffset; |
| 5399 | uint64_t SegSize; |
| 5400 | if (OpStart < DstStart) { |
| 5401 | InsertOffset = 0; |
| 5402 | ExtractOffset = DstStart - OpStart; |
| 5403 | SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart); |
| 5404 | } else { |
| 5405 | InsertOffset = OpStart - DstStart; |
| 5406 | ExtractOffset = 0; |
| 5407 | SegSize = |
| 5408 | std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart); |
| 5409 | } |
| 5410 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5411 | Register SegReg = OpReg; |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5412 | if (ExtractOffset != 0 || SegSize != OpSize) { |
| 5413 | // A genuine extract is needed. |
| 5414 | SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); |
| 5415 | MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset); |
| 5416 | } |
| 5417 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5418 | Register DstReg = MRI.createGenericVirtualRegister(NarrowTy); |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5419 | MIRBuilder.buildInsert(DstReg, SrcReg, SegReg, InsertOffset); |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5420 | DstRegs.push_back(DstReg); |
| 5421 | } |
| 5422 | |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5423 | uint64_t WideSize = DstRegs.size() * NarrowSize; |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5424 | Register DstReg = MI.getOperand(0).getReg(); |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5425 | if (WideSize > RegTy.getSizeInBits()) { |
| 5426 | Register MergeReg = MRI.createGenericVirtualRegister(LLT::scalar(WideSize)); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 5427 | MIRBuilder.buildMergeLikeInstr(MergeReg, DstRegs); |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5428 | MIRBuilder.buildTrunc(DstReg, MergeReg); |
| 5429 | } else |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 5430 | MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs); |
Justin Bogner | 2a7e759 | 2021-03-02 09:49:15 -0800 | [diff] [blame] | 5431 | |
Matt Arsenault | 1cf71366 | 2019-02-12 14:54:52 +0000 | [diff] [blame] | 5432 | MI.eraseFromParent(); |
| 5433 | return Legalized; |
| 5434 | } |
| 5435 | |
Matt Arsenault | 211e89d | 2019-01-27 00:52:51 +0000 | [diff] [blame] | 5436 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 9e0eeba | 2019-04-10 17:07:56 +0000 | [diff] [blame] | 5437 | LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx, |
| 5438 | LLT NarrowTy) { |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5439 | Register DstReg = MI.getOperand(0).getReg(); |
Matt Arsenault | 9e0eeba | 2019-04-10 17:07:56 +0000 | [diff] [blame] | 5440 | LLT DstTy = MRI.getType(DstReg); |
| 5441 | |
| 5442 | assert(MI.getNumOperands() == 3 && TypeIdx == 0); |
| 5443 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 5444 | SmallVector<Register, 4> DstRegs, DstLeftoverRegs; |
| 5445 | SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs; |
| 5446 | SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; |
Matt Arsenault | 9e0eeba | 2019-04-10 17:07:56 +0000 | [diff] [blame] | 5447 | LLT LeftoverTy; |
| 5448 | if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy, |
| 5449 | Src0Regs, Src0LeftoverRegs)) |
| 5450 | return UnableToLegalize; |
| 5451 | |
| 5452 | LLT Unused; |
| 5453 | if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused, |
| 5454 | Src1Regs, Src1LeftoverRegs)) |
| 5455 | llvm_unreachable("inconsistent extractParts result"); |
| 5456 | |
| 5457 | for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { |
| 5458 | auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy}, |
| 5459 | {Src0Regs[I], Src1Regs[I]}); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 5460 | DstRegs.push_back(Inst.getReg(0)); |
Matt Arsenault | 9e0eeba | 2019-04-10 17:07:56 +0000 | [diff] [blame] | 5461 | } |
| 5462 | |
| 5463 | for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { |
| 5464 | auto Inst = MIRBuilder.buildInstr( |
| 5465 | MI.getOpcode(), |
| 5466 | {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]}); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 5467 | DstLeftoverRegs.push_back(Inst.getReg(0)); |
Matt Arsenault | 9e0eeba | 2019-04-10 17:07:56 +0000 | [diff] [blame] | 5468 | } |
| 5469 | |
| 5470 | insertParts(DstReg, DstTy, NarrowTy, DstRegs, |
| 5471 | LeftoverTy, DstLeftoverRegs); |
| 5472 | |
| 5473 | MI.eraseFromParent(); |
| 5474 | return Legalized; |
| 5475 | } |
| 5476 | |
| 5477 | LegalizerHelper::LegalizeResult |
Matt Arsenault | be31a7b | 2020-01-10 11:02:18 -0500 | [diff] [blame] | 5478 | LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx, |
| 5479 | LLT NarrowTy) { |
| 5480 | if (TypeIdx != 0) |
| 5481 | return UnableToLegalize; |
| 5482 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5483 | auto [DstReg, SrcReg] = MI.getFirst2Regs(); |
Matt Arsenault | be31a7b | 2020-01-10 11:02:18 -0500 | [diff] [blame] | 5484 | |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 5485 | LLT DstTy = MRI.getType(DstReg); |
| 5486 | if (DstTy.isVector()) |
Matt Arsenault | be31a7b | 2020-01-10 11:02:18 -0500 | [diff] [blame] | 5487 | return UnableToLegalize; |
| 5488 | |
Matt Arsenault | a66d281 | 2020-01-10 10:41:29 -0500 | [diff] [blame] | 5489 | SmallVector<Register, 8> Parts; |
| 5490 | LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg); |
Matt Arsenault | cd7650c | 2020-01-11 19:05:06 -0500 | [diff] [blame] | 5491 | LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode()); |
| 5492 | buildWidenedRemergeToDst(DstReg, LCMTy, Parts); |
| 5493 | |
Matt Arsenault | be31a7b | 2020-01-10 11:02:18 -0500 | [diff] [blame] | 5494 | MI.eraseFromParent(); |
| 5495 | return Legalized; |
| 5496 | } |
| 5497 | |
| 5498 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 5499 | LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx, |
| 5500 | LLT NarrowTy) { |
| 5501 | if (TypeIdx != 0) |
| 5502 | return UnableToLegalize; |
| 5503 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5504 | Register CondReg = MI.getOperand(1).getReg(); |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 5505 | LLT CondTy = MRI.getType(CondReg); |
| 5506 | if (CondTy.isVector()) // TODO: Handle vselect |
| 5507 | return UnableToLegalize; |
| 5508 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5509 | Register DstReg = MI.getOperand(0).getReg(); |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 5510 | LLT DstTy = MRI.getType(DstReg); |
| 5511 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 5512 | SmallVector<Register, 4> DstRegs, DstLeftoverRegs; |
| 5513 | SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs; |
| 5514 | SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs; |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 5515 | LLT LeftoverTy; |
| 5516 | if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy, |
| 5517 | Src1Regs, Src1LeftoverRegs)) |
| 5518 | return UnableToLegalize; |
| 5519 | |
| 5520 | LLT Unused; |
| 5521 | if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused, |
| 5522 | Src2Regs, Src2LeftoverRegs)) |
| 5523 | llvm_unreachable("inconsistent extractParts result"); |
| 5524 | |
| 5525 | for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) { |
| 5526 | auto Select = MIRBuilder.buildSelect(NarrowTy, |
| 5527 | CondReg, Src1Regs[I], Src2Regs[I]); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 5528 | DstRegs.push_back(Select.getReg(0)); |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 5529 | } |
| 5530 | |
| 5531 | for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) { |
| 5532 | auto Select = MIRBuilder.buildSelect( |
| 5533 | LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 5534 | DstLeftoverRegs.push_back(Select.getReg(0)); |
Matt Arsenault | 81511e5 | 2019-02-05 00:13:44 +0000 | [diff] [blame] | 5535 | } |
| 5536 | |
| 5537 | insertParts(DstReg, DstTy, NarrowTy, DstRegs, |
| 5538 | LeftoverTy, DstLeftoverRegs); |
| 5539 | |
| 5540 | MI.eraseFromParent(); |
| 5541 | return Legalized; |
| 5542 | } |
| 5543 | |
| 5544 | LegalizerHelper::LegalizeResult |
Petar Avramovic | 2b66d32 | 2020-01-27 09:43:38 +0100 | [diff] [blame] | 5545 | LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx, |
| 5546 | LLT NarrowTy) { |
| 5547 | if (TypeIdx != 1) |
| 5548 | return UnableToLegalize; |
| 5549 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5550 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Petar Avramovic | 2b66d32 | 2020-01-27 09:43:38 +0100 | [diff] [blame] | 5551 | unsigned NarrowSize = NarrowTy.getSizeInBits(); |
| 5552 | |
| 5553 | if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { |
Matt Arsenault | 312a9d1 | 2020-02-07 12:24:15 -0500 | [diff] [blame] | 5554 | const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF; |
| 5555 | |
Petar Avramovic | 2b66d32 | 2020-01-27 09:43:38 +0100 | [diff] [blame] | 5556 | MachineIRBuilder &B = MIRBuilder; |
Matt Arsenault | 6135f5e | 2020-02-07 11:55:39 -0500 | [diff] [blame] | 5557 | auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); |
Petar Avramovic | 2b66d32 | 2020-01-27 09:43:38 +0100 | [diff] [blame] | 5558 | // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi) |
| 5559 | auto C_0 = B.buildConstant(NarrowTy, 0); |
| 5560 | auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), |
| 5561 | UnmergeSrc.getReg(1), C_0); |
Matt Arsenault | 312a9d1 | 2020-02-07 12:24:15 -0500 | [diff] [blame] | 5562 | auto LoCTLZ = IsUndef ? |
| 5563 | B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) : |
| 5564 | B.buildCTLZ(DstTy, UnmergeSrc.getReg(0)); |
Matt Arsenault | 6135f5e | 2020-02-07 11:55:39 -0500 | [diff] [blame] | 5565 | auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); |
| 5566 | auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize); |
| 5567 | auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)); |
| 5568 | B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ); |
Petar Avramovic | 2b66d32 | 2020-01-27 09:43:38 +0100 | [diff] [blame] | 5569 | |
| 5570 | MI.eraseFromParent(); |
| 5571 | return Legalized; |
| 5572 | } |
| 5573 | |
| 5574 | return UnableToLegalize; |
| 5575 | } |
| 5576 | |
| 5577 | LegalizerHelper::LegalizeResult |
Petar Avramovic | 8bc7ba5 | 2020-01-27 09:51:06 +0100 | [diff] [blame] | 5578 | LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx, |
| 5579 | LLT NarrowTy) { |
| 5580 | if (TypeIdx != 1) |
| 5581 | return UnableToLegalize; |
| 5582 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5583 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Petar Avramovic | 8bc7ba5 | 2020-01-27 09:51:06 +0100 | [diff] [blame] | 5584 | unsigned NarrowSize = NarrowTy.getSizeInBits(); |
| 5585 | |
| 5586 | if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { |
Matt Arsenault | 312a9d1 | 2020-02-07 12:24:15 -0500 | [diff] [blame] | 5587 | const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF; |
| 5588 | |
Petar Avramovic | 8bc7ba5 | 2020-01-27 09:51:06 +0100 | [diff] [blame] | 5589 | MachineIRBuilder &B = MIRBuilder; |
Matt Arsenault | 6135f5e | 2020-02-07 11:55:39 -0500 | [diff] [blame] | 5590 | auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg); |
Petar Avramovic | 8bc7ba5 | 2020-01-27 09:51:06 +0100 | [diff] [blame] | 5591 | // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo) |
| 5592 | auto C_0 = B.buildConstant(NarrowTy, 0); |
| 5593 | auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), |
| 5594 | UnmergeSrc.getReg(0), C_0); |
Matt Arsenault | 312a9d1 | 2020-02-07 12:24:15 -0500 | [diff] [blame] | 5595 | auto HiCTTZ = IsUndef ? |
| 5596 | B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) : |
| 5597 | B.buildCTTZ(DstTy, UnmergeSrc.getReg(1)); |
Matt Arsenault | 6135f5e | 2020-02-07 11:55:39 -0500 | [diff] [blame] | 5598 | auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize); |
| 5599 | auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize); |
| 5600 | auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)); |
| 5601 | B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ); |
Petar Avramovic | 8bc7ba5 | 2020-01-27 09:51:06 +0100 | [diff] [blame] | 5602 | |
| 5603 | MI.eraseFromParent(); |
| 5604 | return Legalized; |
| 5605 | } |
| 5606 | |
| 5607 | return UnableToLegalize; |
| 5608 | } |
| 5609 | |
| 5610 | LegalizerHelper::LegalizeResult |
Petar Avramovic | cbf03aee | 2020-01-27 09:59:50 +0100 | [diff] [blame] | 5611 | LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx, |
| 5612 | LLT NarrowTy) { |
| 5613 | if (TypeIdx != 1) |
| 5614 | return UnableToLegalize; |
| 5615 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5616 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Petar Avramovic | cbf03aee | 2020-01-27 09:59:50 +0100 | [diff] [blame] | 5617 | unsigned NarrowSize = NarrowTy.getSizeInBits(); |
| 5618 | |
| 5619 | if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) { |
| 5620 | auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1)); |
| 5621 | |
Matt Arsenault | 3b19851 | 2020-02-06 22:29:23 -0500 | [diff] [blame] | 5622 | auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0)); |
| 5623 | auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1)); |
Jon Roelofs | f2e8e46 | 2021-07-26 16:42:20 -0700 | [diff] [blame] | 5624 | MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP); |
Petar Avramovic | cbf03aee | 2020-01-27 09:59:50 +0100 | [diff] [blame] | 5625 | |
| 5626 | MI.eraseFromParent(); |
| 5627 | return Legalized; |
| 5628 | } |
| 5629 | |
| 5630 | return UnableToLegalize; |
| 5631 | } |
| 5632 | |
| 5633 | LegalizerHelper::LegalizeResult |
Matt Arsenault | eece6ba | 2023-04-26 22:02:42 -0400 | [diff] [blame] | 5634 | LegalizerHelper::narrowScalarFLDEXP(MachineInstr &MI, unsigned TypeIdx, |
| 5635 | LLT NarrowTy) { |
| 5636 | if (TypeIdx != 1) |
| 5637 | return UnableToLegalize; |
| 5638 | |
| 5639 | MachineIRBuilder &B = MIRBuilder; |
| 5640 | Register ExpReg = MI.getOperand(2).getReg(); |
| 5641 | LLT ExpTy = MRI.getType(ExpReg); |
| 5642 | |
| 5643 | unsigned ClampSize = NarrowTy.getScalarSizeInBits(); |
| 5644 | |
| 5645 | // Clamp the exponent to the range of the target type. |
| 5646 | auto MinExp = B.buildConstant(ExpTy, minIntN(ClampSize)); |
| 5647 | auto ClampMin = B.buildSMax(ExpTy, ExpReg, MinExp); |
| 5648 | auto MaxExp = B.buildConstant(ExpTy, maxIntN(ClampSize)); |
| 5649 | auto Clamp = B.buildSMin(ExpTy, ClampMin, MaxExp); |
| 5650 | |
| 5651 | auto Trunc = B.buildTrunc(NarrowTy, Clamp); |
| 5652 | Observer.changingInstr(MI); |
| 5653 | MI.getOperand(2).setReg(Trunc.getReg(0)); |
| 5654 | Observer.changedInstr(MI); |
| 5655 | return Legalized; |
| 5656 | } |
| 5657 | |
| 5658 | LegalizerHelper::LegalizeResult |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 5659 | LegalizerHelper::lowerBitCount(MachineInstr &MI) { |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5660 | unsigned Opc = MI.getOpcode(); |
Matt Arsenault | a679f27 | 2020-07-19 12:29:48 -0400 | [diff] [blame] | 5661 | const auto &TII = MIRBuilder.getTII(); |
Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 5662 | auto isSupported = [this](const LegalityQuery &Q) { |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5663 | auto QAction = LI.getAction(Q).Action; |
Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 5664 | return QAction == Legal || QAction == Libcall || QAction == Custom; |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5665 | }; |
| 5666 | switch (Opc) { |
| 5667 | default: |
| 5668 | return UnableToLegalize; |
| 5669 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: { |
| 5670 | // This trivially expands to CTLZ. |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 5671 | Observer.changingInstr(MI); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5672 | MI.setDesc(TII.get(TargetOpcode::G_CTLZ)); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 5673 | Observer.changedInstr(MI); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5674 | return Legalized; |
| 5675 | } |
| 5676 | case TargetOpcode::G_CTLZ: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5677 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | 8de2dad | 2020-02-06 21:11:52 -0500 | [diff] [blame] | 5678 | unsigned Len = SrcTy.getSizeInBits(); |
| 5679 | |
| 5680 | if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) { |
Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 5681 | // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero. |
Matt Arsenault | 8de2dad | 2020-02-06 21:11:52 -0500 | [diff] [blame] | 5682 | auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg); |
| 5683 | auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0); |
| 5684 | auto ICmp = MIRBuilder.buildICmp( |
| 5685 | CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc); |
| 5686 | auto LenConst = MIRBuilder.buildConstant(DstTy, Len); |
| 5687 | MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5688 | MI.eraseFromParent(); |
| 5689 | return Legalized; |
| 5690 | } |
| 5691 | // for now, we do this: |
| 5692 | // NewLen = NextPowerOf2(Len); |
| 5693 | // x = x | (x >> 1); |
| 5694 | // x = x | (x >> 2); |
| 5695 | // ... |
| 5696 | // x = x | (x >>16); |
| 5697 | // x = x | (x >>32); // for 64-bit input |
| 5698 | // Upto NewLen/2 |
| 5699 | // return Len - popcount(x); |
| 5700 | // |
| 5701 | // Ref: "Hacker's Delight" by Henry Warren |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 5702 | Register Op = SrcReg; |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5703 | unsigned NewLen = PowerOf2Ceil(Len); |
| 5704 | for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) { |
Matt Arsenault | 8de2dad | 2020-02-06 21:11:52 -0500 | [diff] [blame] | 5705 | auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i); |
| 5706 | auto MIBOp = MIRBuilder.buildOr( |
| 5707 | SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt)); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 5708 | Op = MIBOp.getReg(0); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5709 | } |
Matt Arsenault | 8de2dad | 2020-02-06 21:11:52 -0500 | [diff] [blame] | 5710 | auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op); |
| 5711 | MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len), |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 5712 | MIBPop); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5713 | MI.eraseFromParent(); |
| 5714 | return Legalized; |
| 5715 | } |
| 5716 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: { |
| 5717 | // This trivially expands to CTTZ. |
Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 5718 | Observer.changingInstr(MI); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5719 | MI.setDesc(TII.get(TargetOpcode::G_CTTZ)); |
Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 5720 | Observer.changedInstr(MI); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5721 | return Legalized; |
| 5722 | } |
| 5723 | case TargetOpcode::G_CTTZ: { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5724 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | 8de2dad | 2020-02-06 21:11:52 -0500 | [diff] [blame] | 5725 | |
| 5726 | unsigned Len = SrcTy.getSizeInBits(); |
| 5727 | if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) { |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5728 | // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with |
| 5729 | // zero. |
Matt Arsenault | 8de2dad | 2020-02-06 21:11:52 -0500 | [diff] [blame] | 5730 | auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg); |
| 5731 | auto Zero = MIRBuilder.buildConstant(SrcTy, 0); |
| 5732 | auto ICmp = MIRBuilder.buildICmp( |
| 5733 | CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero); |
| 5734 | auto LenConst = MIRBuilder.buildConstant(DstTy, Len); |
| 5735 | MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5736 | MI.eraseFromParent(); |
| 5737 | return Legalized; |
| 5738 | } |
| 5739 | // for now, we use: { return popcount(~x & (x - 1)); } |
| 5740 | // unless the target has ctlz but not ctpop, in which case we use: |
| 5741 | // { return 32 - nlz(~x & (x-1)); } |
| 5742 | // Ref: "Hacker's Delight" by Henry Warren |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 5743 | auto MIBCstNeg1 = MIRBuilder.buildConstant(SrcTy, -1); |
| 5744 | auto MIBNot = MIRBuilder.buildXor(SrcTy, SrcReg, MIBCstNeg1); |
Jay Foad | 28bb43b | 2020-01-16 12:09:48 +0000 | [diff] [blame] | 5745 | auto MIBTmp = MIRBuilder.buildAnd( |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 5746 | SrcTy, MIBNot, MIRBuilder.buildAdd(SrcTy, SrcReg, MIBCstNeg1)); |
| 5747 | if (!isSupported({TargetOpcode::G_CTPOP, {SrcTy, SrcTy}}) && |
| 5748 | isSupported({TargetOpcode::G_CTLZ, {SrcTy, SrcTy}})) { |
| 5749 | auto MIBCstLen = MIRBuilder.buildConstant(SrcTy, Len); |
Jay Foad | 63f7354 | 2020-01-16 12:37:00 +0000 | [diff] [blame] | 5750 | MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen, |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 5751 | MIRBuilder.buildCTLZ(SrcTy, MIBTmp)); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5752 | MI.eraseFromParent(); |
| 5753 | return Legalized; |
| 5754 | } |
| 5755 | MI.setDesc(TII.get(TargetOpcode::G_CTPOP)); |
Jay Foad | b482e1b | 2020-01-23 11:51:35 +0000 | [diff] [blame] | 5756 | MI.getOperand(1).setReg(MIBTmp.getReg(0)); |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5757 | return Legalized; |
| 5758 | } |
Petar Avramovic | cbf03aee | 2020-01-27 09:59:50 +0100 | [diff] [blame] | 5759 | case TargetOpcode::G_CTPOP: { |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 5760 | Register SrcReg = MI.getOperand(1).getReg(); |
| 5761 | LLT Ty = MRI.getType(SrcReg); |
Petar Avramovic | cbf03aee | 2020-01-27 09:59:50 +0100 | [diff] [blame] | 5762 | unsigned Size = Ty.getSizeInBits(); |
| 5763 | MachineIRBuilder &B = MIRBuilder; |
| 5764 | |
| 5765 | // Count set bits in blocks of 2 bits. Default approach would be |
| 5766 | // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 } |
| 5767 | // We use following formula instead: |
| 5768 | // B2Count = val - { (val >> 1) & 0x55555555 } |
| 5769 | // since it gives same result in blocks of 2 with one instruction less. |
| 5770 | auto C_1 = B.buildConstant(Ty, 1); |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 5771 | auto B2Set1LoTo1Hi = B.buildLShr(Ty, SrcReg, C_1); |
Petar Avramovic | cbf03aee | 2020-01-27 09:59:50 +0100 | [diff] [blame] | 5772 | APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55)); |
| 5773 | auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0); |
| 5774 | auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0); |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 5775 | auto B2Count = B.buildSub(Ty, SrcReg, B2Count1Hi); |
Petar Avramovic | cbf03aee | 2020-01-27 09:59:50 +0100 | [diff] [blame] | 5776 | |
| 5777 | // In order to get count in blocks of 4 add values from adjacent block of 2. |
| 5778 | // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 } |
| 5779 | auto C_2 = B.buildConstant(Ty, 2); |
| 5780 | auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2); |
| 5781 | APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33)); |
| 5782 | auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0); |
| 5783 | auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0); |
| 5784 | auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0); |
| 5785 | auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count); |
| 5786 | |
| 5787 | // For count in blocks of 8 bits we don't have to mask high 4 bits before |
| 5788 | // addition since count value sits in range {0,...,8} and 4 bits are enough |
| 5789 | // to hold such binary values. After addition high 4 bits still hold count |
| 5790 | // of set bits in high 4 bit block, set them to zero and get 8 bit result. |
| 5791 | // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F |
| 5792 | auto C_4 = B.buildConstant(Ty, 4); |
| 5793 | auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4); |
| 5794 | auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count); |
| 5795 | APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F)); |
| 5796 | auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0); |
| 5797 | auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0); |
| 5798 | |
| 5799 | assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm"); |
| 5800 | // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this |
| 5801 | // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks. |
| 5802 | auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01))); |
| 5803 | auto ResTmp = B.buildMul(Ty, B8Count, MulMask); |
| 5804 | |
| 5805 | // Shift count result from 8 high bits to low bits. |
| 5806 | auto C_SizeM8 = B.buildConstant(Ty, Size - 8); |
| 5807 | B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8); |
| 5808 | |
| 5809 | MI.eraseFromParent(); |
| 5810 | return Legalized; |
| 5811 | } |
Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 5812 | } |
| 5813 | } |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 5814 | |
Matt Arsenault | b24436a | 2020-03-19 22:48:13 -0400 | [diff] [blame] | 5815 | // Check that (every element of) Reg is undef or not an exact multiple of BW. |
| 5816 | static bool isNonZeroModBitWidthOrUndef(const MachineRegisterInfo &MRI, |
| 5817 | Register Reg, unsigned BW) { |
| 5818 | return matchUnaryPredicate( |
| 5819 | MRI, Reg, |
| 5820 | [=](const Constant *C) { |
| 5821 | // Null constant here means an undef. |
| 5822 | const ConstantInt *CI = dyn_cast_or_null<ConstantInt>(C); |
| 5823 | return !CI || CI->getValue().urem(BW) != 0; |
| 5824 | }, |
| 5825 | /*AllowUndefs*/ true); |
| 5826 | } |
| 5827 | |
| 5828 | LegalizerHelper::LegalizeResult |
| 5829 | LegalizerHelper::lowerFunnelShiftWithInverse(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5830 | auto [Dst, X, Y, Z] = MI.getFirst4Regs(); |
Matt Arsenault | b24436a | 2020-03-19 22:48:13 -0400 | [diff] [blame] | 5831 | LLT Ty = MRI.getType(Dst); |
| 5832 | LLT ShTy = MRI.getType(Z); |
| 5833 | |
| 5834 | unsigned BW = Ty.getScalarSizeInBits(); |
Matt Arsenault | 14b03b4 | 2021-03-29 17:26:49 -0400 | [diff] [blame] | 5835 | |
| 5836 | if (!isPowerOf2_32(BW)) |
| 5837 | return UnableToLegalize; |
| 5838 | |
Matt Arsenault | b24436a | 2020-03-19 22:48:13 -0400 | [diff] [blame] | 5839 | const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; |
| 5840 | unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL; |
| 5841 | |
| 5842 | if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) { |
| 5843 | // fshl X, Y, Z -> fshr X, Y, -Z |
| 5844 | // fshr X, Y, Z -> fshl X, Y, -Z |
| 5845 | auto Zero = MIRBuilder.buildConstant(ShTy, 0); |
| 5846 | Z = MIRBuilder.buildSub(Ty, Zero, Z).getReg(0); |
| 5847 | } else { |
| 5848 | // fshl X, Y, Z -> fshr (srl X, 1), (fshr X, Y, 1), ~Z |
| 5849 | // fshr X, Y, Z -> fshl (fshl X, Y, 1), (shl Y, 1), ~Z |
| 5850 | auto One = MIRBuilder.buildConstant(ShTy, 1); |
| 5851 | if (IsFSHL) { |
| 5852 | Y = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0); |
| 5853 | X = MIRBuilder.buildLShr(Ty, X, One).getReg(0); |
| 5854 | } else { |
| 5855 | X = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0); |
| 5856 | Y = MIRBuilder.buildShl(Ty, Y, One).getReg(0); |
| 5857 | } |
| 5858 | |
| 5859 | Z = MIRBuilder.buildNot(ShTy, Z).getReg(0); |
| 5860 | } |
| 5861 | |
| 5862 | MIRBuilder.buildInstr(RevOpcode, {Dst}, {X, Y, Z}); |
| 5863 | MI.eraseFromParent(); |
| 5864 | return Legalized; |
| 5865 | } |
| 5866 | |
| 5867 | LegalizerHelper::LegalizeResult |
| 5868 | LegalizerHelper::lowerFunnelShiftAsShifts(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5869 | auto [Dst, X, Y, Z] = MI.getFirst4Regs(); |
Matt Arsenault | b24436a | 2020-03-19 22:48:13 -0400 | [diff] [blame] | 5870 | LLT Ty = MRI.getType(Dst); |
| 5871 | LLT ShTy = MRI.getType(Z); |
| 5872 | |
| 5873 | const unsigned BW = Ty.getScalarSizeInBits(); |
| 5874 | const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; |
| 5875 | |
| 5876 | Register ShX, ShY; |
| 5877 | Register ShAmt, InvShAmt; |
| 5878 | |
| 5879 | // FIXME: Emit optimized urem by constant instead of letting it expand later. |
| 5880 | if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) { |
| 5881 | // fshl: X << C | Y >> (BW - C) |
| 5882 | // fshr: X << (BW - C) | Y >> C |
| 5883 | // where C = Z % BW is not zero |
| 5884 | auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW); |
| 5885 | ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0); |
| 5886 | InvShAmt = MIRBuilder.buildSub(ShTy, BitWidthC, ShAmt).getReg(0); |
| 5887 | ShX = MIRBuilder.buildShl(Ty, X, IsFSHL ? ShAmt : InvShAmt).getReg(0); |
| 5888 | ShY = MIRBuilder.buildLShr(Ty, Y, IsFSHL ? InvShAmt : ShAmt).getReg(0); |
| 5889 | } else { |
| 5890 | // fshl: X << (Z % BW) | Y >> 1 >> (BW - 1 - (Z % BW)) |
| 5891 | // fshr: X << 1 << (BW - 1 - (Z % BW)) | Y >> (Z % BW) |
| 5892 | auto Mask = MIRBuilder.buildConstant(ShTy, BW - 1); |
| 5893 | if (isPowerOf2_32(BW)) { |
| 5894 | // Z % BW -> Z & (BW - 1) |
| 5895 | ShAmt = MIRBuilder.buildAnd(ShTy, Z, Mask).getReg(0); |
| 5896 | // (BW - 1) - (Z % BW) -> ~Z & (BW - 1) |
| 5897 | auto NotZ = MIRBuilder.buildNot(ShTy, Z); |
| 5898 | InvShAmt = MIRBuilder.buildAnd(ShTy, NotZ, Mask).getReg(0); |
| 5899 | } else { |
| 5900 | auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW); |
| 5901 | ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0); |
| 5902 | InvShAmt = MIRBuilder.buildSub(ShTy, Mask, ShAmt).getReg(0); |
| 5903 | } |
| 5904 | |
| 5905 | auto One = MIRBuilder.buildConstant(ShTy, 1); |
| 5906 | if (IsFSHL) { |
| 5907 | ShX = MIRBuilder.buildShl(Ty, X, ShAmt).getReg(0); |
| 5908 | auto ShY1 = MIRBuilder.buildLShr(Ty, Y, One); |
| 5909 | ShY = MIRBuilder.buildLShr(Ty, ShY1, InvShAmt).getReg(0); |
| 5910 | } else { |
| 5911 | auto ShX1 = MIRBuilder.buildShl(Ty, X, One); |
| 5912 | ShX = MIRBuilder.buildShl(Ty, ShX1, InvShAmt).getReg(0); |
| 5913 | ShY = MIRBuilder.buildLShr(Ty, Y, ShAmt).getReg(0); |
| 5914 | } |
| 5915 | } |
| 5916 | |
| 5917 | MIRBuilder.buildOr(Dst, ShX, ShY); |
| 5918 | MI.eraseFromParent(); |
| 5919 | return Legalized; |
| 5920 | } |
| 5921 | |
| 5922 | LegalizerHelper::LegalizeResult |
| 5923 | LegalizerHelper::lowerFunnelShift(MachineInstr &MI) { |
| 5924 | // These operations approximately do the following (while avoiding undefined |
| 5925 | // shifts by BW): |
| 5926 | // G_FSHL: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) |
| 5927 | // G_FSHR: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) |
| 5928 | Register Dst = MI.getOperand(0).getReg(); |
| 5929 | LLT Ty = MRI.getType(Dst); |
| 5930 | LLT ShTy = MRI.getType(MI.getOperand(3).getReg()); |
| 5931 | |
| 5932 | bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL; |
| 5933 | unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL; |
Matt Arsenault | 14b03b4 | 2021-03-29 17:26:49 -0400 | [diff] [blame] | 5934 | |
| 5935 | // TODO: Use smarter heuristic that accounts for vector legalization. |
Matt Arsenault | b24436a | 2020-03-19 22:48:13 -0400 | [diff] [blame] | 5936 | if (LI.getAction({RevOpcode, {Ty, ShTy}}).Action == Lower) |
| 5937 | return lowerFunnelShiftAsShifts(MI); |
Matt Arsenault | 14b03b4 | 2021-03-29 17:26:49 -0400 | [diff] [blame] | 5938 | |
| 5939 | // This only works for powers of 2, fallback to shifts if it fails. |
| 5940 | LegalizerHelper::LegalizeResult Result = lowerFunnelShiftWithInverse(MI); |
| 5941 | if (Result == UnableToLegalize) |
| 5942 | return lowerFunnelShiftAsShifts(MI); |
| 5943 | return Result; |
Matt Arsenault | b24436a | 2020-03-19 22:48:13 -0400 | [diff] [blame] | 5944 | } |
| 5945 | |
Amara Emerson | f5e9be6 | 2021-03-26 15:27:15 -0700 | [diff] [blame] | 5946 | LegalizerHelper::LegalizeResult |
| 5947 | LegalizerHelper::lowerRotateWithReverseRotate(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5948 | auto [Dst, DstTy, Src, SrcTy, Amt, AmtTy] = MI.getFirst3RegLLTs(); |
Amara Emerson | f5e9be6 | 2021-03-26 15:27:15 -0700 | [diff] [blame] | 5949 | auto Zero = MIRBuilder.buildConstant(AmtTy, 0); |
| 5950 | bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL; |
| 5951 | unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL; |
| 5952 | auto Neg = MIRBuilder.buildSub(AmtTy, Zero, Amt); |
| 5953 | MIRBuilder.buildInstr(RevRot, {Dst}, {Src, Neg}); |
| 5954 | MI.eraseFromParent(); |
| 5955 | return Legalized; |
| 5956 | } |
| 5957 | |
| 5958 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerRotate(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 5959 | auto [Dst, DstTy, Src, SrcTy, Amt, AmtTy] = MI.getFirst3RegLLTs(); |
Amara Emerson | f5e9be6 | 2021-03-26 15:27:15 -0700 | [diff] [blame] | 5960 | |
| 5961 | unsigned EltSizeInBits = DstTy.getScalarSizeInBits(); |
| 5962 | bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL; |
| 5963 | |
| 5964 | MIRBuilder.setInstrAndDebugLoc(MI); |
| 5965 | |
| 5966 | // If a rotate in the other direction is supported, use it. |
| 5967 | unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL; |
| 5968 | if (LI.isLegalOrCustom({RevRot, {DstTy, SrcTy}}) && |
| 5969 | isPowerOf2_32(EltSizeInBits)) |
| 5970 | return lowerRotateWithReverseRotate(MI); |
| 5971 | |
Mirko Brkusanin | 5263bf5 | 2021-09-07 16:18:19 +0200 | [diff] [blame] | 5972 | // If a funnel shift is supported, use it. |
| 5973 | unsigned FShOpc = IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR; |
| 5974 | unsigned RevFsh = !IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR; |
| 5975 | bool IsFShLegal = false; |
| 5976 | if ((IsFShLegal = LI.isLegalOrCustom({FShOpc, {DstTy, AmtTy}})) || |
| 5977 | LI.isLegalOrCustom({RevFsh, {DstTy, AmtTy}})) { |
| 5978 | auto buildFunnelShift = [&](unsigned Opc, Register R1, Register R2, |
| 5979 | Register R3) { |
| 5980 | MIRBuilder.buildInstr(Opc, {R1}, {R2, R2, R3}); |
| 5981 | MI.eraseFromParent(); |
| 5982 | return Legalized; |
| 5983 | }; |
| 5984 | // If a funnel shift in the other direction is supported, use it. |
| 5985 | if (IsFShLegal) { |
| 5986 | return buildFunnelShift(FShOpc, Dst, Src, Amt); |
| 5987 | } else if (isPowerOf2_32(EltSizeInBits)) { |
| 5988 | Amt = MIRBuilder.buildNeg(DstTy, Amt).getReg(0); |
| 5989 | return buildFunnelShift(RevFsh, Dst, Src, Amt); |
| 5990 | } |
| 5991 | } |
| 5992 | |
Amara Emerson | f5e9be6 | 2021-03-26 15:27:15 -0700 | [diff] [blame] | 5993 | auto Zero = MIRBuilder.buildConstant(AmtTy, 0); |
| 5994 | unsigned ShOpc = IsLeft ? TargetOpcode::G_SHL : TargetOpcode::G_LSHR; |
| 5995 | unsigned RevShiftOpc = IsLeft ? TargetOpcode::G_LSHR : TargetOpcode::G_SHL; |
| 5996 | auto BitWidthMinusOneC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits - 1); |
| 5997 | Register ShVal; |
| 5998 | Register RevShiftVal; |
| 5999 | if (isPowerOf2_32(EltSizeInBits)) { |
| 6000 | // (rotl x, c) -> x << (c & (w - 1)) | x >> (-c & (w - 1)) |
| 6001 | // (rotr x, c) -> x >> (c & (w - 1)) | x << (-c & (w - 1)) |
| 6002 | auto NegAmt = MIRBuilder.buildSub(AmtTy, Zero, Amt); |
| 6003 | auto ShAmt = MIRBuilder.buildAnd(AmtTy, Amt, BitWidthMinusOneC); |
| 6004 | ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0); |
| 6005 | auto RevAmt = MIRBuilder.buildAnd(AmtTy, NegAmt, BitWidthMinusOneC); |
| 6006 | RevShiftVal = |
| 6007 | MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, RevAmt}).getReg(0); |
| 6008 | } else { |
| 6009 | // (rotl x, c) -> x << (c % w) | x >> 1 >> (w - 1 - (c % w)) |
| 6010 | // (rotr x, c) -> x >> (c % w) | x << 1 << (w - 1 - (c % w)) |
| 6011 | auto BitWidthC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits); |
| 6012 | auto ShAmt = MIRBuilder.buildURem(AmtTy, Amt, BitWidthC); |
| 6013 | ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0); |
| 6014 | auto RevAmt = MIRBuilder.buildSub(AmtTy, BitWidthMinusOneC, ShAmt); |
| 6015 | auto One = MIRBuilder.buildConstant(AmtTy, 1); |
| 6016 | auto Inner = MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, One}); |
| 6017 | RevShiftVal = |
| 6018 | MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Inner, RevAmt}).getReg(0); |
| 6019 | } |
| 6020 | MIRBuilder.buildOr(Dst, ShVal, RevShiftVal); |
| 6021 | MI.eraseFromParent(); |
| 6022 | return Legalized; |
| 6023 | } |
| 6024 | |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6025 | // Expand s32 = G_UITOFP s64 using bit operations to an IEEE float |
| 6026 | // representation. |
| 6027 | LegalizerHelper::LegalizeResult |
| 6028 | LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6029 | auto [Dst, Src] = MI.getFirst2Regs(); |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6030 | const LLT S64 = LLT::scalar(64); |
| 6031 | const LLT S32 = LLT::scalar(32); |
| 6032 | const LLT S1 = LLT::scalar(1); |
| 6033 | |
| 6034 | assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32); |
| 6035 | |
| 6036 | // unsigned cul2f(ulong u) { |
| 6037 | // uint lz = clz(u); |
| 6038 | // uint e = (u != 0) ? 127U + 63U - lz : 0; |
| 6039 | // u = (u << lz) & 0x7fffffffffffffffUL; |
| 6040 | // ulong t = u & 0xffffffffffUL; |
| 6041 | // uint v = (e << 23) | (uint)(u >> 40); |
| 6042 | // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U); |
| 6043 | // return as_float(v + r); |
| 6044 | // } |
| 6045 | |
| 6046 | auto Zero32 = MIRBuilder.buildConstant(S32, 0); |
| 6047 | auto Zero64 = MIRBuilder.buildConstant(S64, 0); |
| 6048 | |
| 6049 | auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src); |
| 6050 | |
| 6051 | auto K = MIRBuilder.buildConstant(S32, 127U + 63U); |
| 6052 | auto Sub = MIRBuilder.buildSub(S32, K, LZ); |
| 6053 | |
| 6054 | auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64); |
| 6055 | auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32); |
| 6056 | |
| 6057 | auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1); |
| 6058 | auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ); |
| 6059 | |
| 6060 | auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0); |
| 6061 | |
| 6062 | auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL); |
| 6063 | auto T = MIRBuilder.buildAnd(S64, U, Mask1); |
| 6064 | |
| 6065 | auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40)); |
| 6066 | auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23)); |
| 6067 | auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl)); |
| 6068 | |
| 6069 | auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL); |
| 6070 | auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C); |
| 6071 | auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C); |
| 6072 | auto One = MIRBuilder.buildConstant(S32, 1); |
| 6073 | |
| 6074 | auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One); |
| 6075 | auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32); |
| 6076 | auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0); |
| 6077 | MIRBuilder.buildAdd(Dst, V, R); |
| 6078 | |
Matt Arsenault | 350ee7fb | 2020-06-12 10:20:07 -0400 | [diff] [blame] | 6079 | MI.eraseFromParent(); |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6080 | return Legalized; |
| 6081 | } |
| 6082 | |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 6083 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerUITOFP(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6084 | auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6085 | |
Matt Arsenault | bc276c6 | 2019-11-15 11:59:12 +0530 | [diff] [blame] | 6086 | if (SrcTy == LLT::scalar(1)) { |
| 6087 | auto True = MIRBuilder.buildFConstant(DstTy, 1.0); |
| 6088 | auto False = MIRBuilder.buildFConstant(DstTy, 0.0); |
| 6089 | MIRBuilder.buildSelect(Dst, Src, True, False); |
| 6090 | MI.eraseFromParent(); |
| 6091 | return Legalized; |
| 6092 | } |
| 6093 | |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6094 | if (SrcTy != LLT::scalar(64)) |
| 6095 | return UnableToLegalize; |
| 6096 | |
| 6097 | if (DstTy == LLT::scalar(32)) { |
| 6098 | // TODO: SelectionDAG has several alternative expansions to port which may |
| 6099 | // be more reasonble depending on the available instructions. If a target |
| 6100 | // has sitofp, does not have CTLZ, or can efficiently use f64 as an |
| 6101 | // intermediate type, this is probably worse. |
| 6102 | return lowerU64ToF32BitOps(MI); |
| 6103 | } |
| 6104 | |
| 6105 | return UnableToLegalize; |
| 6106 | } |
| 6107 | |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 6108 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerSITOFP(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6109 | auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6110 | |
| 6111 | const LLT S64 = LLT::scalar(64); |
| 6112 | const LLT S32 = LLT::scalar(32); |
| 6113 | const LLT S1 = LLT::scalar(1); |
| 6114 | |
Matt Arsenault | bc276c6 | 2019-11-15 11:59:12 +0530 | [diff] [blame] | 6115 | if (SrcTy == S1) { |
| 6116 | auto True = MIRBuilder.buildFConstant(DstTy, -1.0); |
| 6117 | auto False = MIRBuilder.buildFConstant(DstTy, 0.0); |
| 6118 | MIRBuilder.buildSelect(Dst, Src, True, False); |
| 6119 | MI.eraseFromParent(); |
| 6120 | return Legalized; |
| 6121 | } |
| 6122 | |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6123 | if (SrcTy != S64) |
| 6124 | return UnableToLegalize; |
| 6125 | |
| 6126 | if (DstTy == S32) { |
| 6127 | // signed cl2f(long l) { |
| 6128 | // long s = l >> 63; |
| 6129 | // float r = cul2f((l + s) ^ s); |
| 6130 | // return s ? -r : r; |
| 6131 | // } |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 6132 | Register L = Src; |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6133 | auto SignBit = MIRBuilder.buildConstant(S64, 63); |
| 6134 | auto S = MIRBuilder.buildAShr(S64, L, SignBit); |
| 6135 | |
| 6136 | auto LPlusS = MIRBuilder.buildAdd(S64, L, S); |
| 6137 | auto Xor = MIRBuilder.buildXor(S64, LPlusS, S); |
| 6138 | auto R = MIRBuilder.buildUITOFP(S32, Xor); |
| 6139 | |
| 6140 | auto RNeg = MIRBuilder.buildFNeg(S32, R); |
| 6141 | auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S, |
| 6142 | MIRBuilder.buildConstant(S64, 0)); |
| 6143 | MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R); |
Matt Arsenault | 350ee7fb | 2020-06-12 10:20:07 -0400 | [diff] [blame] | 6144 | MI.eraseFromParent(); |
Matt Arsenault | 02b5ca8 | 2019-05-17 23:05:13 +0000 | [diff] [blame] | 6145 | return Legalized; |
| 6146 | } |
| 6147 | |
| 6148 | return UnableToLegalize; |
| 6149 | } |
Matt Arsenault | 6f74f55 | 2019-07-01 17:18:03 +0000 | [diff] [blame] | 6150 | |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 6151 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOUI(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6152 | auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs(); |
Petar Avramovic | 6412b56 | 2019-08-30 05:44:02 +0000 | [diff] [blame] | 6153 | const LLT S64 = LLT::scalar(64); |
| 6154 | const LLT S32 = LLT::scalar(32); |
| 6155 | |
| 6156 | if (SrcTy != S64 && SrcTy != S32) |
| 6157 | return UnableToLegalize; |
| 6158 | if (DstTy != S32 && DstTy != S64) |
| 6159 | return UnableToLegalize; |
| 6160 | |
| 6161 | // FPTOSI gives same result as FPTOUI for positive signed integers. |
| 6162 | // FPTOUI needs to deal with fp values that convert to unsigned integers |
| 6163 | // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp. |
| 6164 | |
| 6165 | APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits()); |
| 6166 | APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle() |
| 6167 | : APFloat::IEEEdouble(), |
Chris Lattner | 735f467 | 2021-09-08 22:13:13 -0700 | [diff] [blame] | 6168 | APInt::getZero(SrcTy.getSizeInBits())); |
Petar Avramovic | 6412b56 | 2019-08-30 05:44:02 +0000 | [diff] [blame] | 6169 | TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven); |
| 6170 | |
| 6171 | MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src); |
| 6172 | |
| 6173 | MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP); |
| 6174 | // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on |
| 6175 | // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1. |
| 6176 | MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold); |
| 6177 | MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub); |
| 6178 | MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt); |
| 6179 | MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit); |
| 6180 | |
Matt Arsenault | 1060b9e | 2020-01-04 17:06:47 -0500 | [diff] [blame] | 6181 | const LLT S1 = LLT::scalar(1); |
| 6182 | |
Petar Avramovic | 6412b56 | 2019-08-30 05:44:02 +0000 | [diff] [blame] | 6183 | MachineInstrBuilder FCMP = |
Matt Arsenault | 1060b9e | 2020-01-04 17:06:47 -0500 | [diff] [blame] | 6184 | MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold); |
Petar Avramovic | 6412b56 | 2019-08-30 05:44:02 +0000 | [diff] [blame] | 6185 | MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res); |
| 6186 | |
| 6187 | MI.eraseFromParent(); |
| 6188 | return Legalized; |
| 6189 | } |
| 6190 | |
Matt Arsenault | ea95668 | 2020-01-04 17:09:48 -0500 | [diff] [blame] | 6191 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6192 | auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | ea95668 | 2020-01-04 17:09:48 -0500 | [diff] [blame] | 6193 | const LLT S64 = LLT::scalar(64); |
| 6194 | const LLT S32 = LLT::scalar(32); |
| 6195 | |
| 6196 | // FIXME: Only f32 to i64 conversions are supported. |
| 6197 | if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64) |
| 6198 | return UnableToLegalize; |
| 6199 | |
| 6200 | // Expand f32 -> i64 conversion |
| 6201 | // This algorithm comes from compiler-rt's implementation of fixsfdi: |
xgupta | 94fac81 | 2021-02-01 12:54:21 +0530 | [diff] [blame] | 6202 | // https://github.com/llvm/llvm-project/blob/main/compiler-rt/lib/builtins/fixsfdi.c |
Matt Arsenault | ea95668 | 2020-01-04 17:09:48 -0500 | [diff] [blame] | 6203 | |
| 6204 | unsigned SrcEltBits = SrcTy.getScalarSizeInBits(); |
| 6205 | |
| 6206 | auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000); |
| 6207 | auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23); |
| 6208 | |
| 6209 | auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask); |
| 6210 | auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit); |
| 6211 | |
| 6212 | auto SignMask = MIRBuilder.buildConstant(SrcTy, |
| 6213 | APInt::getSignMask(SrcEltBits)); |
| 6214 | auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask); |
| 6215 | auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1); |
| 6216 | auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit); |
| 6217 | Sign = MIRBuilder.buildSExt(DstTy, Sign); |
| 6218 | |
| 6219 | auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF); |
| 6220 | auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask); |
| 6221 | auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000); |
| 6222 | |
| 6223 | auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K); |
| 6224 | R = MIRBuilder.buildZExt(DstTy, R); |
| 6225 | |
| 6226 | auto Bias = MIRBuilder.buildConstant(SrcTy, 127); |
| 6227 | auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias); |
| 6228 | auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit); |
| 6229 | auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent); |
| 6230 | |
| 6231 | auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent); |
| 6232 | auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub); |
| 6233 | |
| 6234 | const LLT S1 = LLT::scalar(1); |
| 6235 | auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, |
| 6236 | S1, Exponent, ExponentLoBit); |
| 6237 | |
| 6238 | R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl); |
| 6239 | |
| 6240 | auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign); |
| 6241 | auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign); |
| 6242 | |
| 6243 | auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0); |
| 6244 | |
| 6245 | auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, |
| 6246 | S1, Exponent, ZeroSrcTy); |
| 6247 | |
| 6248 | auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0); |
| 6249 | MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret); |
| 6250 | |
| 6251 | MI.eraseFromParent(); |
| 6252 | return Legalized; |
| 6253 | } |
| 6254 | |
Matt Arsenault | bfbfa18 | 2020-01-18 10:08:11 -0500 | [diff] [blame] | 6255 | // f64 -> f16 conversion using round-to-nearest-even rounding mode. |
| 6256 | LegalizerHelper::LegalizeResult |
| 6257 | LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6258 | auto [Dst, Src] = MI.getFirst2Regs(); |
Matt Arsenault | bfbfa18 | 2020-01-18 10:08:11 -0500 | [diff] [blame] | 6259 | if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly. |
| 6260 | return UnableToLegalize; |
| 6261 | |
| 6262 | const unsigned ExpMask = 0x7ff; |
| 6263 | const unsigned ExpBiasf64 = 1023; |
| 6264 | const unsigned ExpBiasf16 = 15; |
| 6265 | const LLT S32 = LLT::scalar(32); |
| 6266 | const LLT S1 = LLT::scalar(1); |
| 6267 | |
| 6268 | auto Unmerge = MIRBuilder.buildUnmerge(S32, Src); |
| 6269 | Register U = Unmerge.getReg(0); |
| 6270 | Register UH = Unmerge.getReg(1); |
| 6271 | |
| 6272 | auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20)); |
Petar Avramovic | bd3d951 | 2020-06-11 17:55:59 +0200 | [diff] [blame] | 6273 | E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask)); |
Matt Arsenault | bfbfa18 | 2020-01-18 10:08:11 -0500 | [diff] [blame] | 6274 | |
| 6275 | // Subtract the fp64 exponent bias (1023) to get the real exponent and |
| 6276 | // add the f16 bias (15) to get the biased exponent for the f16 format. |
| 6277 | E = MIRBuilder.buildAdd( |
| 6278 | S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16)); |
Matt Arsenault | bfbfa18 | 2020-01-18 10:08:11 -0500 | [diff] [blame] | 6279 | |
| 6280 | auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8)); |
| 6281 | M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe)); |
| 6282 | |
| 6283 | auto MaskedSig = MIRBuilder.buildAnd(S32, UH, |
| 6284 | MIRBuilder.buildConstant(S32, 0x1ff)); |
| 6285 | MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U); |
| 6286 | |
| 6287 | auto Zero = MIRBuilder.buildConstant(S32, 0); |
| 6288 | auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero); |
| 6289 | auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0); |
| 6290 | M = MIRBuilder.buildOr(S32, M, Lo40Set); |
| 6291 | |
| 6292 | // (M != 0 ? 0x0200 : 0) | 0x7c00; |
| 6293 | auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200); |
| 6294 | auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero); |
| 6295 | auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero); |
| 6296 | |
| 6297 | auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00); |
| 6298 | auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00); |
| 6299 | |
| 6300 | // N = M | (E << 12); |
| 6301 | auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12)); |
| 6302 | auto N = MIRBuilder.buildOr(S32, M, EShl12); |
| 6303 | |
| 6304 | // B = clamp(1-E, 0, 13); |
| 6305 | auto One = MIRBuilder.buildConstant(S32, 1); |
| 6306 | auto OneSubExp = MIRBuilder.buildSub(S32, One, E); |
| 6307 | auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero); |
| 6308 | B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13)); |
| 6309 | |
| 6310 | auto SigSetHigh = MIRBuilder.buildOr(S32, M, |
| 6311 | MIRBuilder.buildConstant(S32, 0x1000)); |
| 6312 | |
| 6313 | auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B); |
| 6314 | auto D0 = MIRBuilder.buildShl(S32, D, B); |
| 6315 | |
| 6316 | auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, |
| 6317 | D0, SigSetHigh); |
| 6318 | auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh); |
| 6319 | D = MIRBuilder.buildOr(S32, D, D1); |
| 6320 | |
| 6321 | auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One); |
| 6322 | auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N); |
| 6323 | |
| 6324 | auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7)); |
| 6325 | V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2)); |
| 6326 | |
| 6327 | auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3, |
| 6328 | MIRBuilder.buildConstant(S32, 3)); |
| 6329 | auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3); |
| 6330 | |
| 6331 | auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3, |
| 6332 | MIRBuilder.buildConstant(S32, 5)); |
| 6333 | auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5); |
| 6334 | |
| 6335 | V1 = MIRBuilder.buildOr(S32, V0, V1); |
| 6336 | V = MIRBuilder.buildAdd(S32, V, V1); |
| 6337 | |
| 6338 | auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, |
| 6339 | E, MIRBuilder.buildConstant(S32, 30)); |
| 6340 | V = MIRBuilder.buildSelect(S32, CmpEGt30, |
| 6341 | MIRBuilder.buildConstant(S32, 0x7c00), V); |
| 6342 | |
| 6343 | auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, |
| 6344 | E, MIRBuilder.buildConstant(S32, 1039)); |
| 6345 | V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V); |
| 6346 | |
| 6347 | // Extract the sign bit. |
| 6348 | auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16)); |
| 6349 | Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000)); |
| 6350 | |
| 6351 | // Insert the sign bit |
| 6352 | V = MIRBuilder.buildOr(S32, Sign, V); |
| 6353 | |
| 6354 | MIRBuilder.buildTrunc(Dst, V); |
| 6355 | MI.eraseFromParent(); |
| 6356 | return Legalized; |
| 6357 | } |
| 6358 | |
| 6359 | LegalizerHelper::LegalizeResult |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 6360 | LegalizerHelper::lowerFPTRUNC(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6361 | auto [DstTy, SrcTy] = MI.getFirst2LLTs(); |
Matt Arsenault | bfbfa18 | 2020-01-18 10:08:11 -0500 | [diff] [blame] | 6362 | const LLT S64 = LLT::scalar(64); |
| 6363 | const LLT S16 = LLT::scalar(16); |
| 6364 | |
| 6365 | if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64) |
| 6366 | return lowerFPTRUNC_F64_TO_F16(MI); |
| 6367 | |
| 6368 | return UnableToLegalize; |
| 6369 | } |
| 6370 | |
Matt Arsenault | 7cd8a02 | 2020-07-17 11:01:15 -0400 | [diff] [blame] | 6371 | // TODO: If RHS is a constant SelectionDAGBuilder expands this into a |
| 6372 | // multiplication tree. |
| 6373 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPOWI(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6374 | auto [Dst, Src0, Src1] = MI.getFirst3Regs(); |
Matt Arsenault | 7cd8a02 | 2020-07-17 11:01:15 -0400 | [diff] [blame] | 6375 | LLT Ty = MRI.getType(Dst); |
| 6376 | |
| 6377 | auto CvtSrc1 = MIRBuilder.buildSITOFP(Ty, Src1); |
| 6378 | MIRBuilder.buildFPow(Dst, Src0, CvtSrc1, MI.getFlags()); |
| 6379 | MI.eraseFromParent(); |
| 6380 | return Legalized; |
| 6381 | } |
| 6382 | |
Matt Arsenault | 6f74f55 | 2019-07-01 17:18:03 +0000 | [diff] [blame] | 6383 | static CmpInst::Predicate minMaxToCompare(unsigned Opc) { |
| 6384 | switch (Opc) { |
| 6385 | case TargetOpcode::G_SMIN: |
| 6386 | return CmpInst::ICMP_SLT; |
| 6387 | case TargetOpcode::G_SMAX: |
| 6388 | return CmpInst::ICMP_SGT; |
| 6389 | case TargetOpcode::G_UMIN: |
| 6390 | return CmpInst::ICMP_ULT; |
| 6391 | case TargetOpcode::G_UMAX: |
| 6392 | return CmpInst::ICMP_UGT; |
| 6393 | default: |
| 6394 | llvm_unreachable("not in integer min/max"); |
| 6395 | } |
| 6396 | } |
| 6397 | |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 6398 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerMinMax(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6399 | auto [Dst, Src0, Src1] = MI.getFirst3Regs(); |
Matt Arsenault | 6f74f55 | 2019-07-01 17:18:03 +0000 | [diff] [blame] | 6400 | |
| 6401 | const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode()); |
| 6402 | LLT CmpType = MRI.getType(Dst).changeElementSize(1); |
| 6403 | |
| 6404 | auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1); |
| 6405 | MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1); |
| 6406 | |
| 6407 | MI.eraseFromParent(); |
| 6408 | return Legalized; |
| 6409 | } |
Matt Arsenault | b1843e1 | 2019-07-09 23:34:29 +0000 | [diff] [blame] | 6410 | |
| 6411 | LegalizerHelper::LegalizeResult |
Matt Arsenault | a128292 | 2020-07-15 11:10:54 -0400 | [diff] [blame] | 6412 | LegalizerHelper::lowerFCopySign(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6413 | auto [Dst, DstTy, Src0, Src0Ty, Src1, Src1Ty] = MI.getFirst3RegLLTs(); |
Matt Arsenault | b1843e1 | 2019-07-09 23:34:29 +0000 | [diff] [blame] | 6414 | const int Src0Size = Src0Ty.getScalarSizeInBits(); |
| 6415 | const int Src1Size = Src1Ty.getScalarSizeInBits(); |
| 6416 | |
| 6417 | auto SignBitMask = MIRBuilder.buildConstant( |
| 6418 | Src0Ty, APInt::getSignMask(Src0Size)); |
| 6419 | |
| 6420 | auto NotSignBitMask = MIRBuilder.buildConstant( |
| 6421 | Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1)); |
| 6422 | |
Jay Foad | 5cf6412 | 2021-01-29 14:41:58 +0000 | [diff] [blame] | 6423 | Register And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask).getReg(0); |
| 6424 | Register And1; |
Matt Arsenault | b1843e1 | 2019-07-09 23:34:29 +0000 | [diff] [blame] | 6425 | if (Src0Ty == Src1Ty) { |
Jay Foad | 5cf6412 | 2021-01-29 14:41:58 +0000 | [diff] [blame] | 6426 | And1 = MIRBuilder.buildAnd(Src1Ty, Src1, SignBitMask).getReg(0); |
Matt Arsenault | b1843e1 | 2019-07-09 23:34:29 +0000 | [diff] [blame] | 6427 | } else if (Src0Size > Src1Size) { |
| 6428 | auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size); |
| 6429 | auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1); |
| 6430 | auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt); |
Jay Foad | 5cf6412 | 2021-01-29 14:41:58 +0000 | [diff] [blame] | 6431 | And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask).getReg(0); |
Matt Arsenault | b1843e1 | 2019-07-09 23:34:29 +0000 | [diff] [blame] | 6432 | } else { |
| 6433 | auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size); |
| 6434 | auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt); |
| 6435 | auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift); |
Jay Foad | 5cf6412 | 2021-01-29 14:41:58 +0000 | [diff] [blame] | 6436 | And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask).getReg(0); |
Matt Arsenault | b1843e1 | 2019-07-09 23:34:29 +0000 | [diff] [blame] | 6437 | } |
| 6438 | |
| 6439 | // Be careful about setting nsz/nnan/ninf on every instruction, since the |
| 6440 | // constants are a nan and -0.0, but the final result should preserve |
| 6441 | // everything. |
Jay Foad | 5cf6412 | 2021-01-29 14:41:58 +0000 | [diff] [blame] | 6442 | unsigned Flags = MI.getFlags(); |
| 6443 | MIRBuilder.buildOr(Dst, And0, And1, Flags); |
Matt Arsenault | b1843e1 | 2019-07-09 23:34:29 +0000 | [diff] [blame] | 6444 | |
| 6445 | MI.eraseFromParent(); |
| 6446 | return Legalized; |
| 6447 | } |
Matt Arsenault | 6ce1b4f | 2019-07-10 16:31:19 +0000 | [diff] [blame] | 6448 | |
| 6449 | LegalizerHelper::LegalizeResult |
| 6450 | LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) { |
| 6451 | unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ? |
| 6452 | TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE; |
| 6453 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6454 | auto [Dst, Src0, Src1] = MI.getFirst3Regs(); |
Matt Arsenault | 6ce1b4f | 2019-07-10 16:31:19 +0000 | [diff] [blame] | 6455 | LLT Ty = MRI.getType(Dst); |
| 6456 | |
| 6457 | if (!MI.getFlag(MachineInstr::FmNoNans)) { |
| 6458 | // Insert canonicalizes if it's possible we need to quiet to get correct |
| 6459 | // sNaN behavior. |
| 6460 | |
| 6461 | // Note this must be done here, and not as an optimization combine in the |
| 6462 | // absence of a dedicate quiet-snan instruction as we're using an |
| 6463 | // omni-purpose G_FCANONICALIZE. |
| 6464 | if (!isKnownNeverSNaN(Src0, MRI)) |
| 6465 | Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0); |
| 6466 | |
| 6467 | if (!isKnownNeverSNaN(Src1, MRI)) |
| 6468 | Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0); |
| 6469 | } |
| 6470 | |
| 6471 | // If there are no nans, it's safe to simply replace this with the non-IEEE |
| 6472 | // version. |
| 6473 | MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags()); |
| 6474 | MI.eraseFromParent(); |
| 6475 | return Legalized; |
| 6476 | } |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6477 | |
Matt Arsenault | 4d33918 | 2019-09-13 00:44:35 +0000 | [diff] [blame] | 6478 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) { |
| 6479 | // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c |
| 6480 | Register DstReg = MI.getOperand(0).getReg(); |
| 6481 | LLT Ty = MRI.getType(DstReg); |
| 6482 | unsigned Flags = MI.getFlags(); |
| 6483 | |
| 6484 | auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2), |
| 6485 | Flags); |
| 6486 | MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags); |
| 6487 | MI.eraseFromParent(); |
| 6488 | return Legalized; |
| 6489 | } |
| 6490 | |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6491 | LegalizerHelper::LegalizeResult |
Matt Arsenault | f3de8ab | 2019-12-24 14:49:31 -0500 | [diff] [blame] | 6492 | LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6493 | auto [DstReg, X] = MI.getFirst2Regs(); |
Matt Arsenault | 19a0350 | 2020-03-14 14:52:48 -0400 | [diff] [blame] | 6494 | const unsigned Flags = MI.getFlags(); |
| 6495 | const LLT Ty = MRI.getType(DstReg); |
| 6496 | const LLT CondTy = Ty.changeElementSize(1); |
| 6497 | |
| 6498 | // round(x) => |
| 6499 | // t = trunc(x); |
| 6500 | // d = fabs(x - t); |
| 6501 | // o = copysign(1.0f, x); |
| 6502 | // return t + (d >= 0.5 ? o : 0.0); |
| 6503 | |
| 6504 | auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags); |
| 6505 | |
| 6506 | auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags); |
| 6507 | auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags); |
| 6508 | auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); |
| 6509 | auto One = MIRBuilder.buildFConstant(Ty, 1.0); |
| 6510 | auto Half = MIRBuilder.buildFConstant(Ty, 0.5); |
| 6511 | auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X); |
| 6512 | |
| 6513 | auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half, |
| 6514 | Flags); |
| 6515 | auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags); |
| 6516 | |
| 6517 | MIRBuilder.buildFAdd(DstReg, T, Sel, Flags); |
| 6518 | |
| 6519 | MI.eraseFromParent(); |
| 6520 | return Legalized; |
| 6521 | } |
| 6522 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6523 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerFFloor(MachineInstr &MI) { |
| 6524 | auto [DstReg, SrcReg] = MI.getFirst2Regs(); |
Matt Arsenault | f3de8ab | 2019-12-24 14:49:31 -0500 | [diff] [blame] | 6525 | unsigned Flags = MI.getFlags(); |
| 6526 | LLT Ty = MRI.getType(DstReg); |
| 6527 | const LLT CondTy = Ty.changeElementSize(1); |
| 6528 | |
| 6529 | // result = trunc(src); |
| 6530 | // if (src < 0.0 && src != result) |
| 6531 | // result += -1.0. |
| 6532 | |
Matt Arsenault | f3de8ab | 2019-12-24 14:49:31 -0500 | [diff] [blame] | 6533 | auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags); |
Matt Arsenault | 19a0350 | 2020-03-14 14:52:48 -0400 | [diff] [blame] | 6534 | auto Zero = MIRBuilder.buildFConstant(Ty, 0.0); |
Matt Arsenault | f3de8ab | 2019-12-24 14:49:31 -0500 | [diff] [blame] | 6535 | |
| 6536 | auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy, |
| 6537 | SrcReg, Zero, Flags); |
| 6538 | auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy, |
| 6539 | SrcReg, Trunc, Flags); |
| 6540 | auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc); |
| 6541 | auto AddVal = MIRBuilder.buildSITOFP(Ty, And); |
| 6542 | |
Matt Arsenault | 19a0350 | 2020-03-14 14:52:48 -0400 | [diff] [blame] | 6543 | MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags); |
Matt Arsenault | f3de8ab | 2019-12-24 14:49:31 -0500 | [diff] [blame] | 6544 | MI.eraseFromParent(); |
| 6545 | return Legalized; |
| 6546 | } |
| 6547 | |
| 6548 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 6999960 | 2020-03-29 15:51:54 -0400 | [diff] [blame] | 6549 | LegalizerHelper::lowerMergeValues(MachineInstr &MI) { |
| 6550 | const unsigned NumOps = MI.getNumOperands(); |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6551 | auto [DstReg, DstTy, Src0Reg, Src0Ty] = MI.getFirst2RegLLTs(); |
| 6552 | unsigned PartSize = Src0Ty.getSizeInBits(); |
Matt Arsenault | 6999960 | 2020-03-29 15:51:54 -0400 | [diff] [blame] | 6553 | |
| 6554 | LLT WideTy = LLT::scalar(DstTy.getSizeInBits()); |
| 6555 | Register ResultReg = MIRBuilder.buildZExt(WideTy, Src0Reg).getReg(0); |
| 6556 | |
| 6557 | for (unsigned I = 2; I != NumOps; ++I) { |
| 6558 | const unsigned Offset = (I - 1) * PartSize; |
| 6559 | |
| 6560 | Register SrcReg = MI.getOperand(I).getReg(); |
| 6561 | auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg); |
| 6562 | |
| 6563 | Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg : |
| 6564 | MRI.createGenericVirtualRegister(WideTy); |
| 6565 | |
| 6566 | auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset); |
| 6567 | auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt); |
| 6568 | MIRBuilder.buildOr(NextResult, ResultReg, Shl); |
| 6569 | ResultReg = NextResult; |
| 6570 | } |
| 6571 | |
| 6572 | if (DstTy.isPointer()) { |
| 6573 | if (MIRBuilder.getDataLayout().isNonIntegralAddressSpace( |
| 6574 | DstTy.getAddressSpace())) { |
| 6575 | LLVM_DEBUG(dbgs() << "Not casting nonintegral address space\n"); |
| 6576 | return UnableToLegalize; |
| 6577 | } |
| 6578 | |
| 6579 | MIRBuilder.buildIntToPtr(DstReg, ResultReg); |
| 6580 | } |
| 6581 | |
| 6582 | MI.eraseFromParent(); |
| 6583 | return Legalized; |
| 6584 | } |
| 6585 | |
| 6586 | LegalizerHelper::LegalizeResult |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6587 | LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) { |
| 6588 | const unsigned NumDst = MI.getNumOperands() - 1; |
Matt Arsenault | 3af85fa | 2020-03-29 18:04:53 -0400 | [diff] [blame] | 6589 | Register SrcReg = MI.getOperand(NumDst).getReg(); |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6590 | Register Dst0Reg = MI.getOperand(0).getReg(); |
| 6591 | LLT DstTy = MRI.getType(Dst0Reg); |
Matt Arsenault | 3af85fa | 2020-03-29 18:04:53 -0400 | [diff] [blame] | 6592 | if (DstTy.isPointer()) |
| 6593 | return UnableToLegalize; // TODO |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6594 | |
Matt Arsenault | 3af85fa | 2020-03-29 18:04:53 -0400 | [diff] [blame] | 6595 | SrcReg = coerceToScalar(SrcReg); |
| 6596 | if (!SrcReg) |
| 6597 | return UnableToLegalize; |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6598 | |
| 6599 | // Expand scalarizing unmerge as bitcast to integer and shift. |
Matt Arsenault | 3af85fa | 2020-03-29 18:04:53 -0400 | [diff] [blame] | 6600 | LLT IntTy = MRI.getType(SrcReg); |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6601 | |
Matt Arsenault | 3af85fa | 2020-03-29 18:04:53 -0400 | [diff] [blame] | 6602 | MIRBuilder.buildTrunc(Dst0Reg, SrcReg); |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6603 | |
Matt Arsenault | 3af85fa | 2020-03-29 18:04:53 -0400 | [diff] [blame] | 6604 | const unsigned DstSize = DstTy.getSizeInBits(); |
| 6605 | unsigned Offset = DstSize; |
| 6606 | for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) { |
| 6607 | auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset); |
| 6608 | auto Shift = MIRBuilder.buildLShr(IntTy, SrcReg, ShiftAmt); |
| 6609 | MIRBuilder.buildTrunc(MI.getOperand(I), Shift); |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6610 | } |
| 6611 | |
Matt Arsenault | 3af85fa | 2020-03-29 18:04:53 -0400 | [diff] [blame] | 6612 | MI.eraseFromParent(); |
| 6613 | return Legalized; |
Matt Arsenault | d9d30a4 | 2019-08-01 19:10:05 +0000 | [diff] [blame] | 6614 | } |
Matt Arsenault | 690645b | 2019-08-13 16:09:07 +0000 | [diff] [blame] | 6615 | |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6616 | /// Lower a vector extract or insert by writing the vector to a stack temporary |
| 6617 | /// and reloading the element or vector. |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6618 | /// |
| 6619 | /// %dst = G_EXTRACT_VECTOR_ELT %vec, %idx |
| 6620 | /// => |
| 6621 | /// %stack_temp = G_FRAME_INDEX |
| 6622 | /// G_STORE %vec, %stack_temp |
| 6623 | /// %idx = clamp(%idx, %vec.getNumElements()) |
| 6624 | /// %element_ptr = G_PTR_ADD %stack_temp, %idx |
| 6625 | /// %dst = G_LOAD %element_ptr |
| 6626 | LegalizerHelper::LegalizeResult |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6627 | LegalizerHelper::lowerExtractInsertVectorElt(MachineInstr &MI) { |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6628 | Register DstReg = MI.getOperand(0).getReg(); |
| 6629 | Register SrcVec = MI.getOperand(1).getReg(); |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6630 | Register InsertVal; |
| 6631 | if (MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT) |
| 6632 | InsertVal = MI.getOperand(2).getReg(); |
| 6633 | |
| 6634 | Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg(); |
| 6635 | |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6636 | LLT VecTy = MRI.getType(SrcVec); |
| 6637 | LLT EltTy = VecTy.getElementType(); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 6638 | unsigned NumElts = VecTy.getNumElements(); |
| 6639 | |
| 6640 | int64_t IdxVal; |
| 6641 | if (mi_match(Idx, MRI, m_ICst(IdxVal)) && IdxVal <= NumElts) { |
| 6642 | SmallVector<Register, 8> SrcRegs; |
| 6643 | extractParts(SrcVec, EltTy, NumElts, SrcRegs); |
| 6644 | |
| 6645 | if (InsertVal) { |
| 6646 | SrcRegs[IdxVal] = MI.getOperand(2).getReg(); |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 6647 | MIRBuilder.buildMergeLikeInstr(DstReg, SrcRegs); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 6648 | } else { |
| 6649 | MIRBuilder.buildCopy(DstReg, SrcRegs[IdxVal]); |
| 6650 | } |
| 6651 | |
| 6652 | MI.eraseFromParent(); |
| 6653 | return Legalized; |
| 6654 | } |
| 6655 | |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6656 | if (!EltTy.isByteSized()) { // Not implemented. |
| 6657 | LLVM_DEBUG(dbgs() << "Can't handle non-byte element vectors yet\n"); |
| 6658 | return UnableToLegalize; |
| 6659 | } |
| 6660 | |
| 6661 | unsigned EltBytes = EltTy.getSizeInBytes(); |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6662 | Align VecAlign = getStackTemporaryAlignment(VecTy); |
| 6663 | Align EltAlign; |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6664 | |
| 6665 | MachinePointerInfo PtrInfo; |
| 6666 | auto StackTemp = createStackTemporary(TypeSize::Fixed(VecTy.getSizeInBytes()), |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6667 | VecAlign, PtrInfo); |
| 6668 | MIRBuilder.buildStore(SrcVec, StackTemp, PtrInfo, VecAlign); |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6669 | |
| 6670 | // Get the pointer to the element, and be sure not to hit undefined behavior |
| 6671 | // if the index is out of bounds. |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6672 | Register EltPtr = getVectorElementPointer(StackTemp.getReg(0), VecTy, Idx); |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6673 | |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6674 | if (mi_match(Idx, MRI, m_ICst(IdxVal))) { |
| 6675 | int64_t Offset = IdxVal * EltBytes; |
| 6676 | PtrInfo = PtrInfo.getWithOffset(Offset); |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6677 | EltAlign = commonAlignment(VecAlign, Offset); |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6678 | } else { |
| 6679 | // We lose information with a variable offset. |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6680 | EltAlign = getStackTemporaryAlignment(EltTy); |
| 6681 | PtrInfo = MachinePointerInfo(MRI.getType(EltPtr).getAddressSpace()); |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6682 | } |
| 6683 | |
Matt Arsenault | 1ad051dd | 2020-07-27 21:13:40 -0400 | [diff] [blame] | 6684 | if (InsertVal) { |
| 6685 | // Write the inserted element |
| 6686 | MIRBuilder.buildStore(InsertVal, EltPtr, PtrInfo, EltAlign); |
| 6687 | |
| 6688 | // Reload the whole vector. |
| 6689 | MIRBuilder.buildLoad(DstReg, StackTemp, PtrInfo, VecAlign); |
| 6690 | } else { |
| 6691 | MIRBuilder.buildLoad(DstReg, EltPtr, PtrInfo, EltAlign); |
| 6692 | } |
| 6693 | |
Matt Arsenault | 0b7de79 | 2020-07-26 21:25:10 -0400 | [diff] [blame] | 6694 | MI.eraseFromParent(); |
| 6695 | return Legalized; |
| 6696 | } |
| 6697 | |
Matt Arsenault | 690645b | 2019-08-13 16:09:07 +0000 | [diff] [blame] | 6698 | LegalizerHelper::LegalizeResult |
| 6699 | LegalizerHelper::lowerShuffleVector(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6700 | auto [DstReg, DstTy, Src0Reg, Src0Ty, Src1Reg, Src1Ty] = |
| 6701 | MI.getFirst3RegLLTs(); |
Matt Arsenault | 690645b | 2019-08-13 16:09:07 +0000 | [diff] [blame] | 6702 | LLT IdxTy = LLT::scalar(32); |
| 6703 | |
Eli Friedman | e68e4cb | 2020-01-13 15:32:45 -0800 | [diff] [blame] | 6704 | ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask(); |
Matt Arsenault | 690645b | 2019-08-13 16:09:07 +0000 | [diff] [blame] | 6705 | |
Amara Emerson | c809230 | 2019-08-16 18:06:53 +0000 | [diff] [blame] | 6706 | if (DstTy.isScalar()) { |
| 6707 | if (Src0Ty.isVector()) |
| 6708 | return UnableToLegalize; |
| 6709 | |
| 6710 | // This is just a SELECT. |
| 6711 | assert(Mask.size() == 1 && "Expected a single mask element"); |
| 6712 | Register Val; |
| 6713 | if (Mask[0] < 0 || Mask[0] > 1) |
| 6714 | Val = MIRBuilder.buildUndef(DstTy).getReg(0); |
| 6715 | else |
| 6716 | Val = Mask[0] == 0 ? Src0Reg : Src1Reg; |
| 6717 | MIRBuilder.buildCopy(DstReg, Val); |
| 6718 | MI.eraseFromParent(); |
| 6719 | return Legalized; |
| 6720 | } |
| 6721 | |
Matt Arsenault | 690645b | 2019-08-13 16:09:07 +0000 | [diff] [blame] | 6722 | Register Undef; |
| 6723 | SmallVector<Register, 32> BuildVec; |
Amara Emerson | c809230 | 2019-08-16 18:06:53 +0000 | [diff] [blame] | 6724 | LLT EltTy = DstTy.getElementType(); |
Matt Arsenault | 690645b | 2019-08-13 16:09:07 +0000 | [diff] [blame] | 6725 | |
| 6726 | for (int Idx : Mask) { |
| 6727 | if (Idx < 0) { |
| 6728 | if (!Undef.isValid()) |
| 6729 | Undef = MIRBuilder.buildUndef(EltTy).getReg(0); |
| 6730 | BuildVec.push_back(Undef); |
| 6731 | continue; |
| 6732 | } |
| 6733 | |
Aditya Nandakumar | 615eee6 | 2019-08-13 21:49:11 +0000 | [diff] [blame] | 6734 | if (Src0Ty.isScalar()) { |
| 6735 | BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg); |
| 6736 | } else { |
Aditya Nandakumar | c65ac86 | 2019-08-14 01:23:33 +0000 | [diff] [blame] | 6737 | int NumElts = Src0Ty.getNumElements(); |
Aditya Nandakumar | 615eee6 | 2019-08-13 21:49:11 +0000 | [diff] [blame] | 6738 | Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg; |
| 6739 | int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts; |
| 6740 | auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx); |
| 6741 | auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK); |
| 6742 | BuildVec.push_back(Extract.getReg(0)); |
| 6743 | } |
Matt Arsenault | 690645b | 2019-08-13 16:09:07 +0000 | [diff] [blame] | 6744 | } |
| 6745 | |
| 6746 | MIRBuilder.buildBuildVector(DstReg, BuildVec); |
| 6747 | MI.eraseFromParent(); |
| 6748 | return Legalized; |
| 6749 | } |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 6750 | |
| 6751 | LegalizerHelper::LegalizeResult |
| 6752 | LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) { |
Matt Arsenault | 3866e0a | 2020-05-30 10:54:43 -0400 | [diff] [blame] | 6753 | const auto &MF = *MI.getMF(); |
| 6754 | const auto &TFI = *MF.getSubtarget().getFrameLowering(); |
| 6755 | if (TFI.getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp) |
| 6756 | return UnableToLegalize; |
| 6757 | |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 6758 | Register Dst = MI.getOperand(0).getReg(); |
| 6759 | Register AllocSize = MI.getOperand(1).getReg(); |
Guillaume Chatelet | 9f5c786 | 2020-04-03 08:10:59 +0000 | [diff] [blame] | 6760 | Align Alignment = assumeAligned(MI.getOperand(2).getImm()); |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 6761 | |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 6762 | LLT PtrTy = MRI.getType(Dst); |
| 6763 | LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits()); |
| 6764 | |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 6765 | Register SPReg = TLI.getStackPointerRegisterToSaveRestore(); |
| 6766 | auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg); |
| 6767 | SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp); |
| 6768 | |
| 6769 | // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't |
| 6770 | // have to generate an extra instruction to negate the alloc and then use |
Daniel Sanders | e74c5b9 | 2019-11-01 13:18:00 -0700 | [diff] [blame] | 6771 | // G_PTR_ADD to add the negative offset. |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 6772 | auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize); |
Guillaume Chatelet | 9f5c786 | 2020-04-03 08:10:59 +0000 | [diff] [blame] | 6773 | if (Alignment > Align(1)) { |
| 6774 | APInt AlignMask(IntPtrTy.getSizeInBits(), Alignment.value(), true); |
Amara Emerson | e20b91c | 2019-08-27 19:54:27 +0000 | [diff] [blame] | 6775 | AlignMask.negate(); |
| 6776 | auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask); |
| 6777 | Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst); |
| 6778 | } |
| 6779 | |
| 6780 | SPTmp = MIRBuilder.buildCast(PtrTy, Alloc); |
| 6781 | MIRBuilder.buildCopy(SPReg, SPTmp); |
| 6782 | MIRBuilder.buildCopy(Dst, SPTmp); |
| 6783 | |
| 6784 | MI.eraseFromParent(); |
| 6785 | return Legalized; |
| 6786 | } |
Matt Arsenault | a5b9c75 | 2019-10-06 01:37:35 +0000 | [diff] [blame] | 6787 | |
| 6788 | LegalizerHelper::LegalizeResult |
| 6789 | LegalizerHelper::lowerExtract(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6790 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | a5b9c75 | 2019-10-06 01:37:35 +0000 | [diff] [blame] | 6791 | unsigned Offset = MI.getOperand(2).getImm(); |
| 6792 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 6793 | // Extract sub-vector or one element |
| 6794 | if (SrcTy.isVector()) { |
| 6795 | unsigned SrcEltSize = SrcTy.getElementType().getSizeInBits(); |
| 6796 | unsigned DstSize = DstTy.getSizeInBits(); |
| 6797 | |
| 6798 | if ((Offset % SrcEltSize == 0) && (DstSize % SrcEltSize == 0) && |
| 6799 | (Offset + DstSize <= SrcTy.getSizeInBits())) { |
| 6800 | // Unmerge and allow access to each Src element for the artifact combiner. |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6801 | auto Unmerge = MIRBuilder.buildUnmerge(SrcTy.getElementType(), SrcReg); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 6802 | |
| 6803 | // Take element(s) we need to extract and copy it (merge them). |
| 6804 | SmallVector<Register, 8> SubVectorElts; |
| 6805 | for (unsigned Idx = Offset / SrcEltSize; |
| 6806 | Idx < (Offset + DstSize) / SrcEltSize; ++Idx) { |
| 6807 | SubVectorElts.push_back(Unmerge.getReg(Idx)); |
| 6808 | } |
| 6809 | if (SubVectorElts.size() == 1) |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6810 | MIRBuilder.buildCopy(DstReg, SubVectorElts[0]); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 6811 | else |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6812 | MIRBuilder.buildMergeLikeInstr(DstReg, SubVectorElts); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 6813 | |
| 6814 | MI.eraseFromParent(); |
| 6815 | return Legalized; |
| 6816 | } |
| 6817 | } |
| 6818 | |
Matt Arsenault | a5b9c75 | 2019-10-06 01:37:35 +0000 | [diff] [blame] | 6819 | if (DstTy.isScalar() && |
| 6820 | (SrcTy.isScalar() || |
| 6821 | (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) { |
| 6822 | LLT SrcIntTy = SrcTy; |
| 6823 | if (!SrcTy.isScalar()) { |
| 6824 | SrcIntTy = LLT::scalar(SrcTy.getSizeInBits()); |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6825 | SrcReg = MIRBuilder.buildBitcast(SrcIntTy, SrcReg).getReg(0); |
Matt Arsenault | a5b9c75 | 2019-10-06 01:37:35 +0000 | [diff] [blame] | 6826 | } |
| 6827 | |
| 6828 | if (Offset == 0) |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6829 | MIRBuilder.buildTrunc(DstReg, SrcReg); |
Matt Arsenault | a5b9c75 | 2019-10-06 01:37:35 +0000 | [diff] [blame] | 6830 | else { |
| 6831 | auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset); |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6832 | auto Shr = MIRBuilder.buildLShr(SrcIntTy, SrcReg, ShiftAmt); |
| 6833 | MIRBuilder.buildTrunc(DstReg, Shr); |
Matt Arsenault | a5b9c75 | 2019-10-06 01:37:35 +0000 | [diff] [blame] | 6834 | } |
| 6835 | |
| 6836 | MI.eraseFromParent(); |
| 6837 | return Legalized; |
| 6838 | } |
| 6839 | |
| 6840 | return UnableToLegalize; |
| 6841 | } |
Matt Arsenault | 4bcdcad | 2019-10-07 19:13:27 +0000 | [diff] [blame] | 6842 | |
| 6843 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6844 | auto [Dst, Src, InsertSrc] = MI.getFirst3Regs(); |
Matt Arsenault | 4bcdcad | 2019-10-07 19:13:27 +0000 | [diff] [blame] | 6845 | uint64_t Offset = MI.getOperand(3).getImm(); |
| 6846 | |
| 6847 | LLT DstTy = MRI.getType(Src); |
| 6848 | LLT InsertTy = MRI.getType(InsertSrc); |
| 6849 | |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 6850 | // Insert sub-vector or one element |
| 6851 | if (DstTy.isVector() && !InsertTy.isPointer()) { |
| 6852 | LLT EltTy = DstTy.getElementType(); |
| 6853 | unsigned EltSize = EltTy.getSizeInBits(); |
| 6854 | unsigned InsertSize = InsertTy.getSizeInBits(); |
| 6855 | |
| 6856 | if ((Offset % EltSize == 0) && (InsertSize % EltSize == 0) && |
| 6857 | (Offset + InsertSize <= DstTy.getSizeInBits())) { |
| 6858 | auto UnmergeSrc = MIRBuilder.buildUnmerge(EltTy, Src); |
| 6859 | SmallVector<Register, 8> DstElts; |
| 6860 | unsigned Idx = 0; |
| 6861 | // Elements from Src before insert start Offset |
| 6862 | for (; Idx < Offset / EltSize; ++Idx) { |
| 6863 | DstElts.push_back(UnmergeSrc.getReg(Idx)); |
| 6864 | } |
| 6865 | |
| 6866 | // Replace elements in Src with elements from InsertSrc |
| 6867 | if (InsertTy.getSizeInBits() > EltSize) { |
| 6868 | auto UnmergeInsertSrc = MIRBuilder.buildUnmerge(EltTy, InsertSrc); |
| 6869 | for (unsigned i = 0; Idx < (Offset + InsertSize) / EltSize; |
| 6870 | ++Idx, ++i) { |
| 6871 | DstElts.push_back(UnmergeInsertSrc.getReg(i)); |
| 6872 | } |
| 6873 | } else { |
| 6874 | DstElts.push_back(InsertSrc); |
| 6875 | ++Idx; |
| 6876 | } |
| 6877 | |
| 6878 | // Remaining elements from Src after insert |
| 6879 | for (; Idx < DstTy.getNumElements(); ++Idx) { |
| 6880 | DstElts.push_back(UnmergeSrc.getReg(Idx)); |
| 6881 | } |
| 6882 | |
Diana Picus | f95a5fb | 2023-01-09 11:59:00 +0100 | [diff] [blame] | 6883 | MIRBuilder.buildMergeLikeInstr(Dst, DstElts); |
Petar Avramovic | 29f88b9 | 2021-12-23 14:09:51 +0100 | [diff] [blame] | 6884 | MI.eraseFromParent(); |
| 6885 | return Legalized; |
| 6886 | } |
| 6887 | } |
| 6888 | |
Dominik Montada | 8ff2dcb1 | 2020-03-11 12:18:59 +0100 | [diff] [blame] | 6889 | if (InsertTy.isVector() || |
| 6890 | (DstTy.isVector() && DstTy.getElementType() != InsertTy)) |
| 6891 | return UnableToLegalize; |
Matt Arsenault | 4bcdcad | 2019-10-07 19:13:27 +0000 | [diff] [blame] | 6892 | |
Dominik Montada | 8ff2dcb1 | 2020-03-11 12:18:59 +0100 | [diff] [blame] | 6893 | const DataLayout &DL = MIRBuilder.getDataLayout(); |
| 6894 | if ((DstTy.isPointer() && |
| 6895 | DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) || |
| 6896 | (InsertTy.isPointer() && |
| 6897 | DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) { |
| 6898 | LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n"); |
| 6899 | return UnableToLegalize; |
Matt Arsenault | 4bcdcad | 2019-10-07 19:13:27 +0000 | [diff] [blame] | 6900 | } |
| 6901 | |
Dominik Montada | 8ff2dcb1 | 2020-03-11 12:18:59 +0100 | [diff] [blame] | 6902 | LLT IntDstTy = DstTy; |
| 6903 | |
| 6904 | if (!DstTy.isScalar()) { |
| 6905 | IntDstTy = LLT::scalar(DstTy.getSizeInBits()); |
| 6906 | Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0); |
| 6907 | } |
| 6908 | |
| 6909 | if (!InsertTy.isScalar()) { |
| 6910 | const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits()); |
| 6911 | InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0); |
| 6912 | } |
| 6913 | |
| 6914 | Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0); |
| 6915 | if (Offset != 0) { |
| 6916 | auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset); |
| 6917 | ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0); |
| 6918 | } |
| 6919 | |
| 6920 | APInt MaskVal = APInt::getBitsSetWithWrap( |
| 6921 | DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset); |
| 6922 | |
| 6923 | auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal); |
| 6924 | auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask); |
| 6925 | auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc); |
| 6926 | |
| 6927 | MIRBuilder.buildCast(Dst, Or); |
| 6928 | MI.eraseFromParent(); |
| 6929 | return Legalized; |
Matt Arsenault | 4bcdcad | 2019-10-07 19:13:27 +0000 | [diff] [blame] | 6930 | } |
Matt Arsenault | 34ed76e | 2019-10-16 20:46:32 +0000 | [diff] [blame] | 6931 | |
| 6932 | LegalizerHelper::LegalizeResult |
| 6933 | LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6934 | auto [Dst0, Dst0Ty, Dst1, Dst1Ty, LHS, LHSTy, RHS, RHSTy] = |
| 6935 | MI.getFirst4RegLLTs(); |
Matt Arsenault | 34ed76e | 2019-10-16 20:46:32 +0000 | [diff] [blame] | 6936 | const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO; |
| 6937 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6938 | LLT Ty = Dst0Ty; |
| 6939 | LLT BoolTy = Dst1Ty; |
Matt Arsenault | 34ed76e | 2019-10-16 20:46:32 +0000 | [diff] [blame] | 6940 | |
| 6941 | if (IsAdd) |
| 6942 | MIRBuilder.buildAdd(Dst0, LHS, RHS); |
| 6943 | else |
| 6944 | MIRBuilder.buildSub(Dst0, LHS, RHS); |
| 6945 | |
| 6946 | // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow. |
| 6947 | |
| 6948 | auto Zero = MIRBuilder.buildConstant(Ty, 0); |
| 6949 | |
| 6950 | // For an addition, the result should be less than one of the operands (LHS) |
| 6951 | // if and only if the other operand (RHS) is negative, otherwise there will |
| 6952 | // be overflow. |
| 6953 | // For a subtraction, the result should be less than one of the operands |
| 6954 | // (LHS) if and only if the other operand (RHS) is (non-zero) positive, |
| 6955 | // otherwise there will be overflow. |
| 6956 | auto ResultLowerThanLHS = |
| 6957 | MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS); |
| 6958 | auto ConditionRHS = MIRBuilder.buildICmp( |
| 6959 | IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero); |
| 6960 | |
| 6961 | MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS); |
| 6962 | MI.eraseFromParent(); |
| 6963 | return Legalized; |
| 6964 | } |
Petar Avramovic | 94a24e7 | 2019-12-30 11:13:22 +0100 | [diff] [blame] | 6965 | |
| 6966 | LegalizerHelper::LegalizeResult |
Jay Foad | b35833b | 2020-07-12 14:18:45 -0400 | [diff] [blame] | 6967 | LegalizerHelper::lowerAddSubSatToMinMax(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 6968 | auto [Res, LHS, RHS] = MI.getFirst3Regs(); |
Jay Foad | b35833b | 2020-07-12 14:18:45 -0400 | [diff] [blame] | 6969 | LLT Ty = MRI.getType(Res); |
| 6970 | bool IsSigned; |
| 6971 | bool IsAdd; |
| 6972 | unsigned BaseOp; |
| 6973 | switch (MI.getOpcode()) { |
| 6974 | default: |
| 6975 | llvm_unreachable("unexpected addsat/subsat opcode"); |
| 6976 | case TargetOpcode::G_UADDSAT: |
| 6977 | IsSigned = false; |
| 6978 | IsAdd = true; |
| 6979 | BaseOp = TargetOpcode::G_ADD; |
| 6980 | break; |
| 6981 | case TargetOpcode::G_SADDSAT: |
| 6982 | IsSigned = true; |
| 6983 | IsAdd = true; |
| 6984 | BaseOp = TargetOpcode::G_ADD; |
| 6985 | break; |
| 6986 | case TargetOpcode::G_USUBSAT: |
| 6987 | IsSigned = false; |
| 6988 | IsAdd = false; |
| 6989 | BaseOp = TargetOpcode::G_SUB; |
| 6990 | break; |
| 6991 | case TargetOpcode::G_SSUBSAT: |
| 6992 | IsSigned = true; |
| 6993 | IsAdd = false; |
| 6994 | BaseOp = TargetOpcode::G_SUB; |
| 6995 | break; |
| 6996 | } |
| 6997 | |
| 6998 | if (IsSigned) { |
| 6999 | // sadd.sat(a, b) -> |
| 7000 | // hi = 0x7fffffff - smax(a, 0) |
| 7001 | // lo = 0x80000000 - smin(a, 0) |
| 7002 | // a + smin(smax(lo, b), hi) |
| 7003 | // ssub.sat(a, b) -> |
| 7004 | // lo = smax(a, -1) - 0x7fffffff |
| 7005 | // hi = smin(a, -1) - 0x80000000 |
| 7006 | // a - smin(smax(lo, b), hi) |
| 7007 | // TODO: AMDGPU can use a "median of 3" instruction here: |
| 7008 | // a +/- med3(lo, b, hi) |
| 7009 | uint64_t NumBits = Ty.getScalarSizeInBits(); |
| 7010 | auto MaxVal = |
| 7011 | MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(NumBits)); |
| 7012 | auto MinVal = |
| 7013 | MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits)); |
| 7014 | MachineInstrBuilder Hi, Lo; |
| 7015 | if (IsAdd) { |
| 7016 | auto Zero = MIRBuilder.buildConstant(Ty, 0); |
| 7017 | Hi = MIRBuilder.buildSub(Ty, MaxVal, MIRBuilder.buildSMax(Ty, LHS, Zero)); |
| 7018 | Lo = MIRBuilder.buildSub(Ty, MinVal, MIRBuilder.buildSMin(Ty, LHS, Zero)); |
| 7019 | } else { |
| 7020 | auto NegOne = MIRBuilder.buildConstant(Ty, -1); |
| 7021 | Lo = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMax(Ty, LHS, NegOne), |
| 7022 | MaxVal); |
| 7023 | Hi = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMin(Ty, LHS, NegOne), |
| 7024 | MinVal); |
| 7025 | } |
| 7026 | auto RHSClamped = |
| 7027 | MIRBuilder.buildSMin(Ty, MIRBuilder.buildSMax(Ty, Lo, RHS), Hi); |
| 7028 | MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, RHSClamped}); |
| 7029 | } else { |
| 7030 | // uadd.sat(a, b) -> a + umin(~a, b) |
| 7031 | // usub.sat(a, b) -> a - umin(a, b) |
| 7032 | Register Not = IsAdd ? MIRBuilder.buildNot(Ty, LHS).getReg(0) : LHS; |
| 7033 | auto Min = MIRBuilder.buildUMin(Ty, Not, RHS); |
| 7034 | MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, Min}); |
| 7035 | } |
| 7036 | |
| 7037 | MI.eraseFromParent(); |
| 7038 | return Legalized; |
| 7039 | } |
| 7040 | |
| 7041 | LegalizerHelper::LegalizeResult |
| 7042 | LegalizerHelper::lowerAddSubSatToAddoSubo(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7043 | auto [Res, LHS, RHS] = MI.getFirst3Regs(); |
Jay Foad | b35833b | 2020-07-12 14:18:45 -0400 | [diff] [blame] | 7044 | LLT Ty = MRI.getType(Res); |
| 7045 | LLT BoolTy = Ty.changeElementSize(1); |
| 7046 | bool IsSigned; |
| 7047 | bool IsAdd; |
| 7048 | unsigned OverflowOp; |
| 7049 | switch (MI.getOpcode()) { |
| 7050 | default: |
| 7051 | llvm_unreachable("unexpected addsat/subsat opcode"); |
| 7052 | case TargetOpcode::G_UADDSAT: |
| 7053 | IsSigned = false; |
| 7054 | IsAdd = true; |
| 7055 | OverflowOp = TargetOpcode::G_UADDO; |
| 7056 | break; |
| 7057 | case TargetOpcode::G_SADDSAT: |
| 7058 | IsSigned = true; |
| 7059 | IsAdd = true; |
| 7060 | OverflowOp = TargetOpcode::G_SADDO; |
| 7061 | break; |
| 7062 | case TargetOpcode::G_USUBSAT: |
| 7063 | IsSigned = false; |
| 7064 | IsAdd = false; |
| 7065 | OverflowOp = TargetOpcode::G_USUBO; |
| 7066 | break; |
| 7067 | case TargetOpcode::G_SSUBSAT: |
| 7068 | IsSigned = true; |
| 7069 | IsAdd = false; |
| 7070 | OverflowOp = TargetOpcode::G_SSUBO; |
| 7071 | break; |
| 7072 | } |
| 7073 | |
| 7074 | auto OverflowRes = |
| 7075 | MIRBuilder.buildInstr(OverflowOp, {Ty, BoolTy}, {LHS, RHS}); |
| 7076 | Register Tmp = OverflowRes.getReg(0); |
| 7077 | Register Ov = OverflowRes.getReg(1); |
| 7078 | MachineInstrBuilder Clamp; |
| 7079 | if (IsSigned) { |
| 7080 | // sadd.sat(a, b) -> |
| 7081 | // {tmp, ov} = saddo(a, b) |
| 7082 | // ov ? (tmp >>s 31) + 0x80000000 : r |
| 7083 | // ssub.sat(a, b) -> |
| 7084 | // {tmp, ov} = ssubo(a, b) |
| 7085 | // ov ? (tmp >>s 31) + 0x80000000 : r |
| 7086 | uint64_t NumBits = Ty.getScalarSizeInBits(); |
| 7087 | auto ShiftAmount = MIRBuilder.buildConstant(Ty, NumBits - 1); |
| 7088 | auto Sign = MIRBuilder.buildAShr(Ty, Tmp, ShiftAmount); |
| 7089 | auto MinVal = |
| 7090 | MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits)); |
| 7091 | Clamp = MIRBuilder.buildAdd(Ty, Sign, MinVal); |
| 7092 | } else { |
| 7093 | // uadd.sat(a, b) -> |
| 7094 | // {tmp, ov} = uaddo(a, b) |
| 7095 | // ov ? 0xffffffff : tmp |
| 7096 | // usub.sat(a, b) -> |
| 7097 | // {tmp, ov} = usubo(a, b) |
| 7098 | // ov ? 0 : tmp |
| 7099 | Clamp = MIRBuilder.buildConstant(Ty, IsAdd ? -1 : 0); |
| 7100 | } |
| 7101 | MIRBuilder.buildSelect(Res, Ov, Clamp, Tmp); |
| 7102 | |
| 7103 | MI.eraseFromParent(); |
| 7104 | return Legalized; |
| 7105 | } |
| 7106 | |
| 7107 | LegalizerHelper::LegalizeResult |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 7108 | LegalizerHelper::lowerShlSat(MachineInstr &MI) { |
| 7109 | assert((MI.getOpcode() == TargetOpcode::G_SSHLSAT || |
| 7110 | MI.getOpcode() == TargetOpcode::G_USHLSAT) && |
| 7111 | "Expected shlsat opcode!"); |
| 7112 | bool IsSigned = MI.getOpcode() == TargetOpcode::G_SSHLSAT; |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7113 | auto [Res, LHS, RHS] = MI.getFirst3Regs(); |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 7114 | LLT Ty = MRI.getType(Res); |
| 7115 | LLT BoolTy = Ty.changeElementSize(1); |
| 7116 | |
| 7117 | unsigned BW = Ty.getScalarSizeInBits(); |
| 7118 | auto Result = MIRBuilder.buildShl(Ty, LHS, RHS); |
| 7119 | auto Orig = IsSigned ? MIRBuilder.buildAShr(Ty, Result, RHS) |
| 7120 | : MIRBuilder.buildLShr(Ty, Result, RHS); |
| 7121 | |
| 7122 | MachineInstrBuilder SatVal; |
| 7123 | if (IsSigned) { |
| 7124 | auto SatMin = MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(BW)); |
| 7125 | auto SatMax = MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(BW)); |
| 7126 | auto Cmp = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, LHS, |
| 7127 | MIRBuilder.buildConstant(Ty, 0)); |
| 7128 | SatVal = MIRBuilder.buildSelect(Ty, Cmp, SatMin, SatMax); |
| 7129 | } else { |
| 7130 | SatVal = MIRBuilder.buildConstant(Ty, APInt::getMaxValue(BW)); |
| 7131 | } |
Mirko Brkusanin | 4cf6dd5 | 2020-11-16 17:43:15 +0100 | [diff] [blame] | 7132 | auto Ov = MIRBuilder.buildICmp(CmpInst::ICMP_NE, BoolTy, LHS, Orig); |
Bevin Hansson | 5de6c56 | 2020-07-16 17:02:04 +0200 | [diff] [blame] | 7133 | MIRBuilder.buildSelect(Res, Ov, SatVal, Result); |
| 7134 | |
| 7135 | MI.eraseFromParent(); |
| 7136 | return Legalized; |
| 7137 | } |
| 7138 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7139 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerBswap(MachineInstr &MI) { |
| 7140 | auto [Dst, Src] = MI.getFirst2Regs(); |
Petar Avramovic | 94a24e7 | 2019-12-30 11:13:22 +0100 | [diff] [blame] | 7141 | const LLT Ty = MRI.getType(Src); |
Matt Arsenault | 2e77362 | 2020-02-14 11:51:57 -0500 | [diff] [blame] | 7142 | unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8; |
Petar Avramovic | 94a24e7 | 2019-12-30 11:13:22 +0100 | [diff] [blame] | 7143 | unsigned BaseShiftAmt = (SizeInBytes - 1) * 8; |
| 7144 | |
| 7145 | // Swap most and least significant byte, set remaining bytes in Res to zero. |
| 7146 | auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt); |
| 7147 | auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt); |
| 7148 | auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); |
| 7149 | auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft); |
| 7150 | |
| 7151 | // Set i-th high/low byte in Res to i-th low/high byte from Src. |
| 7152 | for (unsigned i = 1; i < SizeInBytes / 2; ++i) { |
| 7153 | // AND with Mask leaves byte i unchanged and sets remaining bytes to 0. |
| 7154 | APInt APMask(SizeInBytes * 8, 0xFF << (i * 8)); |
| 7155 | auto Mask = MIRBuilder.buildConstant(Ty, APMask); |
| 7156 | auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i); |
| 7157 | // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt. |
| 7158 | auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask); |
| 7159 | auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt); |
| 7160 | Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft); |
| 7161 | // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask. |
| 7162 | auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt); |
| 7163 | auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask); |
| 7164 | Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight); |
| 7165 | } |
| 7166 | Res.getInstr()->getOperand(0).setReg(Dst); |
| 7167 | |
| 7168 | MI.eraseFromParent(); |
| 7169 | return Legalized; |
| 7170 | } |
Petar Avramovic | 98f72a5 | 2019-12-30 18:06:29 +0100 | [diff] [blame] | 7171 | |
| 7172 | //{ (Src & Mask) >> N } | { (Src << N) & Mask } |
| 7173 | static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B, |
| 7174 | MachineInstrBuilder Src, APInt Mask) { |
| 7175 | const LLT Ty = Dst.getLLTTy(*B.getMRI()); |
| 7176 | MachineInstrBuilder C_N = B.buildConstant(Ty, N); |
| 7177 | MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask); |
| 7178 | auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N); |
| 7179 | auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0); |
| 7180 | return B.buildOr(Dst, LHS, RHS); |
| 7181 | } |
| 7182 | |
| 7183 | LegalizerHelper::LegalizeResult |
| 7184 | LegalizerHelper::lowerBitreverse(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7185 | auto [Dst, Src] = MI.getFirst2Regs(); |
Petar Avramovic | 98f72a5 | 2019-12-30 18:06:29 +0100 | [diff] [blame] | 7186 | const LLT Ty = MRI.getType(Src); |
| 7187 | unsigned Size = Ty.getSizeInBits(); |
| 7188 | |
| 7189 | MachineInstrBuilder BSWAP = |
| 7190 | MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src}); |
| 7191 | |
| 7192 | // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654 |
| 7193 | // [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4] |
| 7194 | // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0] |
| 7195 | MachineInstrBuilder Swap4 = |
| 7196 | SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0))); |
| 7197 | |
| 7198 | // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76 |
| 7199 | // [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2] |
| 7200 | // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC] |
| 7201 | MachineInstrBuilder Swap2 = |
| 7202 | SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC))); |
| 7203 | |
| 7204 | // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7 |
| 7205 | // [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1] |
| 7206 | // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA] |
| 7207 | SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA))); |
| 7208 | |
| 7209 | MI.eraseFromParent(); |
| 7210 | return Legalized; |
| 7211 | } |
Matt Arsenault | 0ea3c72 | 2019-12-27 19:26:51 -0500 | [diff] [blame] | 7212 | |
| 7213 | LegalizerHelper::LegalizeResult |
Matt Arsenault | c5c1bb3 | 2020-01-12 13:29:44 -0500 | [diff] [blame] | 7214 | LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) { |
Matt Arsenault | 0ea3c72 | 2019-12-27 19:26:51 -0500 | [diff] [blame] | 7215 | MachineFunction &MF = MIRBuilder.getMF(); |
Matt Arsenault | c5c1bb3 | 2020-01-12 13:29:44 -0500 | [diff] [blame] | 7216 | |
| 7217 | bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER; |
| 7218 | int NameOpIdx = IsRead ? 1 : 0; |
| 7219 | int ValRegIndex = IsRead ? 0 : 1; |
| 7220 | |
| 7221 | Register ValReg = MI.getOperand(ValRegIndex).getReg(); |
| 7222 | const LLT Ty = MRI.getType(ValReg); |
| 7223 | const MDString *RegStr = cast<MDString>( |
| 7224 | cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0)); |
| 7225 | |
Matt Arsenault | adbcc8e | 2020-07-31 11:41:05 -0400 | [diff] [blame] | 7226 | Register PhysReg = TLI.getRegisterByName(RegStr->getString().data(), Ty, MF); |
Matt Arsenault | c5c1bb3 | 2020-01-12 13:29:44 -0500 | [diff] [blame] | 7227 | if (!PhysReg.isValid()) |
Matt Arsenault | 0ea3c72 | 2019-12-27 19:26:51 -0500 | [diff] [blame] | 7228 | return UnableToLegalize; |
| 7229 | |
Matt Arsenault | c5c1bb3 | 2020-01-12 13:29:44 -0500 | [diff] [blame] | 7230 | if (IsRead) |
| 7231 | MIRBuilder.buildCopy(ValReg, PhysReg); |
| 7232 | else |
| 7233 | MIRBuilder.buildCopy(PhysReg, ValReg); |
| 7234 | |
Matt Arsenault | 0ea3c72 | 2019-12-27 19:26:51 -0500 | [diff] [blame] | 7235 | MI.eraseFromParent(); |
| 7236 | return Legalized; |
| 7237 | } |
Pushpinder Singh | 41d6669 | 2020-08-10 05:47:50 -0400 | [diff] [blame] | 7238 | |
| 7239 | LegalizerHelper::LegalizeResult |
| 7240 | LegalizerHelper::lowerSMULH_UMULH(MachineInstr &MI) { |
| 7241 | bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULH; |
| 7242 | unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; |
| 7243 | Register Result = MI.getOperand(0).getReg(); |
| 7244 | LLT OrigTy = MRI.getType(Result); |
| 7245 | auto SizeInBits = OrigTy.getScalarSizeInBits(); |
| 7246 | LLT WideTy = OrigTy.changeElementSize(SizeInBits * 2); |
| 7247 | |
| 7248 | auto LHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(1)}); |
| 7249 | auto RHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(2)}); |
| 7250 | auto Mul = MIRBuilder.buildMul(WideTy, LHS, RHS); |
| 7251 | unsigned ShiftOp = IsSigned ? TargetOpcode::G_ASHR : TargetOpcode::G_LSHR; |
| 7252 | |
| 7253 | auto ShiftAmt = MIRBuilder.buildConstant(WideTy, SizeInBits); |
| 7254 | auto Shifted = MIRBuilder.buildInstr(ShiftOp, {WideTy}, {Mul, ShiftAmt}); |
| 7255 | MIRBuilder.buildTrunc(Result, Shifted); |
| 7256 | |
| 7257 | MI.eraseFromParent(); |
| 7258 | return Legalized; |
| 7259 | } |
Amara Emerson | 0823219 | 2020-09-26 10:02:39 -0700 | [diff] [blame] | 7260 | |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7261 | LegalizerHelper::LegalizeResult |
| 7262 | LegalizerHelper::lowerISFPCLASS(MachineInstr &MI) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7263 | auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs(); |
Matt Arsenault | 61f2f2c | 2023-03-17 09:21:57 -0400 | [diff] [blame] | 7264 | FPClassTest Mask = static_cast<FPClassTest>(MI.getOperand(2).getImm()); |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7265 | |
Matt Arsenault | 61f2f2c | 2023-03-17 09:21:57 -0400 | [diff] [blame] | 7266 | if (Mask == fcNone) { |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7267 | MIRBuilder.buildConstant(DstReg, 0); |
| 7268 | MI.eraseFromParent(); |
| 7269 | return Legalized; |
| 7270 | } |
Matt Arsenault | 61f2f2c | 2023-03-17 09:21:57 -0400 | [diff] [blame] | 7271 | if (Mask == fcAllFlags) { |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7272 | MIRBuilder.buildConstant(DstReg, 1); |
| 7273 | MI.eraseFromParent(); |
| 7274 | return Legalized; |
| 7275 | } |
| 7276 | |
| 7277 | unsigned BitSize = SrcTy.getScalarSizeInBits(); |
| 7278 | const fltSemantics &Semantics = getFltSemanticForLLT(SrcTy.getScalarType()); |
| 7279 | |
| 7280 | LLT IntTy = LLT::scalar(BitSize); |
| 7281 | if (SrcTy.isVector()) |
| 7282 | IntTy = LLT::vector(SrcTy.getElementCount(), IntTy); |
| 7283 | auto AsInt = MIRBuilder.buildCopy(IntTy, SrcReg); |
| 7284 | |
| 7285 | // Various masks. |
| 7286 | APInt SignBit = APInt::getSignMask(BitSize); |
| 7287 | APInt ValueMask = APInt::getSignedMaxValue(BitSize); // All bits but sign. |
| 7288 | APInt Inf = APFloat::getInf(Semantics).bitcastToAPInt(); // Exp and int bit. |
| 7289 | APInt ExpMask = Inf; |
| 7290 | APInt AllOneMantissa = APFloat::getLargest(Semantics).bitcastToAPInt() & ~Inf; |
| 7291 | APInt QNaNBitMask = |
| 7292 | APInt::getOneBitSet(BitSize, AllOneMantissa.getActiveBits() - 1); |
Kazu Hirata | b7ffd96 | 2023-02-19 22:54:23 -0800 | [diff] [blame] | 7293 | APInt InvertionMask = APInt::getAllOnes(DstTy.getScalarSizeInBits()); |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7294 | |
| 7295 | auto SignBitC = MIRBuilder.buildConstant(IntTy, SignBit); |
| 7296 | auto ValueMaskC = MIRBuilder.buildConstant(IntTy, ValueMask); |
| 7297 | auto InfC = MIRBuilder.buildConstant(IntTy, Inf); |
| 7298 | auto ExpMaskC = MIRBuilder.buildConstant(IntTy, ExpMask); |
| 7299 | auto ZeroC = MIRBuilder.buildConstant(IntTy, 0); |
| 7300 | |
| 7301 | auto Abs = MIRBuilder.buildAnd(IntTy, AsInt, ValueMaskC); |
| 7302 | auto Sign = |
| 7303 | MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_NE, DstTy, AsInt, Abs); |
| 7304 | |
| 7305 | auto Res = MIRBuilder.buildConstant(DstTy, 0); |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7306 | // Clang doesn't support capture of structured bindings: |
| 7307 | LLT DstTyCopy = DstTy; |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7308 | const auto appendToRes = [&](MachineInstrBuilder ToAppend) { |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7309 | Res = MIRBuilder.buildOr(DstTyCopy, Res, ToAppend); |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7310 | }; |
| 7311 | |
| 7312 | // Tests that involve more than one class should be processed first. |
| 7313 | if ((Mask & fcFinite) == fcFinite) { |
| 7314 | // finite(V) ==> abs(V) u< exp_mask |
| 7315 | appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, Abs, |
| 7316 | ExpMaskC)); |
| 7317 | Mask &= ~fcFinite; |
| 7318 | } else if ((Mask & fcFinite) == fcPosFinite) { |
| 7319 | // finite(V) && V > 0 ==> V u< exp_mask |
| 7320 | appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, AsInt, |
| 7321 | ExpMaskC)); |
| 7322 | Mask &= ~fcPosFinite; |
| 7323 | } else if ((Mask & fcFinite) == fcNegFinite) { |
| 7324 | // finite(V) && V < 0 ==> abs(V) u< exp_mask && signbit == 1 |
| 7325 | auto Cmp = MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, Abs, |
| 7326 | ExpMaskC); |
| 7327 | auto And = MIRBuilder.buildAnd(DstTy, Cmp, Sign); |
| 7328 | appendToRes(And); |
| 7329 | Mask &= ~fcNegFinite; |
| 7330 | } |
| 7331 | |
| 7332 | // Check for individual classes. |
Matt Arsenault | 61f2f2c | 2023-03-17 09:21:57 -0400 | [diff] [blame] | 7333 | if (FPClassTest PartialCheck = Mask & fcZero) { |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7334 | if (PartialCheck == fcPosZero) |
| 7335 | appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, |
| 7336 | AsInt, ZeroC)); |
| 7337 | else if (PartialCheck == fcZero) |
| 7338 | appendToRes( |
| 7339 | MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, Abs, ZeroC)); |
| 7340 | else // fcNegZero |
| 7341 | appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, |
| 7342 | AsInt, SignBitC)); |
| 7343 | } |
| 7344 | |
Matt Arsenault | 9356ec1 | 2023-02-02 10:14:36 -0400 | [diff] [blame] | 7345 | if (FPClassTest PartialCheck = Mask & fcSubnormal) { |
| 7346 | // issubnormal(V) ==> unsigned(abs(V) - 1) u< (all mantissa bits set) |
| 7347 | // issubnormal(V) && V>0 ==> unsigned(V - 1) u< (all mantissa bits set) |
| 7348 | auto V = (PartialCheck == fcPosSubnormal) ? AsInt : Abs; |
| 7349 | auto OneC = MIRBuilder.buildConstant(IntTy, 1); |
| 7350 | auto VMinusOne = MIRBuilder.buildSub(IntTy, V, OneC); |
| 7351 | auto SubnormalRes = |
| 7352 | MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, VMinusOne, |
| 7353 | MIRBuilder.buildConstant(IntTy, AllOneMantissa)); |
| 7354 | if (PartialCheck == fcNegSubnormal) |
| 7355 | SubnormalRes = MIRBuilder.buildAnd(DstTy, SubnormalRes, Sign); |
| 7356 | appendToRes(SubnormalRes); |
| 7357 | } |
| 7358 | |
Matt Arsenault | 61f2f2c | 2023-03-17 09:21:57 -0400 | [diff] [blame] | 7359 | if (FPClassTest PartialCheck = Mask & fcInf) { |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7360 | if (PartialCheck == fcPosInf) |
| 7361 | appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, |
| 7362 | AsInt, InfC)); |
| 7363 | else if (PartialCheck == fcInf) |
| 7364 | appendToRes( |
| 7365 | MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, Abs, InfC)); |
| 7366 | else { // fcNegInf |
| 7367 | APInt NegInf = APFloat::getInf(Semantics, true).bitcastToAPInt(); |
| 7368 | auto NegInfC = MIRBuilder.buildConstant(IntTy, NegInf); |
| 7369 | appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, |
| 7370 | AsInt, NegInfC)); |
| 7371 | } |
| 7372 | } |
| 7373 | |
Matt Arsenault | 61f2f2c | 2023-03-17 09:21:57 -0400 | [diff] [blame] | 7374 | if (FPClassTest PartialCheck = Mask & fcNan) { |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7375 | auto InfWithQnanBitC = MIRBuilder.buildConstant(IntTy, Inf | QNaNBitMask); |
| 7376 | if (PartialCheck == fcNan) { |
| 7377 | // isnan(V) ==> abs(V) u> int(inf) |
| 7378 | appendToRes( |
| 7379 | MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGT, DstTy, Abs, InfC)); |
| 7380 | } else if (PartialCheck == fcQNan) { |
| 7381 | // isquiet(V) ==> abs(V) u>= (unsigned(Inf) | quiet_bit) |
| 7382 | appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGE, DstTy, Abs, |
| 7383 | InfWithQnanBitC)); |
| 7384 | } else { // fcSNan |
| 7385 | // issignaling(V) ==> abs(V) u> unsigned(Inf) && |
| 7386 | // abs(V) u< (unsigned(Inf) | quiet_bit) |
| 7387 | auto IsNan = |
| 7388 | MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGT, DstTy, Abs, InfC); |
| 7389 | auto IsNotQnan = MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, |
| 7390 | Abs, InfWithQnanBitC); |
| 7391 | appendToRes(MIRBuilder.buildAnd(DstTy, IsNan, IsNotQnan)); |
| 7392 | } |
| 7393 | } |
| 7394 | |
Matt Arsenault | 61f2f2c | 2023-03-17 09:21:57 -0400 | [diff] [blame] | 7395 | if (FPClassTest PartialCheck = Mask & fcNormal) { |
Janek van Oirschot | 587747d | 2022-12-06 20:36:07 +0000 | [diff] [blame] | 7396 | // isnormal(V) ==> (0 u< exp u< max_exp) ==> (unsigned(exp-1) u< |
| 7397 | // (max_exp-1)) |
| 7398 | APInt ExpLSB = ExpMask & ~(ExpMask.shl(1)); |
| 7399 | auto ExpMinusOne = MIRBuilder.buildSub( |
| 7400 | IntTy, Abs, MIRBuilder.buildConstant(IntTy, ExpLSB)); |
| 7401 | APInt MaxExpMinusOne = ExpMask - ExpLSB; |
| 7402 | auto NormalRes = |
| 7403 | MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, ExpMinusOne, |
| 7404 | MIRBuilder.buildConstant(IntTy, MaxExpMinusOne)); |
| 7405 | if (PartialCheck == fcNegNormal) |
| 7406 | NormalRes = MIRBuilder.buildAnd(DstTy, NormalRes, Sign); |
| 7407 | else if (PartialCheck == fcPosNormal) { |
| 7408 | auto PosSign = MIRBuilder.buildXor( |
| 7409 | DstTy, Sign, MIRBuilder.buildConstant(DstTy, InvertionMask)); |
| 7410 | NormalRes = MIRBuilder.buildAnd(DstTy, NormalRes, PosSign); |
| 7411 | } |
| 7412 | appendToRes(NormalRes); |
| 7413 | } |
| 7414 | |
| 7415 | MIRBuilder.buildCopy(DstReg, Res); |
| 7416 | MI.eraseFromParent(); |
| 7417 | return Legalized; |
| 7418 | } |
| 7419 | |
Amara Emerson | 0823219 | 2020-09-26 10:02:39 -0700 | [diff] [blame] | 7420 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerSelect(MachineInstr &MI) { |
| 7421 | // Implement vector G_SELECT in terms of XOR, AND, OR. |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7422 | auto [DstReg, DstTy, MaskReg, MaskTy, Op1Reg, Op1Ty, Op2Reg, Op2Ty] = |
| 7423 | MI.getFirst4RegLLTs(); |
Amara Emerson | 0823219 | 2020-09-26 10:02:39 -0700 | [diff] [blame] | 7424 | if (!DstTy.isVector()) |
| 7425 | return UnableToLegalize; |
| 7426 | |
Amara Emerson | f24f469 | 2022-09-11 16:28:44 +0100 | [diff] [blame] | 7427 | bool IsEltPtr = DstTy.getElementType().isPointer(); |
| 7428 | if (IsEltPtr) { |
| 7429 | LLT ScalarPtrTy = LLT::scalar(DstTy.getScalarSizeInBits()); |
| 7430 | LLT NewTy = DstTy.changeElementType(ScalarPtrTy); |
| 7431 | Op1Reg = MIRBuilder.buildPtrToInt(NewTy, Op1Reg).getReg(0); |
| 7432 | Op2Reg = MIRBuilder.buildPtrToInt(NewTy, Op2Reg).getReg(0); |
| 7433 | DstTy = NewTy; |
| 7434 | } |
| 7435 | |
Amara Emerson | 87ff156 | 2020-11-17 12:09:31 -0800 | [diff] [blame] | 7436 | if (MaskTy.isScalar()) { |
Matt Arsenault | 3f2cc7c | 2022-04-11 21:11:26 -0400 | [diff] [blame] | 7437 | // Turn the scalar condition into a vector condition mask. |
| 7438 | |
Amara Emerson | 87ff156 | 2020-11-17 12:09:31 -0800 | [diff] [blame] | 7439 | Register MaskElt = MaskReg; |
Matt Arsenault | 3f2cc7c | 2022-04-11 21:11:26 -0400 | [diff] [blame] | 7440 | |
| 7441 | // The condition was potentially zero extended before, but we want a sign |
| 7442 | // extended boolean. |
Amara Emerson | 78833a4 | 2022-09-20 00:21:55 +0100 | [diff] [blame] | 7443 | if (MaskTy != LLT::scalar(1)) |
Matt Arsenault | 3f2cc7c | 2022-04-11 21:11:26 -0400 | [diff] [blame] | 7444 | MaskElt = MIRBuilder.buildSExtInReg(MaskTy, MaskElt, 1).getReg(0); |
Matt Arsenault | 3f2cc7c | 2022-04-11 21:11:26 -0400 | [diff] [blame] | 7445 | |
| 7446 | // Continue the sign extension (or truncate) to match the data type. |
| 7447 | MaskElt = MIRBuilder.buildSExtOrTrunc(DstTy.getElementType(), |
| 7448 | MaskElt).getReg(0); |
| 7449 | |
| 7450 | // Generate a vector splat idiom. |
Amara Emerson | 87ff156 | 2020-11-17 12:09:31 -0800 | [diff] [blame] | 7451 | auto ShufSplat = MIRBuilder.buildShuffleSplat(DstTy, MaskElt); |
Matt Arsenault | 3f2cc7c | 2022-04-11 21:11:26 -0400 | [diff] [blame] | 7452 | MaskReg = ShufSplat.getReg(0); |
| 7453 | MaskTy = DstTy; |
Amara Emerson | 87ff156 | 2020-11-17 12:09:31 -0800 | [diff] [blame] | 7454 | } |
| 7455 | |
Matt Arsenault | 3f2cc7c | 2022-04-11 21:11:26 -0400 | [diff] [blame] | 7456 | if (MaskTy.getSizeInBits() != DstTy.getSizeInBits()) { |
Amara Emerson | 0823219 | 2020-09-26 10:02:39 -0700 | [diff] [blame] | 7457 | return UnableToLegalize; |
Amara Emerson | 87ff156 | 2020-11-17 12:09:31 -0800 | [diff] [blame] | 7458 | } |
Amara Emerson | 0823219 | 2020-09-26 10:02:39 -0700 | [diff] [blame] | 7459 | |
| 7460 | auto NotMask = MIRBuilder.buildNot(MaskTy, MaskReg); |
| 7461 | auto NewOp1 = MIRBuilder.buildAnd(MaskTy, Op1Reg, MaskReg); |
| 7462 | auto NewOp2 = MIRBuilder.buildAnd(MaskTy, Op2Reg, NotMask); |
Amara Emerson | f24f469 | 2022-09-11 16:28:44 +0100 | [diff] [blame] | 7463 | if (IsEltPtr) { |
| 7464 | auto Or = MIRBuilder.buildOr(DstTy, NewOp1, NewOp2); |
| 7465 | MIRBuilder.buildIntToPtr(DstReg, Or); |
| 7466 | } else { |
| 7467 | MIRBuilder.buildOr(DstReg, NewOp1, NewOp2); |
| 7468 | } |
Amara Emerson | 0823219 | 2020-09-26 10:02:39 -0700 | [diff] [blame] | 7469 | MI.eraseFromParent(); |
| 7470 | return Legalized; |
Kazu Hirata | e3d3dbd33 | 2021-01-10 09:24:56 -0800 | [diff] [blame] | 7471 | } |
Christudasan Devadasan | 4c6ab48 | 2021-03-10 18:03:10 +0530 | [diff] [blame] | 7472 | |
| 7473 | LegalizerHelper::LegalizeResult LegalizerHelper::lowerDIVREM(MachineInstr &MI) { |
| 7474 | // Split DIVREM into individual instructions. |
| 7475 | unsigned Opcode = MI.getOpcode(); |
| 7476 | |
| 7477 | MIRBuilder.buildInstr( |
| 7478 | Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SDIV |
| 7479 | : TargetOpcode::G_UDIV, |
| 7480 | {MI.getOperand(0).getReg()}, {MI.getOperand(2), MI.getOperand(3)}); |
| 7481 | MIRBuilder.buildInstr( |
| 7482 | Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SREM |
| 7483 | : TargetOpcode::G_UREM, |
| 7484 | {MI.getOperand(1).getReg()}, {MI.getOperand(2), MI.getOperand(3)}); |
| 7485 | MI.eraseFromParent(); |
| 7486 | return Legalized; |
| 7487 | } |
Mirko Brkusanin | 35ef4c9 | 2021-06-03 18:09:45 +0200 | [diff] [blame] | 7488 | |
| 7489 | LegalizerHelper::LegalizeResult |
| 7490 | LegalizerHelper::lowerAbsToAddXor(MachineInstr &MI) { |
| 7491 | // Expand %res = G_ABS %a into: |
| 7492 | // %v1 = G_ASHR %a, scalar_size-1 |
| 7493 | // %v2 = G_ADD %a, %v1 |
| 7494 | // %res = G_XOR %v2, %v1 |
| 7495 | LLT DstTy = MRI.getType(MI.getOperand(0).getReg()); |
| 7496 | Register OpReg = MI.getOperand(1).getReg(); |
| 7497 | auto ShiftAmt = |
| 7498 | MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - 1); |
| 7499 | auto Shift = MIRBuilder.buildAShr(DstTy, OpReg, ShiftAmt); |
| 7500 | auto Add = MIRBuilder.buildAdd(DstTy, OpReg, Shift); |
| 7501 | MIRBuilder.buildXor(MI.getOperand(0).getReg(), Add, Shift); |
| 7502 | MI.eraseFromParent(); |
| 7503 | return Legalized; |
| 7504 | } |
| 7505 | |
| 7506 | LegalizerHelper::LegalizeResult |
| 7507 | LegalizerHelper::lowerAbsToMaxNeg(MachineInstr &MI) { |
| 7508 | // Expand %res = G_ABS %a into: |
| 7509 | // %v1 = G_CONSTANT 0 |
| 7510 | // %v2 = G_SUB %v1, %a |
| 7511 | // %res = G_SMAX %a, %v2 |
| 7512 | Register SrcReg = MI.getOperand(1).getReg(); |
| 7513 | LLT Ty = MRI.getType(SrcReg); |
| 7514 | auto Zero = MIRBuilder.buildConstant(Ty, 0).getReg(0); |
| 7515 | auto Sub = MIRBuilder.buildSub(Ty, Zero, SrcReg).getReg(0); |
| 7516 | MIRBuilder.buildSMax(MI.getOperand(0), SrcReg, Sub); |
| 7517 | MI.eraseFromParent(); |
| 7518 | return Legalized; |
| 7519 | } |
Jessica Paquette | 791006f | 2021-08-17 10:39:18 -0700 | [diff] [blame] | 7520 | |
Amara Emerson | 95ac3d1 | 2021-08-18 00:19:58 -0700 | [diff] [blame] | 7521 | LegalizerHelper::LegalizeResult |
| 7522 | LegalizerHelper::lowerVectorReduction(MachineInstr &MI) { |
| 7523 | Register SrcReg = MI.getOperand(1).getReg(); |
| 7524 | LLT SrcTy = MRI.getType(SrcReg); |
| 7525 | LLT DstTy = MRI.getType(SrcReg); |
| 7526 | |
| 7527 | // The source could be a scalar if the IR type was <1 x sN>. |
| 7528 | if (SrcTy.isScalar()) { |
| 7529 | if (DstTy.getSizeInBits() > SrcTy.getSizeInBits()) |
| 7530 | return UnableToLegalize; // FIXME: handle extension. |
| 7531 | // This can be just a plain copy. |
| 7532 | Observer.changingInstr(MI); |
| 7533 | MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::COPY)); |
| 7534 | Observer.changedInstr(MI); |
| 7535 | return Legalized; |
| 7536 | } |
David Green | 2802739 | 2023-06-11 10:25:24 +0100 | [diff] [blame] | 7537 | return UnableToLegalize; |
Amara Emerson | 95ac3d1 | 2021-08-18 00:19:58 -0700 | [diff] [blame] | 7538 | } |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7539 | |
| 7540 | static bool shouldLowerMemFuncForSize(const MachineFunction &MF) { |
| 7541 | // On Darwin, -Os means optimize for size without hurting performance, so |
| 7542 | // only really optimize for size when -Oz (MinSize) is used. |
| 7543 | if (MF.getTarget().getTargetTriple().isOSDarwin()) |
| 7544 | return MF.getFunction().hasMinSize(); |
| 7545 | return MF.getFunction().hasOptSize(); |
| 7546 | } |
| 7547 | |
| 7548 | // Returns a list of types to use for memory op lowering in MemOps. A partial |
| 7549 | // port of findOptimalMemOpLowering in TargetLowering. |
| 7550 | static bool findGISelOptimalMemOpLowering(std::vector<LLT> &MemOps, |
| 7551 | unsigned Limit, const MemOp &Op, |
| 7552 | unsigned DstAS, unsigned SrcAS, |
| 7553 | const AttributeList &FuncAttributes, |
| 7554 | const TargetLowering &TLI) { |
| 7555 | if (Op.isMemcpyWithFixedDstAlign() && Op.getSrcAlign() < Op.getDstAlign()) |
| 7556 | return false; |
| 7557 | |
| 7558 | LLT Ty = TLI.getOptimalMemOpLLT(Op, FuncAttributes); |
| 7559 | |
| 7560 | if (Ty == LLT()) { |
| 7561 | // Use the largest scalar type whose alignment constraints are satisfied. |
| 7562 | // We only need to check DstAlign here as SrcAlign is always greater or |
| 7563 | // equal to DstAlign (or zero). |
| 7564 | Ty = LLT::scalar(64); |
| 7565 | if (Op.isFixedDstAlign()) |
| 7566 | while (Op.getDstAlign() < Ty.getSizeInBytes() && |
| 7567 | !TLI.allowsMisalignedMemoryAccesses(Ty, DstAS, Op.getDstAlign())) |
| 7568 | Ty = LLT::scalar(Ty.getSizeInBytes()); |
| 7569 | assert(Ty.getSizeInBits() > 0 && "Could not find valid type"); |
| 7570 | // FIXME: check for the largest legal type we can load/store to. |
| 7571 | } |
| 7572 | |
| 7573 | unsigned NumMemOps = 0; |
| 7574 | uint64_t Size = Op.size(); |
| 7575 | while (Size) { |
| 7576 | unsigned TySize = Ty.getSizeInBytes(); |
| 7577 | while (TySize > Size) { |
| 7578 | // For now, only use non-vector load / store's for the left-over pieces. |
| 7579 | LLT NewTy = Ty; |
| 7580 | // FIXME: check for mem op safety and legality of the types. Not all of |
| 7581 | // SDAGisms map cleanly to GISel concepts. |
| 7582 | if (NewTy.isVector()) |
| 7583 | NewTy = NewTy.getSizeInBits() > 64 ? LLT::scalar(64) : LLT::scalar(32); |
Kazu Hirata | f20b507 | 2023-01-28 09:06:31 -0800 | [diff] [blame] | 7584 | NewTy = LLT::scalar(llvm::bit_floor(NewTy.getSizeInBits() - 1)); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7585 | unsigned NewTySize = NewTy.getSizeInBytes(); |
| 7586 | assert(NewTySize > 0 && "Could not find appropriate type"); |
| 7587 | |
| 7588 | // If the new LLT cannot cover all of the remaining bits, then consider |
| 7589 | // issuing a (or a pair of) unaligned and overlapping load / store. |
Stanislav Mekhanoshin | bcaf31e | 2022-04-21 16:23:11 -0700 | [diff] [blame] | 7590 | unsigned Fast; |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7591 | // Need to get a VT equivalent for allowMisalignedMemoryAccesses(). |
| 7592 | MVT VT = getMVTForLLT(Ty); |
| 7593 | if (NumMemOps && Op.allowOverlap() && NewTySize < Size && |
| 7594 | TLI.allowsMisalignedMemoryAccesses( |
| 7595 | VT, DstAS, Op.isFixedDstAlign() ? Op.getDstAlign() : Align(1), |
| 7596 | MachineMemOperand::MONone, &Fast) && |
| 7597 | Fast) |
| 7598 | TySize = Size; |
| 7599 | else { |
| 7600 | Ty = NewTy; |
| 7601 | TySize = NewTySize; |
| 7602 | } |
| 7603 | } |
| 7604 | |
| 7605 | if (++NumMemOps > Limit) |
| 7606 | return false; |
| 7607 | |
| 7608 | MemOps.push_back(Ty); |
| 7609 | Size -= TySize; |
| 7610 | } |
| 7611 | |
| 7612 | return true; |
| 7613 | } |
| 7614 | |
| 7615 | static Type *getTypeForLLT(LLT Ty, LLVMContext &C) { |
| 7616 | if (Ty.isVector()) |
| 7617 | return FixedVectorType::get(IntegerType::get(C, Ty.getScalarSizeInBits()), |
| 7618 | Ty.getNumElements()); |
| 7619 | return IntegerType::get(C, Ty.getSizeInBits()); |
| 7620 | } |
| 7621 | |
| 7622 | // Get a vectorized representation of the memset value operand, GISel edition. |
| 7623 | static Register getMemsetValue(Register Val, LLT Ty, MachineIRBuilder &MIB) { |
| 7624 | MachineRegisterInfo &MRI = *MIB.getMRI(); |
| 7625 | unsigned NumBits = Ty.getScalarSizeInBits(); |
Petar Avramovic | d477a7c | 2021-09-17 11:21:55 +0200 | [diff] [blame] | 7626 | auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7627 | if (!Ty.isVector() && ValVRegAndVal) { |
Jay Foad | 6bec3e9 | 2021-10-06 10:54:07 +0100 | [diff] [blame] | 7628 | APInt Scalar = ValVRegAndVal->Value.trunc(8); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7629 | APInt SplatVal = APInt::getSplat(NumBits, Scalar); |
| 7630 | return MIB.buildConstant(Ty, SplatVal).getReg(0); |
| 7631 | } |
| 7632 | |
| 7633 | // Extend the byte value to the larger type, and then multiply by a magic |
| 7634 | // value 0x010101... in order to replicate it across every byte. |
| 7635 | // Unless it's zero, in which case just emit a larger G_CONSTANT 0. |
| 7636 | if (ValVRegAndVal && ValVRegAndVal->Value == 0) { |
| 7637 | return MIB.buildConstant(Ty, 0).getReg(0); |
| 7638 | } |
| 7639 | |
| 7640 | LLT ExtType = Ty.getScalarType(); |
| 7641 | auto ZExt = MIB.buildZExtOrTrunc(ExtType, Val); |
| 7642 | if (NumBits > 8) { |
| 7643 | APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01)); |
| 7644 | auto MagicMI = MIB.buildConstant(ExtType, Magic); |
| 7645 | Val = MIB.buildMul(ExtType, ZExt, MagicMI).getReg(0); |
| 7646 | } |
| 7647 | |
| 7648 | // For vector types create a G_BUILD_VECTOR. |
| 7649 | if (Ty.isVector()) |
| 7650 | Val = MIB.buildSplatVector(Ty, Val).getReg(0); |
| 7651 | |
| 7652 | return Val; |
| 7653 | } |
| 7654 | |
| 7655 | LegalizerHelper::LegalizeResult |
| 7656 | LegalizerHelper::lowerMemset(MachineInstr &MI, Register Dst, Register Val, |
| 7657 | uint64_t KnownLen, Align Alignment, |
| 7658 | bool IsVolatile) { |
| 7659 | auto &MF = *MI.getParent()->getParent(); |
| 7660 | const auto &TLI = *MF.getSubtarget().getTargetLowering(); |
| 7661 | auto &DL = MF.getDataLayout(); |
| 7662 | LLVMContext &C = MF.getFunction().getContext(); |
| 7663 | |
| 7664 | assert(KnownLen != 0 && "Have a zero length memset length!"); |
| 7665 | |
| 7666 | bool DstAlignCanChange = false; |
| 7667 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
| 7668 | bool OptSize = shouldLowerMemFuncForSize(MF); |
| 7669 | |
| 7670 | MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); |
| 7671 | if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) |
| 7672 | DstAlignCanChange = true; |
| 7673 | |
| 7674 | unsigned Limit = TLI.getMaxStoresPerMemset(OptSize); |
| 7675 | std::vector<LLT> MemOps; |
| 7676 | |
| 7677 | const auto &DstMMO = **MI.memoperands_begin(); |
| 7678 | MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); |
| 7679 | |
Petar Avramovic | d477a7c | 2021-09-17 11:21:55 +0200 | [diff] [blame] | 7680 | auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7681 | bool IsZeroVal = ValVRegAndVal && ValVRegAndVal->Value == 0; |
| 7682 | |
| 7683 | if (!findGISelOptimalMemOpLowering(MemOps, Limit, |
| 7684 | MemOp::Set(KnownLen, DstAlignCanChange, |
| 7685 | Alignment, |
| 7686 | /*IsZeroMemset=*/IsZeroVal, |
| 7687 | /*IsVolatile=*/IsVolatile), |
| 7688 | DstPtrInfo.getAddrSpace(), ~0u, |
| 7689 | MF.getFunction().getAttributes(), TLI)) |
| 7690 | return UnableToLegalize; |
| 7691 | |
| 7692 | if (DstAlignCanChange) { |
| 7693 | // Get an estimate of the type from the LLT. |
| 7694 | Type *IRTy = getTypeForLLT(MemOps[0], C); |
| 7695 | Align NewAlign = DL.getABITypeAlign(IRTy); |
| 7696 | if (NewAlign > Alignment) { |
| 7697 | Alignment = NewAlign; |
| 7698 | unsigned FI = FIDef->getOperand(1).getIndex(); |
| 7699 | // Give the stack frame object a larger alignment if needed. |
| 7700 | if (MFI.getObjectAlign(FI) < Alignment) |
| 7701 | MFI.setObjectAlignment(FI, Alignment); |
| 7702 | } |
| 7703 | } |
| 7704 | |
| 7705 | MachineIRBuilder MIB(MI); |
| 7706 | // Find the largest store and generate the bit pattern for it. |
| 7707 | LLT LargestTy = MemOps[0]; |
| 7708 | for (unsigned i = 1; i < MemOps.size(); i++) |
| 7709 | if (MemOps[i].getSizeInBits() > LargestTy.getSizeInBits()) |
| 7710 | LargestTy = MemOps[i]; |
| 7711 | |
| 7712 | // The memset stored value is always defined as an s8, so in order to make it |
| 7713 | // work with larger store types we need to repeat the bit pattern across the |
| 7714 | // wider type. |
| 7715 | Register MemSetValue = getMemsetValue(Val, LargestTy, MIB); |
| 7716 | |
| 7717 | if (!MemSetValue) |
| 7718 | return UnableToLegalize; |
| 7719 | |
| 7720 | // Generate the stores. For each store type in the list, we generate the |
| 7721 | // matching store of that type to the destination address. |
| 7722 | LLT PtrTy = MRI.getType(Dst); |
| 7723 | unsigned DstOff = 0; |
| 7724 | unsigned Size = KnownLen; |
| 7725 | for (unsigned I = 0; I < MemOps.size(); I++) { |
| 7726 | LLT Ty = MemOps[I]; |
| 7727 | unsigned TySize = Ty.getSizeInBytes(); |
| 7728 | if (TySize > Size) { |
| 7729 | // Issuing an unaligned load / store pair that overlaps with the previous |
| 7730 | // pair. Adjust the offset accordingly. |
| 7731 | assert(I == MemOps.size() - 1 && I != 0); |
| 7732 | DstOff -= TySize - Size; |
| 7733 | } |
| 7734 | |
| 7735 | // If this store is smaller than the largest store see whether we can get |
| 7736 | // the smaller value for free with a truncate. |
| 7737 | Register Value = MemSetValue; |
| 7738 | if (Ty.getSizeInBits() < LargestTy.getSizeInBits()) { |
| 7739 | MVT VT = getMVTForLLT(Ty); |
| 7740 | MVT LargestVT = getMVTForLLT(LargestTy); |
| 7741 | if (!LargestTy.isVector() && !Ty.isVector() && |
| 7742 | TLI.isTruncateFree(LargestVT, VT)) |
| 7743 | Value = MIB.buildTrunc(Ty, MemSetValue).getReg(0); |
| 7744 | else |
| 7745 | Value = getMemsetValue(Val, Ty, MIB); |
| 7746 | if (!Value) |
| 7747 | return UnableToLegalize; |
| 7748 | } |
| 7749 | |
| 7750 | auto *StoreMMO = MF.getMachineMemOperand(&DstMMO, DstOff, Ty); |
| 7751 | |
| 7752 | Register Ptr = Dst; |
| 7753 | if (DstOff != 0) { |
| 7754 | auto Offset = |
| 7755 | MIB.buildConstant(LLT::scalar(PtrTy.getSizeInBits()), DstOff); |
| 7756 | Ptr = MIB.buildPtrAdd(PtrTy, Dst, Offset).getReg(0); |
| 7757 | } |
| 7758 | |
| 7759 | MIB.buildStore(Value, Ptr, *StoreMMO); |
| 7760 | DstOff += Ty.getSizeInBytes(); |
| 7761 | Size -= TySize; |
| 7762 | } |
| 7763 | |
| 7764 | MI.eraseFromParent(); |
| 7765 | return Legalized; |
| 7766 | } |
| 7767 | |
| 7768 | LegalizerHelper::LegalizeResult |
| 7769 | LegalizerHelper::lowerMemcpyInline(MachineInstr &MI) { |
| 7770 | assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE); |
| 7771 | |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 7772 | auto [Dst, Src, Len] = MI.getFirst3Regs(); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7773 | |
| 7774 | const auto *MMOIt = MI.memoperands_begin(); |
| 7775 | const MachineMemOperand *MemOp = *MMOIt; |
| 7776 | bool IsVolatile = MemOp->isVolatile(); |
| 7777 | |
| 7778 | // See if this is a constant length copy |
Petar Avramovic | d477a7c | 2021-09-17 11:21:55 +0200 | [diff] [blame] | 7779 | auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7780 | // FIXME: support dynamically sized G_MEMCPY_INLINE |
Kazu Hirata | 5413bf1 | 2022-06-20 11:33:56 -0700 | [diff] [blame] | 7781 | assert(LenVRegAndVal && |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7782 | "inline memcpy with dynamic size is not yet supported"); |
| 7783 | uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue(); |
| 7784 | if (KnownLen == 0) { |
| 7785 | MI.eraseFromParent(); |
| 7786 | return Legalized; |
| 7787 | } |
| 7788 | |
| 7789 | const auto &DstMMO = **MI.memoperands_begin(); |
| 7790 | const auto &SrcMMO = **std::next(MI.memoperands_begin()); |
| 7791 | Align DstAlign = DstMMO.getBaseAlign(); |
| 7792 | Align SrcAlign = SrcMMO.getBaseAlign(); |
| 7793 | |
| 7794 | return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, |
| 7795 | IsVolatile); |
| 7796 | } |
| 7797 | |
| 7798 | LegalizerHelper::LegalizeResult |
| 7799 | LegalizerHelper::lowerMemcpyInline(MachineInstr &MI, Register Dst, Register Src, |
| 7800 | uint64_t KnownLen, Align DstAlign, |
| 7801 | Align SrcAlign, bool IsVolatile) { |
| 7802 | assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE); |
| 7803 | return lowerMemcpy(MI, Dst, Src, KnownLen, |
| 7804 | std::numeric_limits<uint64_t>::max(), DstAlign, SrcAlign, |
| 7805 | IsVolatile); |
| 7806 | } |
| 7807 | |
| 7808 | LegalizerHelper::LegalizeResult |
| 7809 | LegalizerHelper::lowerMemcpy(MachineInstr &MI, Register Dst, Register Src, |
| 7810 | uint64_t KnownLen, uint64_t Limit, Align DstAlign, |
| 7811 | Align SrcAlign, bool IsVolatile) { |
| 7812 | auto &MF = *MI.getParent()->getParent(); |
| 7813 | const auto &TLI = *MF.getSubtarget().getTargetLowering(); |
| 7814 | auto &DL = MF.getDataLayout(); |
| 7815 | LLVMContext &C = MF.getFunction().getContext(); |
| 7816 | |
| 7817 | assert(KnownLen != 0 && "Have a zero length memcpy length!"); |
| 7818 | |
| 7819 | bool DstAlignCanChange = false; |
| 7820 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
Guillaume Chatelet | 3c126d5 | 2022-06-22 15:02:48 +0000 | [diff] [blame] | 7821 | Align Alignment = std::min(DstAlign, SrcAlign); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7822 | |
| 7823 | MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); |
| 7824 | if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) |
| 7825 | DstAlignCanChange = true; |
| 7826 | |
| 7827 | // FIXME: infer better src pointer alignment like SelectionDAG does here. |
| 7828 | // FIXME: also use the equivalent of isMemSrcFromConstant and alwaysinlining |
| 7829 | // if the memcpy is in a tail call position. |
| 7830 | |
| 7831 | std::vector<LLT> MemOps; |
| 7832 | |
| 7833 | const auto &DstMMO = **MI.memoperands_begin(); |
| 7834 | const auto &SrcMMO = **std::next(MI.memoperands_begin()); |
| 7835 | MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); |
| 7836 | MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo(); |
| 7837 | |
| 7838 | if (!findGISelOptimalMemOpLowering( |
| 7839 | MemOps, Limit, |
| 7840 | MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign, |
| 7841 | IsVolatile), |
| 7842 | DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), |
| 7843 | MF.getFunction().getAttributes(), TLI)) |
| 7844 | return UnableToLegalize; |
| 7845 | |
| 7846 | if (DstAlignCanChange) { |
| 7847 | // Get an estimate of the type from the LLT. |
| 7848 | Type *IRTy = getTypeForLLT(MemOps[0], C); |
| 7849 | Align NewAlign = DL.getABITypeAlign(IRTy); |
| 7850 | |
| 7851 | // Don't promote to an alignment that would require dynamic stack |
| 7852 | // realignment. |
| 7853 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
| 7854 | if (!TRI->hasStackRealignment(MF)) |
| 7855 | while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) |
Guillaume Chatelet | 0303606 | 2022-06-20 09:33:09 +0000 | [diff] [blame] | 7856 | NewAlign = NewAlign.previous(); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7857 | |
| 7858 | if (NewAlign > Alignment) { |
| 7859 | Alignment = NewAlign; |
| 7860 | unsigned FI = FIDef->getOperand(1).getIndex(); |
| 7861 | // Give the stack frame object a larger alignment if needed. |
| 7862 | if (MFI.getObjectAlign(FI) < Alignment) |
| 7863 | MFI.setObjectAlignment(FI, Alignment); |
| 7864 | } |
| 7865 | } |
| 7866 | |
| 7867 | LLVM_DEBUG(dbgs() << "Inlining memcpy: " << MI << " into loads & stores\n"); |
| 7868 | |
| 7869 | MachineIRBuilder MIB(MI); |
| 7870 | // Now we need to emit a pair of load and stores for each of the types we've |
| 7871 | // collected. I.e. for each type, generate a load from the source pointer of |
| 7872 | // that type width, and then generate a corresponding store to the dest buffer |
| 7873 | // of that value loaded. This can result in a sequence of loads and stores |
| 7874 | // mixed types, depending on what the target specifies as good types to use. |
| 7875 | unsigned CurrOffset = 0; |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7876 | unsigned Size = KnownLen; |
| 7877 | for (auto CopyTy : MemOps) { |
| 7878 | // Issuing an unaligned load / store pair that overlaps with the previous |
| 7879 | // pair. Adjust the offset accordingly. |
| 7880 | if (CopyTy.getSizeInBytes() > Size) |
| 7881 | CurrOffset -= CopyTy.getSizeInBytes() - Size; |
| 7882 | |
| 7883 | // Construct MMOs for the accesses. |
| 7884 | auto *LoadMMO = |
| 7885 | MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes()); |
| 7886 | auto *StoreMMO = |
| 7887 | MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes()); |
| 7888 | |
| 7889 | // Create the load. |
| 7890 | Register LoadPtr = Src; |
| 7891 | Register Offset; |
| 7892 | if (CurrOffset != 0) { |
Jameson Nash | 0332d10 | 2021-10-21 11:58:02 -0400 | [diff] [blame] | 7893 | LLT SrcTy = MRI.getType(Src); |
| 7894 | Offset = MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset) |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7895 | .getReg(0); |
Jameson Nash | 0332d10 | 2021-10-21 11:58:02 -0400 | [diff] [blame] | 7896 | LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7897 | } |
| 7898 | auto LdVal = MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO); |
| 7899 | |
| 7900 | // Create the store. |
Jameson Nash | 0332d10 | 2021-10-21 11:58:02 -0400 | [diff] [blame] | 7901 | Register StorePtr = Dst; |
| 7902 | if (CurrOffset != 0) { |
| 7903 | LLT DstTy = MRI.getType(Dst); |
| 7904 | StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0); |
| 7905 | } |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7906 | MIB.buildStore(LdVal, StorePtr, *StoreMMO); |
| 7907 | CurrOffset += CopyTy.getSizeInBytes(); |
| 7908 | Size -= CopyTy.getSizeInBytes(); |
| 7909 | } |
| 7910 | |
| 7911 | MI.eraseFromParent(); |
| 7912 | return Legalized; |
| 7913 | } |
| 7914 | |
| 7915 | LegalizerHelper::LegalizeResult |
| 7916 | LegalizerHelper::lowerMemmove(MachineInstr &MI, Register Dst, Register Src, |
| 7917 | uint64_t KnownLen, Align DstAlign, Align SrcAlign, |
| 7918 | bool IsVolatile) { |
| 7919 | auto &MF = *MI.getParent()->getParent(); |
| 7920 | const auto &TLI = *MF.getSubtarget().getTargetLowering(); |
| 7921 | auto &DL = MF.getDataLayout(); |
| 7922 | LLVMContext &C = MF.getFunction().getContext(); |
| 7923 | |
| 7924 | assert(KnownLen != 0 && "Have a zero length memmove length!"); |
| 7925 | |
| 7926 | bool DstAlignCanChange = false; |
| 7927 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
| 7928 | bool OptSize = shouldLowerMemFuncForSize(MF); |
Guillaume Chatelet | 3c126d5 | 2022-06-22 15:02:48 +0000 | [diff] [blame] | 7929 | Align Alignment = std::min(DstAlign, SrcAlign); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7930 | |
| 7931 | MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI); |
| 7932 | if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex())) |
| 7933 | DstAlignCanChange = true; |
| 7934 | |
| 7935 | unsigned Limit = TLI.getMaxStoresPerMemmove(OptSize); |
| 7936 | std::vector<LLT> MemOps; |
| 7937 | |
| 7938 | const auto &DstMMO = **MI.memoperands_begin(); |
| 7939 | const auto &SrcMMO = **std::next(MI.memoperands_begin()); |
| 7940 | MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo(); |
| 7941 | MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo(); |
| 7942 | |
| 7943 | // FIXME: SelectionDAG always passes false for 'AllowOverlap', apparently due |
| 7944 | // to a bug in it's findOptimalMemOpLowering implementation. For now do the |
| 7945 | // same thing here. |
| 7946 | if (!findGISelOptimalMemOpLowering( |
| 7947 | MemOps, Limit, |
| 7948 | MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign, |
| 7949 | /*IsVolatile*/ true), |
| 7950 | DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(), |
| 7951 | MF.getFunction().getAttributes(), TLI)) |
| 7952 | return UnableToLegalize; |
| 7953 | |
| 7954 | if (DstAlignCanChange) { |
| 7955 | // Get an estimate of the type from the LLT. |
| 7956 | Type *IRTy = getTypeForLLT(MemOps[0], C); |
| 7957 | Align NewAlign = DL.getABITypeAlign(IRTy); |
| 7958 | |
| 7959 | // Don't promote to an alignment that would require dynamic stack |
| 7960 | // realignment. |
| 7961 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
| 7962 | if (!TRI->hasStackRealignment(MF)) |
| 7963 | while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign)) |
Guillaume Chatelet | 0303606 | 2022-06-20 09:33:09 +0000 | [diff] [blame] | 7964 | NewAlign = NewAlign.previous(); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7965 | |
| 7966 | if (NewAlign > Alignment) { |
| 7967 | Alignment = NewAlign; |
| 7968 | unsigned FI = FIDef->getOperand(1).getIndex(); |
| 7969 | // Give the stack frame object a larger alignment if needed. |
| 7970 | if (MFI.getObjectAlign(FI) < Alignment) |
| 7971 | MFI.setObjectAlignment(FI, Alignment); |
| 7972 | } |
| 7973 | } |
| 7974 | |
| 7975 | LLVM_DEBUG(dbgs() << "Inlining memmove: " << MI << " into loads & stores\n"); |
| 7976 | |
| 7977 | MachineIRBuilder MIB(MI); |
| 7978 | // Memmove requires that we perform the loads first before issuing the stores. |
| 7979 | // Apart from that, this loop is pretty much doing the same thing as the |
| 7980 | // memcpy codegen function. |
| 7981 | unsigned CurrOffset = 0; |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7982 | SmallVector<Register, 16> LoadVals; |
| 7983 | for (auto CopyTy : MemOps) { |
| 7984 | // Construct MMO for the load. |
| 7985 | auto *LoadMMO = |
| 7986 | MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes()); |
| 7987 | |
| 7988 | // Create the load. |
| 7989 | Register LoadPtr = Src; |
| 7990 | if (CurrOffset != 0) { |
Jameson Nash | 0332d10 | 2021-10-21 11:58:02 -0400 | [diff] [blame] | 7991 | LLT SrcTy = MRI.getType(Src); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7992 | auto Offset = |
Jameson Nash | 0332d10 | 2021-10-21 11:58:02 -0400 | [diff] [blame] | 7993 | MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset); |
| 7994 | LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 7995 | } |
| 7996 | LoadVals.push_back(MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO).getReg(0)); |
| 7997 | CurrOffset += CopyTy.getSizeInBytes(); |
| 7998 | } |
| 7999 | |
| 8000 | CurrOffset = 0; |
| 8001 | for (unsigned I = 0; I < MemOps.size(); ++I) { |
| 8002 | LLT CopyTy = MemOps[I]; |
| 8003 | // Now store the values loaded. |
| 8004 | auto *StoreMMO = |
| 8005 | MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes()); |
| 8006 | |
| 8007 | Register StorePtr = Dst; |
| 8008 | if (CurrOffset != 0) { |
Jameson Nash | 0332d10 | 2021-10-21 11:58:02 -0400 | [diff] [blame] | 8009 | LLT DstTy = MRI.getType(Dst); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 8010 | auto Offset = |
Jameson Nash | 0332d10 | 2021-10-21 11:58:02 -0400 | [diff] [blame] | 8011 | MIB.buildConstant(LLT::scalar(DstTy.getSizeInBits()), CurrOffset); |
| 8012 | StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 8013 | } |
| 8014 | MIB.buildStore(LoadVals[I], StorePtr, *StoreMMO); |
| 8015 | CurrOffset += CopyTy.getSizeInBytes(); |
| 8016 | } |
| 8017 | MI.eraseFromParent(); |
| 8018 | return Legalized; |
| 8019 | } |
| 8020 | |
| 8021 | LegalizerHelper::LegalizeResult |
| 8022 | LegalizerHelper::lowerMemCpyFamily(MachineInstr &MI, unsigned MaxLen) { |
| 8023 | const unsigned Opc = MI.getOpcode(); |
| 8024 | // This combine is fairly complex so it's not written with a separate |
| 8025 | // matcher function. |
| 8026 | assert((Opc == TargetOpcode::G_MEMCPY || Opc == TargetOpcode::G_MEMMOVE || |
| 8027 | Opc == TargetOpcode::G_MEMSET) && |
| 8028 | "Expected memcpy like instruction"); |
| 8029 | |
| 8030 | auto MMOIt = MI.memoperands_begin(); |
| 8031 | const MachineMemOperand *MemOp = *MMOIt; |
| 8032 | |
| 8033 | Align DstAlign = MemOp->getBaseAlign(); |
| 8034 | Align SrcAlign; |
Amara Emerson | 719024a | 2023-02-23 16:35:39 -0800 | [diff] [blame] | 8035 | auto [Dst, Src, Len] = MI.getFirst3Regs(); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 8036 | |
| 8037 | if (Opc != TargetOpcode::G_MEMSET) { |
| 8038 | assert(MMOIt != MI.memoperands_end() && "Expected a second MMO on MI"); |
| 8039 | MemOp = *(++MMOIt); |
| 8040 | SrcAlign = MemOp->getBaseAlign(); |
| 8041 | } |
| 8042 | |
| 8043 | // See if this is a constant length copy |
Petar Avramovic | d477a7c | 2021-09-17 11:21:55 +0200 | [diff] [blame] | 8044 | auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI); |
Mirko Brkusanin | 36527cb | 2021-09-07 11:30:11 +0200 | [diff] [blame] | 8045 | if (!LenVRegAndVal) |
| 8046 | return UnableToLegalize; |
| 8047 | uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue(); |
| 8048 | |
| 8049 | if (KnownLen == 0) { |
| 8050 | MI.eraseFromParent(); |
| 8051 | return Legalized; |
| 8052 | } |
| 8053 | |
| 8054 | bool IsVolatile = MemOp->isVolatile(); |
| 8055 | if (Opc == TargetOpcode::G_MEMCPY_INLINE) |
| 8056 | return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, |
| 8057 | IsVolatile); |
| 8058 | |
| 8059 | // Don't try to optimize volatile. |
| 8060 | if (IsVolatile) |
| 8061 | return UnableToLegalize; |
| 8062 | |
| 8063 | if (MaxLen && KnownLen > MaxLen) |
| 8064 | return UnableToLegalize; |
| 8065 | |
| 8066 | if (Opc == TargetOpcode::G_MEMCPY) { |
| 8067 | auto &MF = *MI.getParent()->getParent(); |
| 8068 | const auto &TLI = *MF.getSubtarget().getTargetLowering(); |
| 8069 | bool OptSize = shouldLowerMemFuncForSize(MF); |
| 8070 | uint64_t Limit = TLI.getMaxStoresPerMemcpy(OptSize); |
| 8071 | return lowerMemcpy(MI, Dst, Src, KnownLen, Limit, DstAlign, SrcAlign, |
| 8072 | IsVolatile); |
| 8073 | } |
| 8074 | if (Opc == TargetOpcode::G_MEMMOVE) |
| 8075 | return lowerMemmove(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, IsVolatile); |
| 8076 | if (Opc == TargetOpcode::G_MEMSET) |
| 8077 | return lowerMemset(MI, Dst, Src, KnownLen, DstAlign, IsVolatile); |
| 8078 | return UnableToLegalize; |
| 8079 | } |