blob: 1393563aaacc2186fa3a4184fc73c145ab7fbbe8 [file] [log] [blame]
Tim Northover69fa84a2016-10-14 22:18:18 +00001//===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
Tim Northover33b07d62016-07-22 20:03:43 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tim Northover33b07d62016-07-22 20:03:43 +00006//
7//===----------------------------------------------------------------------===//
8//
Tim Northover69fa84a2016-10-14 22:18:18 +00009/// \file This file implements the LegalizerHelper class to legalize
Tim Northover33b07d62016-07-22 20:03:43 +000010/// individual instructions and the LegalizeMachineIR wrapper pass for the
11/// primary legalization.
12//
13//===----------------------------------------------------------------------===//
14
Tim Northover69fa84a2016-10-14 22:18:18 +000015#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
Tim Northoveredb3c8c2016-08-29 19:07:16 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +000017#include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
Jessica Delfc672b62023-02-21 09:40:07 +010018#include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
serge-sans-pailleed98c1b2022-03-09 22:29:31 +010019#include "llvm/CodeGen/GlobalISel/GenericMachineInstrs.h"
Tim Northover69fa84a2016-10-14 22:18:18 +000020#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
Jessica Paquette324af792021-05-25 16:54:20 -070021#include "llvm/CodeGen/GlobalISel/LostDebugLocObserver.h"
Matt Arsenault0b7de792020-07-26 21:25:10 -040022#include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
serge-sans-pailleed98c1b2022-03-09 22:29:31 +010023#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Amara Emersona35c2c72021-02-21 14:17:03 -080024#include "llvm/CodeGen/GlobalISel/Utils.h"
Chen Zheng6ee2f772022-12-12 09:53:53 +000025#include "llvm/CodeGen/MachineConstantPool.h"
serge-sans-pailleed98c1b2022-03-09 22:29:31 +010026#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northover33b07d62016-07-22 20:03:43 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Amara Emersone20b91c2019-08-27 19:54:27 +000028#include "llvm/CodeGen/TargetFrameLowering.h"
Aditya Nandakumarc0333f72018-08-21 17:30:31 +000029#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000030#include "llvm/CodeGen/TargetLowering.h"
Amara Emerson9f39ba12021-05-19 21:35:05 -070031#include "llvm/CodeGen/TargetOpcodes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000032#include "llvm/CodeGen/TargetSubtargetInfo.h"
Amara Emerson9f39ba12021-05-19 21:35:05 -070033#include "llvm/IR/Instructions.h"
Tim Northover33b07d62016-07-22 20:03:43 +000034#include "llvm/Support/Debug.h"
Aditya Nandakumarc0333f72018-08-21 17:30:31 +000035#include "llvm/Support/MathExtras.h"
Tim Northover33b07d62016-07-22 20:03:43 +000036#include "llvm/Support/raw_ostream.h"
Mirko Brkusanin36527cb2021-09-07 11:30:11 +020037#include "llvm/Target/TargetMachine.h"
Kazu Hirata267f21a2022-08-28 10:41:51 -070038#include <numeric>
Kazu Hirata3ccbfc32022-11-26 14:44:54 -080039#include <optional>
Tim Northover33b07d62016-07-22 20:03:43 +000040
Daniel Sanders5377fb32017-04-20 15:46:12 +000041#define DEBUG_TYPE "legalizer"
Tim Northover33b07d62016-07-22 20:03:43 +000042
43using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000044using namespace LegalizeActions;
Matt Arsenault0b7de792020-07-26 21:25:10 -040045using namespace MIPatternMatch;
Tim Northover33b07d62016-07-22 20:03:43 +000046
Matt Arsenaultc83b8232019-02-07 17:38:00 +000047/// Try to break down \p OrigTy into \p NarrowTy sized pieces.
48///
49/// Returns the number of \p NarrowTy elements needed to reconstruct \p OrigTy,
50/// with any leftover piece as type \p LeftoverTy
51///
Matt Arsenaultd3093c22019-02-28 00:16:32 +000052/// Returns -1 in the first element of the pair if the breakdown is not
53/// satisfiable.
54static std::pair<int, int>
55getNarrowTypeBreakDown(LLT OrigTy, LLT NarrowTy, LLT &LeftoverTy) {
Matt Arsenaultc83b8232019-02-07 17:38:00 +000056 assert(!LeftoverTy.isValid() && "this is an out argument");
57
58 unsigned Size = OrigTy.getSizeInBits();
59 unsigned NarrowSize = NarrowTy.getSizeInBits();
60 unsigned NumParts = Size / NarrowSize;
61 unsigned LeftoverSize = Size - NumParts * NarrowSize;
62 assert(Size > NarrowSize);
63
64 if (LeftoverSize == 0)
Matt Arsenaultd3093c22019-02-28 00:16:32 +000065 return {NumParts, 0};
Matt Arsenaultc83b8232019-02-07 17:38:00 +000066
67 if (NarrowTy.isVector()) {
68 unsigned EltSize = OrigTy.getScalarSizeInBits();
69 if (LeftoverSize % EltSize != 0)
Matt Arsenaultd3093c22019-02-28 00:16:32 +000070 return {-1, -1};
Sander de Smalen968980e2021-06-25 08:25:41 +010071 LeftoverTy = LLT::scalarOrVector(
72 ElementCount::getFixed(LeftoverSize / EltSize), EltSize);
Matt Arsenaultc83b8232019-02-07 17:38:00 +000073 } else {
74 LeftoverTy = LLT::scalar(LeftoverSize);
75 }
76
Matt Arsenaultd3093c22019-02-28 00:16:32 +000077 int NumLeftover = LeftoverSize / LeftoverTy.getSizeInBits();
78 return std::make_pair(NumParts, NumLeftover);
Matt Arsenaultc83b8232019-02-07 17:38:00 +000079}
80
Konstantin Schwarz76986bd2020-02-06 10:01:57 -080081static Type *getFloatTypeForLLT(LLVMContext &Ctx, LLT Ty) {
82
83 if (!Ty.isScalar())
84 return nullptr;
85
86 switch (Ty.getSizeInBits()) {
87 case 16:
88 return Type::getHalfTy(Ctx);
89 case 32:
90 return Type::getFloatTy(Ctx);
91 case 64:
92 return Type::getDoubleTy(Ctx);
Matt Arsenault0da582d2020-07-19 09:56:15 -040093 case 80:
94 return Type::getX86_FP80Ty(Ctx);
Konstantin Schwarz76986bd2020-02-06 10:01:57 -080095 case 128:
96 return Type::getFP128Ty(Ctx);
97 default:
98 return nullptr;
99 }
100}
101
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +0000102LegalizerHelper::LegalizerHelper(MachineFunction &MF,
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000103 GISelChangeObserver &Observer,
104 MachineIRBuilder &Builder)
Matt Arsenault7f8b2e12020-06-09 17:02:12 -0400105 : MIRBuilder(Builder), Observer(Observer), MRI(MF.getRegInfo()),
Matt Arsenaultadbcc8e2020-07-31 11:41:05 -0400106 LI(*MF.getSubtarget().getLegalizerInfo()),
Jessica Delfc672b62023-02-21 09:40:07 +0100107 TLI(*MF.getSubtarget().getTargetLowering()), KB(nullptr) {}
Tim Northover33b07d62016-07-22 20:03:43 +0000108
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +0000109LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI,
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000110 GISelChangeObserver &Observer,
Jessica Delfc672b62023-02-21 09:40:07 +0100111 MachineIRBuilder &B, GISelKnownBits *KB)
112 : MIRBuilder(B), Observer(Observer), MRI(MF.getRegInfo()), LI(LI),
113 TLI(*MF.getSubtarget().getTargetLowering()), KB(KB) {}
Matt Arsenaultd55d5922020-08-19 10:46:59 -0400114
Tim Northover69fa84a2016-10-14 22:18:18 +0000115LegalizerHelper::LegalizeResult
Jessica Paquette324af792021-05-25 16:54:20 -0700116LegalizerHelper::legalizeInstrStep(MachineInstr &MI,
117 LostDebugLocObserver &LocObserver) {
Matt Arsenaultc1d771d2020-06-07 21:56:42 -0400118 LLVM_DEBUG(dbgs() << "Legalizing: " << MI);
Daniel Sanders5377fb32017-04-20 15:46:12 +0000119
Matt Arsenault32823092020-06-07 20:57:28 -0400120 MIRBuilder.setInstrAndDebugLoc(MI);
121
Aditya Nandakumar1023a2e2019-07-01 17:53:50 +0000122 if (MI.getOpcode() == TargetOpcode::G_INTRINSIC ||
123 MI.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS)
Matt Arsenault7f8b2e12020-06-09 17:02:12 -0400124 return LI.legalizeIntrinsic(*this, MI) ? Legalized : UnableToLegalize;
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000125 auto Step = LI.getAction(MI, MRI);
126 switch (Step.Action) {
Daniel Sanders9ade5592018-01-29 17:37:29 +0000127 case Legal:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000128 LLVM_DEBUG(dbgs() << ".. Already legal\n");
Tim Northover33b07d62016-07-22 20:03:43 +0000129 return AlreadyLegal;
Daniel Sanders9ade5592018-01-29 17:37:29 +0000130 case Libcall:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000131 LLVM_DEBUG(dbgs() << ".. Convert to libcall\n");
Jessica Paquette324af792021-05-25 16:54:20 -0700132 return libcall(MI, LocObserver);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000133 case NarrowScalar:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000134 LLVM_DEBUG(dbgs() << ".. Narrow scalar\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000135 return narrowScalar(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000136 case WidenScalar:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000137 LLVM_DEBUG(dbgs() << ".. Widen scalar\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000138 return widenScalar(MI, Step.TypeIdx, Step.NewType);
Matt Arsenault39c55ce2020-02-13 15:52:32 -0500139 case Bitcast:
140 LLVM_DEBUG(dbgs() << ".. Bitcast type\n");
141 return bitcast(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000142 case Lower:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000143 LLVM_DEBUG(dbgs() << ".. Lower\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000144 return lower(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000145 case FewerElements:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000146 LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n");
Daniel Sanders262ed0e2018-01-24 17:17:46 +0000147 return fewerElementsVector(MI, Step.TypeIdx, Step.NewType);
Matt Arsenault18ec3822019-02-11 22:00:39 +0000148 case MoreElements:
149 LLVM_DEBUG(dbgs() << ".. Increase number of elements\n");
150 return moreElementsVector(MI, Step.TypeIdx, Step.NewType);
Daniel Sanders9ade5592018-01-29 17:37:29 +0000151 case Custom:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000152 LLVM_DEBUG(dbgs() << ".. Custom legalization\n");
Matt Arsenault7f8b2e12020-06-09 17:02:12 -0400153 return LI.legalizeCustom(*this, MI) ? Legalized : UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +0000154 default:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000155 LLVM_DEBUG(dbgs() << ".. Unable to legalize\n");
Tim Northover33b07d62016-07-22 20:03:43 +0000156 return UnableToLegalize;
157 }
158}
159
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000160void LegalizerHelper::extractParts(Register Reg, LLT Ty, int NumParts,
161 SmallVectorImpl<Register> &VRegs) {
Tim Northoverbf017292017-03-03 22:46:09 +0000162 for (int i = 0; i < NumParts; ++i)
Tim Northover0f140c72016-09-09 11:46:34 +0000163 VRegs.push_back(MRI.createGenericVirtualRegister(Ty));
Tim Northoverbf017292017-03-03 22:46:09 +0000164 MIRBuilder.buildUnmerge(VRegs, Reg);
Tim Northover33b07d62016-07-22 20:03:43 +0000165}
166
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000167bool LegalizerHelper::extractParts(Register Reg, LLT RegTy,
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000168 LLT MainTy, LLT &LeftoverTy,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000169 SmallVectorImpl<Register> &VRegs,
170 SmallVectorImpl<Register> &LeftoverRegs) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000171 assert(!LeftoverTy.isValid() && "this is an out argument");
172
173 unsigned RegSize = RegTy.getSizeInBits();
174 unsigned MainSize = MainTy.getSizeInBits();
175 unsigned NumParts = RegSize / MainSize;
176 unsigned LeftoverSize = RegSize - NumParts * MainSize;
177
178 // Use an unmerge when possible.
179 if (LeftoverSize == 0) {
180 for (unsigned I = 0; I < NumParts; ++I)
181 VRegs.push_back(MRI.createGenericVirtualRegister(MainTy));
182 MIRBuilder.buildUnmerge(VRegs, Reg);
183 return true;
184 }
185
Petar Avramovic29f88b92021-12-23 14:09:51 +0100186 // Perform irregular split. Leftover is last element of RegPieces.
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000187 if (MainTy.isVector()) {
Petar Avramovic29f88b92021-12-23 14:09:51 +0100188 SmallVector<Register, 8> RegPieces;
189 extractVectorParts(Reg, MainTy.getNumElements(), RegPieces);
190 for (unsigned i = 0; i < RegPieces.size() - 1; ++i)
191 VRegs.push_back(RegPieces[i]);
192 LeftoverRegs.push_back(RegPieces[RegPieces.size() - 1]);
193 LeftoverTy = MRI.getType(LeftoverRegs[0]);
194 return true;
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000195 }
196
Petar Avramovic29f88b92021-12-23 14:09:51 +0100197 LeftoverTy = LLT::scalar(LeftoverSize);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000198 // For irregular sizes, extract the individual parts.
199 for (unsigned I = 0; I != NumParts; ++I) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000200 Register NewReg = MRI.createGenericVirtualRegister(MainTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000201 VRegs.push_back(NewReg);
202 MIRBuilder.buildExtract(NewReg, Reg, MainSize * I);
203 }
204
205 for (unsigned Offset = MainSize * NumParts; Offset < RegSize;
206 Offset += LeftoverSize) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000207 Register NewReg = MRI.createGenericVirtualRegister(LeftoverTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000208 LeftoverRegs.push_back(NewReg);
209 MIRBuilder.buildExtract(NewReg, Reg, Offset);
210 }
211
212 return true;
213}
214
Petar Avramovic29f88b92021-12-23 14:09:51 +0100215void LegalizerHelper::extractVectorParts(Register Reg, unsigned NumElts,
216 SmallVectorImpl<Register> &VRegs) {
217 LLT RegTy = MRI.getType(Reg);
218 assert(RegTy.isVector() && "Expected a vector type");
219
220 LLT EltTy = RegTy.getElementType();
221 LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy);
222 unsigned RegNumElts = RegTy.getNumElements();
223 unsigned LeftoverNumElts = RegNumElts % NumElts;
224 unsigned NumNarrowTyPieces = RegNumElts / NumElts;
225
226 // Perfect split without leftover
227 if (LeftoverNumElts == 0)
228 return extractParts(Reg, NarrowTy, NumNarrowTyPieces, VRegs);
229
230 // Irregular split. Provide direct access to all elements for artifact
231 // combiner using unmerge to elements. Then build vectors with NumElts
232 // elements. Remaining element(s) will be (used to build vector) Leftover.
233 SmallVector<Register, 8> Elts;
234 extractParts(Reg, EltTy, RegNumElts, Elts);
235
236 unsigned Offset = 0;
237 // Requested sub-vectors of NarrowTy.
238 for (unsigned i = 0; i < NumNarrowTyPieces; ++i, Offset += NumElts) {
239 ArrayRef<Register> Pieces(&Elts[Offset], NumElts);
Diana Picusf95a5fb2023-01-09 11:59:00 +0100240 VRegs.push_back(MIRBuilder.buildMergeLikeInstr(NarrowTy, Pieces).getReg(0));
Petar Avramovic29f88b92021-12-23 14:09:51 +0100241 }
242
243 // Leftover element(s).
244 if (LeftoverNumElts == 1) {
245 VRegs.push_back(Elts[Offset]);
246 } else {
247 LLT LeftoverTy = LLT::fixed_vector(LeftoverNumElts, EltTy);
248 ArrayRef<Register> Pieces(&Elts[Offset], LeftoverNumElts);
Diana Picusf95a5fb2023-01-09 11:59:00 +0100249 VRegs.push_back(
250 MIRBuilder.buildMergeLikeInstr(LeftoverTy, Pieces).getReg(0));
Petar Avramovic29f88b92021-12-23 14:09:51 +0100251 }
252}
253
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000254void LegalizerHelper::insertParts(Register DstReg,
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000255 LLT ResultTy, LLT PartTy,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000256 ArrayRef<Register> PartRegs,
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000257 LLT LeftoverTy,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000258 ArrayRef<Register> LeftoverRegs) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000259 if (!LeftoverTy.isValid()) {
260 assert(LeftoverRegs.empty());
261
Matt Arsenault81511e52019-02-05 00:13:44 +0000262 if (!ResultTy.isVector()) {
Diana Picusf95a5fb2023-01-09 11:59:00 +0100263 MIRBuilder.buildMergeLikeInstr(DstReg, PartRegs);
Matt Arsenault81511e52019-02-05 00:13:44 +0000264 return;
265 }
266
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000267 if (PartTy.isVector())
268 MIRBuilder.buildConcatVectors(DstReg, PartRegs);
269 else
270 MIRBuilder.buildBuildVector(DstReg, PartRegs);
271 return;
272 }
273
Petar Avramovic29f88b92021-12-23 14:09:51 +0100274 // Merge sub-vectors with different number of elements and insert into DstReg.
275 if (ResultTy.isVector()) {
276 assert(LeftoverRegs.size() == 1 && "Expected one leftover register");
277 SmallVector<Register, 8> AllRegs;
278 for (auto Reg : concat<const Register>(PartRegs, LeftoverRegs))
279 AllRegs.push_back(Reg);
280 return mergeMixedSubvectors(DstReg, AllRegs);
281 }
282
Matt Arsenault31a96592021-06-07 18:57:03 -0400283 SmallVector<Register> GCDRegs;
Jessica Paquette47aeeff2021-07-08 16:45:45 -0700284 LLT GCDTy = getGCDType(getGCDType(ResultTy, LeftoverTy), PartTy);
285 for (auto PartReg : concat<const Register>(PartRegs, LeftoverRegs))
286 extractGCDType(GCDRegs, GCDTy, PartReg);
Matt Arsenault31a96592021-06-07 18:57:03 -0400287 LLT ResultLCMTy = buildLCMMergePieces(ResultTy, LeftoverTy, GCDTy, GCDRegs);
288 buildWidenedRemergeToDst(DstReg, ResultLCMTy, GCDRegs);
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000289}
290
Petar Avramovic29f88b92021-12-23 14:09:51 +0100291void LegalizerHelper::appendVectorElts(SmallVectorImpl<Register> &Elts,
292 Register Reg) {
293 LLT Ty = MRI.getType(Reg);
294 SmallVector<Register, 8> RegElts;
295 extractParts(Reg, Ty.getScalarType(), Ty.getNumElements(), RegElts);
296 Elts.append(RegElts);
297}
298
299/// Merge \p PartRegs with different types into \p DstReg.
300void LegalizerHelper::mergeMixedSubvectors(Register DstReg,
301 ArrayRef<Register> PartRegs) {
302 SmallVector<Register, 8> AllElts;
303 for (unsigned i = 0; i < PartRegs.size() - 1; ++i)
304 appendVectorElts(AllElts, PartRegs[i]);
305
306 Register Leftover = PartRegs[PartRegs.size() - 1];
307 if (MRI.getType(Leftover).isScalar())
308 AllElts.push_back(Leftover);
309 else
310 appendVectorElts(AllElts, Leftover);
311
Diana Picusf95a5fb2023-01-09 11:59:00 +0100312 MIRBuilder.buildMergeLikeInstr(DstReg, AllElts);
Petar Avramovic29f88b92021-12-23 14:09:51 +0100313}
314
Matt Arsenault31adc282020-08-03 14:13:38 -0400315/// Append the result registers of G_UNMERGE_VALUES \p MI to \p Regs.
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500316static void getUnmergeResults(SmallVectorImpl<Register> &Regs,
317 const MachineInstr &MI) {
318 assert(MI.getOpcode() == TargetOpcode::G_UNMERGE_VALUES);
319
Matt Arsenault31adc282020-08-03 14:13:38 -0400320 const int StartIdx = Regs.size();
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500321 const int NumResults = MI.getNumOperands() - 1;
Matt Arsenault31adc282020-08-03 14:13:38 -0400322 Regs.resize(Regs.size() + NumResults);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500323 for (int I = 0; I != NumResults; ++I)
Matt Arsenault31adc282020-08-03 14:13:38 -0400324 Regs[StartIdx + I] = MI.getOperand(I).getReg();
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500325}
326
Matt Arsenault31adc282020-08-03 14:13:38 -0400327void LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts,
328 LLT GCDTy, Register SrcReg) {
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500329 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500330 if (SrcTy == GCDTy) {
331 // If the source already evenly divides the result type, we don't need to do
332 // anything.
333 Parts.push_back(SrcReg);
334 } else {
335 // Need to split into common type sized pieces.
336 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
337 getUnmergeResults(Parts, *Unmerge);
338 }
Matt Arsenault31adc282020-08-03 14:13:38 -0400339}
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500340
Matt Arsenault31adc282020-08-03 14:13:38 -0400341LLT LegalizerHelper::extractGCDType(SmallVectorImpl<Register> &Parts, LLT DstTy,
342 LLT NarrowTy, Register SrcReg) {
343 LLT SrcTy = MRI.getType(SrcReg);
344 LLT GCDTy = getGCDType(getGCDType(SrcTy, NarrowTy), DstTy);
345 extractGCDType(Parts, GCDTy, SrcReg);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500346 return GCDTy;
347}
348
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500349LLT LegalizerHelper::buildLCMMergePieces(LLT DstTy, LLT NarrowTy, LLT GCDTy,
350 SmallVectorImpl<Register> &VRegs,
351 unsigned PadStrategy) {
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500352 LLT LCMTy = getLCMType(DstTy, NarrowTy);
353
354 int NumParts = LCMTy.getSizeInBits() / NarrowTy.getSizeInBits();
355 int NumSubParts = NarrowTy.getSizeInBits() / GCDTy.getSizeInBits();
356 int NumOrigSrc = VRegs.size();
357
358 Register PadReg;
359
360 // Get a value we can use to pad the source value if the sources won't evenly
361 // cover the result type.
362 if (NumOrigSrc < NumParts * NumSubParts) {
363 if (PadStrategy == TargetOpcode::G_ZEXT)
364 PadReg = MIRBuilder.buildConstant(GCDTy, 0).getReg(0);
365 else if (PadStrategy == TargetOpcode::G_ANYEXT)
366 PadReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
367 else {
368 assert(PadStrategy == TargetOpcode::G_SEXT);
369
370 // Shift the sign bit of the low register through the high register.
371 auto ShiftAmt =
372 MIRBuilder.buildConstant(LLT::scalar(64), GCDTy.getSizeInBits() - 1);
373 PadReg = MIRBuilder.buildAShr(GCDTy, VRegs.back(), ShiftAmt).getReg(0);
374 }
375 }
376
377 // Registers for the final merge to be produced.
Matt Arsenaultde8451f2020-02-04 10:34:22 -0500378 SmallVector<Register, 4> Remerge(NumParts);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500379
380 // Registers needed for intermediate merges, which will be merged into a
381 // source for Remerge.
Matt Arsenaultde8451f2020-02-04 10:34:22 -0500382 SmallVector<Register, 4> SubMerge(NumSubParts);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500383
384 // Once we've fully read off the end of the original source bits, we can reuse
385 // the same high bits for remaining padding elements.
386 Register AllPadReg;
387
388 // Build merges to the LCM type to cover the original result type.
389 for (int I = 0; I != NumParts; ++I) {
390 bool AllMergePartsArePadding = true;
391
392 // Build the requested merges to the requested type.
393 for (int J = 0; J != NumSubParts; ++J) {
394 int Idx = I * NumSubParts + J;
395 if (Idx >= NumOrigSrc) {
396 SubMerge[J] = PadReg;
397 continue;
398 }
399
400 SubMerge[J] = VRegs[Idx];
401
402 // There are meaningful bits here we can't reuse later.
403 AllMergePartsArePadding = false;
404 }
405
406 // If we've filled up a complete piece with padding bits, we can directly
407 // emit the natural sized constant if applicable, rather than a merge of
408 // smaller constants.
409 if (AllMergePartsArePadding && !AllPadReg) {
410 if (PadStrategy == TargetOpcode::G_ANYEXT)
411 AllPadReg = MIRBuilder.buildUndef(NarrowTy).getReg(0);
412 else if (PadStrategy == TargetOpcode::G_ZEXT)
413 AllPadReg = MIRBuilder.buildConstant(NarrowTy, 0).getReg(0);
414
415 // If this is a sign extension, we can't materialize a trivial constant
416 // with the right type and have to produce a merge.
417 }
418
419 if (AllPadReg) {
420 // Avoid creating additional instructions if we're just adding additional
421 // copies of padding bits.
422 Remerge[I] = AllPadReg;
423 continue;
424 }
425
426 if (NumSubParts == 1)
427 Remerge[I] = SubMerge[0];
428 else
Diana Picusf95a5fb2023-01-09 11:59:00 +0100429 Remerge[I] = MIRBuilder.buildMergeLikeInstr(NarrowTy, SubMerge).getReg(0);
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500430
431 // In the sign extend padding case, re-use the first all-signbit merge.
432 if (AllMergePartsArePadding && !AllPadReg)
433 AllPadReg = Remerge[I];
434 }
435
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500436 VRegs = std::move(Remerge);
437 return LCMTy;
438}
439
440void LegalizerHelper::buildWidenedRemergeToDst(Register DstReg, LLT LCMTy,
441 ArrayRef<Register> RemergeRegs) {
442 LLT DstTy = MRI.getType(DstReg);
443
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500444 // Create the merge to the widened source, and extract the relevant bits into
445 // the result.
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500446
447 if (DstTy == LCMTy) {
Diana Picusf95a5fb2023-01-09 11:59:00 +0100448 MIRBuilder.buildMergeLikeInstr(DstReg, RemergeRegs);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500449 return;
450 }
451
Diana Picusf95a5fb2023-01-09 11:59:00 +0100452 auto Remerge = MIRBuilder.buildMergeLikeInstr(LCMTy, RemergeRegs);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500453 if (DstTy.isScalar() && LCMTy.isScalar()) {
454 MIRBuilder.buildTrunc(DstReg, Remerge);
455 return;
456 }
457
458 if (LCMTy.isVector()) {
Matt Arsenaulte75afc92020-07-28 10:15:42 -0400459 unsigned NumDefs = LCMTy.getSizeInBits() / DstTy.getSizeInBits();
460 SmallVector<Register, 8> UnmergeDefs(NumDefs);
461 UnmergeDefs[0] = DstReg;
462 for (unsigned I = 1; I != NumDefs; ++I)
463 UnmergeDefs[I] = MRI.createGenericVirtualRegister(DstTy);
464
465 MIRBuilder.buildUnmerge(UnmergeDefs,
Diana Picusf95a5fb2023-01-09 11:59:00 +0100466 MIRBuilder.buildMergeLikeInstr(LCMTy, RemergeRegs));
Matt Arsenaultcd7650c2020-01-11 19:05:06 -0500467 return;
468 }
469
470 llvm_unreachable("unhandled case");
Matt Arsenaulta66d2812020-01-10 10:41:29 -0500471}
472
Tim Northovere0418412017-02-08 23:23:39 +0000473static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
Matt Arsenault0da582d2020-07-19 09:56:15 -0400474#define RTLIBCASE_INT(LibcallPrefix) \
Dominik Montadafeb20a12020-03-02 16:28:17 +0100475 do { \
476 switch (Size) { \
477 case 32: \
478 return RTLIB::LibcallPrefix##32; \
479 case 64: \
480 return RTLIB::LibcallPrefix##64; \
481 case 128: \
482 return RTLIB::LibcallPrefix##128; \
483 default: \
484 llvm_unreachable("unexpected size"); \
485 } \
486 } while (0)
487
Matt Arsenault0da582d2020-07-19 09:56:15 -0400488#define RTLIBCASE(LibcallPrefix) \
489 do { \
490 switch (Size) { \
491 case 32: \
492 return RTLIB::LibcallPrefix##32; \
493 case 64: \
494 return RTLIB::LibcallPrefix##64; \
495 case 80: \
496 return RTLIB::LibcallPrefix##80; \
497 case 128: \
498 return RTLIB::LibcallPrefix##128; \
499 default: \
500 llvm_unreachable("unexpected size"); \
501 } \
502 } while (0)
Dominik Montadafeb20a12020-03-02 16:28:17 +0100503
Tim Northovere0418412017-02-08 23:23:39 +0000504 switch (Opcode) {
Kai Nackeb3837532022-08-02 13:12:38 -0400505 case TargetOpcode::G_MUL:
506 RTLIBCASE_INT(MUL_I);
Diana Picuse97822e2017-04-24 07:22:31 +0000507 case TargetOpcode::G_SDIV:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400508 RTLIBCASE_INT(SDIV_I);
Diana Picuse97822e2017-04-24 07:22:31 +0000509 case TargetOpcode::G_UDIV:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400510 RTLIBCASE_INT(UDIV_I);
Diana Picus02e11012017-06-15 10:53:31 +0000511 case TargetOpcode::G_SREM:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400512 RTLIBCASE_INT(SREM_I);
Diana Picus02e11012017-06-15 10:53:31 +0000513 case TargetOpcode::G_UREM:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400514 RTLIBCASE_INT(UREM_I);
Diana Picus0528e2c2018-11-26 11:07:02 +0000515 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400516 RTLIBCASE_INT(CTLZ_I);
Diana Picus1314a282017-04-11 10:52:34 +0000517 case TargetOpcode::G_FADD:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100518 RTLIBCASE(ADD_F);
Javed Absar5cde1cc2017-10-30 13:51:56 +0000519 case TargetOpcode::G_FSUB:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100520 RTLIBCASE(SUB_F);
Diana Picus9faa09b2017-11-23 12:44:20 +0000521 case TargetOpcode::G_FMUL:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100522 RTLIBCASE(MUL_F);
Diana Picusc01f7f12017-11-23 13:26:07 +0000523 case TargetOpcode::G_FDIV:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100524 RTLIBCASE(DIV_F);
Jessica Paquette84bedac2019-01-30 23:46:15 +0000525 case TargetOpcode::G_FEXP:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100526 RTLIBCASE(EXP_F);
Jessica Paquettee7941212019-04-03 16:58:32 +0000527 case TargetOpcode::G_FEXP2:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100528 RTLIBCASE(EXP2_F);
Tim Northovere0418412017-02-08 23:23:39 +0000529 case TargetOpcode::G_FREM:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100530 RTLIBCASE(REM_F);
Tim Northovere0418412017-02-08 23:23:39 +0000531 case TargetOpcode::G_FPOW:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100532 RTLIBCASE(POW_F);
Diana Picuse74243d2018-01-12 11:30:45 +0000533 case TargetOpcode::G_FMA:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100534 RTLIBCASE(FMA_F);
Jessica Paquette7db82d72019-01-28 18:34:18 +0000535 case TargetOpcode::G_FSIN:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100536 RTLIBCASE(SIN_F);
Jessica Paquette7db82d72019-01-28 18:34:18 +0000537 case TargetOpcode::G_FCOS:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100538 RTLIBCASE(COS_F);
Jessica Paquettec49428a2019-01-28 19:53:14 +0000539 case TargetOpcode::G_FLOG10:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100540 RTLIBCASE(LOG10_F);
Jessica Paquette2d73ecd2019-01-28 21:27:23 +0000541 case TargetOpcode::G_FLOG:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100542 RTLIBCASE(LOG_F);
Jessica Paquette0154bd12019-01-30 21:16:04 +0000543 case TargetOpcode::G_FLOG2:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100544 RTLIBCASE(LOG2_F);
Matt Arsenaulteece6ba2023-04-26 22:02:42 -0400545 case TargetOpcode::G_FLDEXP:
546 RTLIBCASE(LDEXP_F);
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +0000547 case TargetOpcode::G_FCEIL:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100548 RTLIBCASE(CEIL_F);
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +0000549 case TargetOpcode::G_FFLOOR:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100550 RTLIBCASE(FLOOR_F);
551 case TargetOpcode::G_FMINNUM:
552 RTLIBCASE(FMIN_F);
553 case TargetOpcode::G_FMAXNUM:
554 RTLIBCASE(FMAX_F);
555 case TargetOpcode::G_FSQRT:
556 RTLIBCASE(SQRT_F);
557 case TargetOpcode::G_FRINT:
558 RTLIBCASE(RINT_F);
559 case TargetOpcode::G_FNEARBYINT:
560 RTLIBCASE(NEARBYINT_F);
Matt Arsenault0da582d2020-07-19 09:56:15 -0400561 case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
562 RTLIBCASE(ROUNDEVEN_F);
Tim Northovere0418412017-02-08 23:23:39 +0000563 }
564 llvm_unreachable("Unknown libcall function");
565}
566
Jessica Paquette727328a2019-09-13 20:25:58 +0000567/// True if an instruction is in tail position in its caller. Intended for
568/// legalizing libcalls as tail calls when possible.
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700569static bool isLibCallInTailPosition(MachineInstr &MI,
570 const TargetInstrInfo &TII,
571 MachineRegisterInfo &MRI) {
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700572 MachineBasicBlock &MBB = *MI.getParent();
573 const Function &F = MBB.getParent()->getFunction();
Jessica Paquette727328a2019-09-13 20:25:58 +0000574
575 // Conservatively require the attributes of the call to match those of
576 // the return. Ignore NoAlias and NonNull because they don't affect the
577 // call sequence.
578 AttributeList CallerAttrs = F.getAttributes();
Nikita Popovc63a3172022-01-15 22:14:16 +0100579 if (AttrBuilder(F.getContext(), CallerAttrs.getRetAttrs())
Jessica Paquette727328a2019-09-13 20:25:58 +0000580 .removeAttribute(Attribute::NoAlias)
581 .removeAttribute(Attribute::NonNull)
582 .hasAttributes())
583 return false;
584
585 // It's not safe to eliminate the sign / zero extension of the return value.
Arthur Eubanksd7593eb2021-08-13 11:59:18 -0700586 if (CallerAttrs.hasRetAttr(Attribute::ZExt) ||
587 CallerAttrs.hasRetAttr(Attribute::SExt))
Jessica Paquette727328a2019-09-13 20:25:58 +0000588 return false;
589
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700590 // Only tail call if the following instruction is a standard return or if we
591 // have a `thisreturn` callee, and a sequence like:
592 //
593 // G_MEMCPY %0, %1, %2
594 // $x0 = COPY %0
595 // RET_ReallyLR implicit $x0
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700596 auto Next = next_nodbg(MI.getIterator(), MBB.instr_end());
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700597 if (Next != MBB.instr_end() && Next->isCopy()) {
598 switch (MI.getOpcode()) {
599 default:
600 llvm_unreachable("unsupported opcode");
601 case TargetOpcode::G_BZERO:
602 return false;
603 case TargetOpcode::G_MEMCPY:
604 case TargetOpcode::G_MEMMOVE:
605 case TargetOpcode::G_MEMSET:
606 break;
607 }
608
609 Register VReg = MI.getOperand(0).getReg();
610 if (!VReg.isVirtual() || VReg != Next->getOperand(1).getReg())
611 return false;
612
613 Register PReg = Next->getOperand(0).getReg();
614 if (!PReg.isPhysical())
615 return false;
616
617 auto Ret = next_nodbg(Next, MBB.instr_end());
618 if (Ret == MBB.instr_end() || !Ret->isReturn())
619 return false;
620
621 if (Ret->getNumImplicitOperands() != 1)
622 return false;
623
624 if (PReg != Ret->getOperand(0).getReg())
625 return false;
626
627 // Skip over the COPY that we just validated.
628 Next = Ret;
629 }
630
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700631 if (Next == MBB.instr_end() || TII.isTailCall(*Next) || !Next->isReturn())
Jessica Paquette727328a2019-09-13 20:25:58 +0000632 return false;
633
634 return true;
635}
636
Diana Picusfc1675e2017-07-05 12:57:24 +0000637LegalizerHelper::LegalizeResult
Dominik Montada9fedb692020-03-26 13:59:08 +0100638llvm::createLibcall(MachineIRBuilder &MIRBuilder, const char *Name,
Diana Picusfc1675e2017-07-05 12:57:24 +0000639 const CallLowering::ArgInfo &Result,
Dominik Montada9fedb692020-03-26 13:59:08 +0100640 ArrayRef<CallLowering::ArgInfo> Args,
641 const CallingConv::ID CC) {
Diana Picuse97822e2017-04-24 07:22:31 +0000642 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
Diana Picusd0104ea2017-07-06 09:09:33 +0000643
Tim Northovere1a5f662019-08-09 08:26:38 +0000644 CallLowering::CallLoweringInfo Info;
Dominik Montada9fedb692020-03-26 13:59:08 +0100645 Info.CallConv = CC;
Tim Northovere1a5f662019-08-09 08:26:38 +0000646 Info.Callee = MachineOperand::CreateES(Name);
647 Info.OrigRet = Result;
648 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
649 if (!CLI.lowerCall(MIRBuilder, Info))
Diana Picus02e11012017-06-15 10:53:31 +0000650 return LegalizerHelper::UnableToLegalize;
Diana Picusd0104ea2017-07-06 09:09:33 +0000651
Diana Picuse97822e2017-04-24 07:22:31 +0000652 return LegalizerHelper::Legalized;
653}
654
Dominik Montada9fedb692020-03-26 13:59:08 +0100655LegalizerHelper::LegalizeResult
656llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall,
657 const CallLowering::ArgInfo &Result,
658 ArrayRef<CallLowering::ArgInfo> Args) {
659 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
660 const char *Name = TLI.getLibcallName(Libcall);
661 const CallingConv::ID CC = TLI.getLibcallCallingConv(Libcall);
662 return createLibcall(MIRBuilder, Name, Result, Args, CC);
663}
664
Diana Picus65ed3642018-01-17 13:34:10 +0000665// Useful for libcalls where all operands have the same type.
Diana Picus02e11012017-06-15 10:53:31 +0000666static LegalizerHelper::LegalizeResult
667simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size,
668 Type *OpType) {
669 auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
Diana Picuse74243d2018-01-12 11:30:45 +0000670
Matt Arsenault9b057f62021-07-08 11:26:30 -0400671 // FIXME: What does the original arg index mean here?
Diana Picuse74243d2018-01-12 11:30:45 +0000672 SmallVector<CallLowering::ArgInfo, 3> Args;
Kazu Hirata259cd6f2021-11-25 22:17:10 -0800673 for (const MachineOperand &MO : llvm::drop_begin(MI.operands()))
674 Args.push_back({MO.getReg(), OpType, 0});
Matt Arsenault9b057f62021-07-08 11:26:30 -0400675 return createLibcall(MIRBuilder, Libcall,
676 {MI.getOperand(0).getReg(), OpType, 0}, Args);
Diana Picus02e11012017-06-15 10:53:31 +0000677}
678
Amara Emersoncf12c782019-07-19 00:24:45 +0000679LegalizerHelper::LegalizeResult
680llvm::createMemLibcall(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
Jessica Paquette324af792021-05-25 16:54:20 -0700681 MachineInstr &MI, LostDebugLocObserver &LocObserver) {
Amara Emersoncf12c782019-07-19 00:24:45 +0000682 auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
683
684 SmallVector<CallLowering::ArgInfo, 3> Args;
Amara Emerson509a4942019-09-28 05:33:21 +0000685 // Add all the args, except for the last which is an imm denoting 'tail'.
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400686 for (unsigned i = 0; i < MI.getNumOperands() - 1; ++i) {
Amara Emersoncf12c782019-07-19 00:24:45 +0000687 Register Reg = MI.getOperand(i).getReg();
688
689 // Need derive an IR type for call lowering.
690 LLT OpLLT = MRI.getType(Reg);
691 Type *OpTy = nullptr;
692 if (OpLLT.isPointer())
693 OpTy = Type::getInt8PtrTy(Ctx, OpLLT.getAddressSpace());
694 else
695 OpTy = IntegerType::get(Ctx, OpLLT.getSizeInBits());
Matt Arsenault9b057f62021-07-08 11:26:30 -0400696 Args.push_back({Reg, OpTy, 0});
Amara Emersoncf12c782019-07-19 00:24:45 +0000697 }
698
699 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
700 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
Amara Emersoncf12c782019-07-19 00:24:45 +0000701 RTLIB::Libcall RTLibcall;
Jessica Paquette23f657c2021-03-24 23:45:36 -0700702 unsigned Opc = MI.getOpcode();
703 switch (Opc) {
704 case TargetOpcode::G_BZERO:
705 RTLibcall = RTLIB::BZERO;
706 break;
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400707 case TargetOpcode::G_MEMCPY:
Amara Emersoncf12c782019-07-19 00:24:45 +0000708 RTLibcall = RTLIB::MEMCPY;
Jon Roelofsafaf9282021-07-02 13:08:57 -0700709 Args[0].Flags[0].setReturned();
Amara Emersoncf12c782019-07-19 00:24:45 +0000710 break;
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400711 case TargetOpcode::G_MEMMOVE:
Amara Emersoncf12c782019-07-19 00:24:45 +0000712 RTLibcall = RTLIB::MEMMOVE;
Jon Roelofsafaf9282021-07-02 13:08:57 -0700713 Args[0].Flags[0].setReturned();
Amara Emersoncf12c782019-07-19 00:24:45 +0000714 break;
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400715 case TargetOpcode::G_MEMSET:
716 RTLibcall = RTLIB::MEMSET;
Jon Roelofsafaf9282021-07-02 13:08:57 -0700717 Args[0].Flags[0].setReturned();
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400718 break;
Amara Emersoncf12c782019-07-19 00:24:45 +0000719 default:
Jon Roelofsafaf9282021-07-02 13:08:57 -0700720 llvm_unreachable("unsupported opcode");
Amara Emersoncf12c782019-07-19 00:24:45 +0000721 }
722 const char *Name = TLI.getLibcallName(RTLibcall);
723
Jessica Paquette23f657c2021-03-24 23:45:36 -0700724 // Unsupported libcall on the target.
725 if (!Name) {
726 LLVM_DEBUG(dbgs() << ".. .. Could not find libcall name for "
727 << MIRBuilder.getTII().getName(Opc) << "\n");
728 return LegalizerHelper::UnableToLegalize;
729 }
730
Tim Northovere1a5f662019-08-09 08:26:38 +0000731 CallLowering::CallLoweringInfo Info;
732 Info.CallConv = TLI.getLibcallCallingConv(RTLibcall);
733 Info.Callee = MachineOperand::CreateES(Name);
Matt Arsenault9b057f62021-07-08 11:26:30 -0400734 Info.OrigRet = CallLowering::ArgInfo({0}, Type::getVoidTy(Ctx), 0);
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400735 Info.IsTailCall = MI.getOperand(MI.getNumOperands() - 1).getImm() &&
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700736 isLibCallInTailPosition(MI, MIRBuilder.getTII(), MRI);
Jessica Paquette727328a2019-09-13 20:25:58 +0000737
Tim Northovere1a5f662019-08-09 08:26:38 +0000738 std::copy(Args.begin(), Args.end(), std::back_inserter(Info.OrigArgs));
739 if (!CLI.lowerCall(MIRBuilder, Info))
Amara Emersoncf12c782019-07-19 00:24:45 +0000740 return LegalizerHelper::UnableToLegalize;
741
Jessica Paquette727328a2019-09-13 20:25:58 +0000742 if (Info.LoweredTailCall) {
743 assert(Info.IsTailCall && "Lowered tail call when it wasn't a tail call?");
Jessica Paquette324af792021-05-25 16:54:20 -0700744
745 // Check debug locations before removing the return.
746 LocObserver.checkpoint(true);
747
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700748 // We must have a return following the call (or debug insts) to get past
Jessica Paquette727328a2019-09-13 20:25:58 +0000749 // isLibCallInTailPosition.
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700750 do {
751 MachineInstr *Next = MI.getNextNode();
Jon Roelofsa14b4e32021-07-06 08:28:11 -0700752 assert(Next &&
753 (Next->isCopy() || Next->isReturn() || Next->isDebugInstr()) &&
Vedant Kumarf1a71b52020-04-16 15:23:57 -0700754 "Expected instr following MI to be return or debug inst?");
755 // We lowered a tail call, so the call is now the return from the block.
756 // Delete the old return.
757 Next->eraseFromParent();
758 } while (MI.getNextNode());
Jessica Paquette324af792021-05-25 16:54:20 -0700759
760 // We expect to lose the debug location from the return.
761 LocObserver.checkpoint(false);
Jessica Paquette727328a2019-09-13 20:25:58 +0000762 }
763
Amara Emersoncf12c782019-07-19 00:24:45 +0000764 return LegalizerHelper::Legalized;
765}
766
Diana Picus65ed3642018-01-17 13:34:10 +0000767static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType,
768 Type *FromType) {
769 auto ToMVT = MVT::getVT(ToType);
770 auto FromMVT = MVT::getVT(FromType);
771
772 switch (Opcode) {
773 case TargetOpcode::G_FPEXT:
774 return RTLIB::getFPEXT(FromMVT, ToMVT);
775 case TargetOpcode::G_FPTRUNC:
776 return RTLIB::getFPROUND(FromMVT, ToMVT);
Diana Picus4ed0ee72018-01-30 07:54:52 +0000777 case TargetOpcode::G_FPTOSI:
778 return RTLIB::getFPTOSINT(FromMVT, ToMVT);
779 case TargetOpcode::G_FPTOUI:
780 return RTLIB::getFPTOUINT(FromMVT, ToMVT);
Diana Picus517531e2018-01-30 09:15:17 +0000781 case TargetOpcode::G_SITOFP:
782 return RTLIB::getSINTTOFP(FromMVT, ToMVT);
783 case TargetOpcode::G_UITOFP:
784 return RTLIB::getUINTTOFP(FromMVT, ToMVT);
Diana Picus65ed3642018-01-17 13:34:10 +0000785 }
786 llvm_unreachable("Unsupported libcall function");
787}
788
789static LegalizerHelper::LegalizeResult
790conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType,
791 Type *FromType) {
792 RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType);
Matt Arsenault9b057f62021-07-08 11:26:30 -0400793 return createLibcall(MIRBuilder, Libcall,
794 {MI.getOperand(0).getReg(), ToType, 0},
795 {{MI.getOperand(1).getReg(), FromType, 0}});
Diana Picus65ed3642018-01-17 13:34:10 +0000796}
797
Tim Northover69fa84a2016-10-14 22:18:18 +0000798LegalizerHelper::LegalizeResult
Jessica Paquette324af792021-05-25 16:54:20 -0700799LegalizerHelper::libcall(MachineInstr &MI, LostDebugLocObserver &LocObserver) {
Diana Picus02e11012017-06-15 10:53:31 +0000800 LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
801 unsigned Size = LLTy.getSizeInBits();
Matthias Braunf1caa282017-12-15 22:22:58 +0000802 auto &Ctx = MIRBuilder.getMF().getFunction().getContext();
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000803
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000804 switch (MI.getOpcode()) {
805 default:
806 return UnableToLegalize;
Kai Nackeb3837532022-08-02 13:12:38 -0400807 case TargetOpcode::G_MUL:
Diana Picuse97822e2017-04-24 07:22:31 +0000808 case TargetOpcode::G_SDIV:
Diana Picus02e11012017-06-15 10:53:31 +0000809 case TargetOpcode::G_UDIV:
810 case TargetOpcode::G_SREM:
Diana Picus0528e2c2018-11-26 11:07:02 +0000811 case TargetOpcode::G_UREM:
812 case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
Petar Avramovic0a5e4eb2018-12-18 15:59:51 +0000813 Type *HLTy = IntegerType::get(Ctx, Size);
Diana Picusfc1675e2017-07-05 12:57:24 +0000814 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
815 if (Status != Legalized)
816 return Status;
817 break;
Diana Picuse97822e2017-04-24 07:22:31 +0000818 }
Diana Picus1314a282017-04-11 10:52:34 +0000819 case TargetOpcode::G_FADD:
Javed Absar5cde1cc2017-10-30 13:51:56 +0000820 case TargetOpcode::G_FSUB:
Diana Picus9faa09b2017-11-23 12:44:20 +0000821 case TargetOpcode::G_FMUL:
Diana Picusc01f7f12017-11-23 13:26:07 +0000822 case TargetOpcode::G_FDIV:
Diana Picuse74243d2018-01-12 11:30:45 +0000823 case TargetOpcode::G_FMA:
Tim Northovere0418412017-02-08 23:23:39 +0000824 case TargetOpcode::G_FPOW:
Jessica Paquette7db82d72019-01-28 18:34:18 +0000825 case TargetOpcode::G_FREM:
826 case TargetOpcode::G_FCOS:
Jessica Paquettec49428a2019-01-28 19:53:14 +0000827 case TargetOpcode::G_FSIN:
Jessica Paquette2d73ecd2019-01-28 21:27:23 +0000828 case TargetOpcode::G_FLOG10:
Jessica Paquette0154bd12019-01-30 21:16:04 +0000829 case TargetOpcode::G_FLOG:
Jessica Paquette84bedac2019-01-30 23:46:15 +0000830 case TargetOpcode::G_FLOG2:
Matt Arsenaulteece6ba2023-04-26 22:02:42 -0400831 case TargetOpcode::G_FLDEXP:
Jessica Paquettee7941212019-04-03 16:58:32 +0000832 case TargetOpcode::G_FEXP:
Petar Avramovicfaaa2b5d2019-06-06 09:02:24 +0000833 case TargetOpcode::G_FEXP2:
834 case TargetOpcode::G_FCEIL:
Dominik Montadafeb20a12020-03-02 16:28:17 +0100835 case TargetOpcode::G_FFLOOR:
836 case TargetOpcode::G_FMINNUM:
837 case TargetOpcode::G_FMAXNUM:
838 case TargetOpcode::G_FSQRT:
839 case TargetOpcode::G_FRINT:
Matt Arsenault0da582d2020-07-19 09:56:15 -0400840 case TargetOpcode::G_FNEARBYINT:
841 case TargetOpcode::G_INTRINSIC_ROUNDEVEN: {
Konstantin Schwarz76986bd2020-02-06 10:01:57 -0800842 Type *HLTy = getFloatTypeForLLT(Ctx, LLTy);
Matt Arsenault0da582d2020-07-19 09:56:15 -0400843 if (!HLTy || (Size != 32 && Size != 64 && Size != 80 && Size != 128)) {
844 LLVM_DEBUG(dbgs() << "No libcall available for type " << LLTy << ".\n");
Jessica Paquette7db82d72019-01-28 18:34:18 +0000845 return UnableToLegalize;
846 }
Diana Picusfc1675e2017-07-05 12:57:24 +0000847 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
848 if (Status != Legalized)
849 return Status;
850 break;
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000851 }
Konstantin Schwarz76986bd2020-02-06 10:01:57 -0800852 case TargetOpcode::G_FPEXT:
Diana Picus65ed3642018-01-17 13:34:10 +0000853 case TargetOpcode::G_FPTRUNC: {
Konstantin Schwarz76986bd2020-02-06 10:01:57 -0800854 Type *FromTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(1).getReg()));
855 Type *ToTy = getFloatTypeForLLT(Ctx, MRI.getType(MI.getOperand(0).getReg()));
856 if (!FromTy || !ToTy)
Diana Picus65ed3642018-01-17 13:34:10 +0000857 return UnableToLegalize;
Konstantin Schwarz76986bd2020-02-06 10:01:57 -0800858 LegalizeResult Status = conversionLibcall(MI, MIRBuilder, ToTy, FromTy );
Diana Picus65ed3642018-01-17 13:34:10 +0000859 if (Status != Legalized)
860 return Status;
861 break;
862 }
Diana Picus4ed0ee72018-01-30 07:54:52 +0000863 case TargetOpcode::G_FPTOSI:
864 case TargetOpcode::G_FPTOUI: {
865 // FIXME: Support other types
866 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
867 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
Petar Avramovic4b4dae12019-06-20 08:52:53 +0000868 if ((ToSize != 32 && ToSize != 64) || (FromSize != 32 && FromSize != 64))
Diana Picus4ed0ee72018-01-30 07:54:52 +0000869 return UnableToLegalize;
870 LegalizeResult Status = conversionLibcall(
Petar Avramovic4b4dae12019-06-20 08:52:53 +0000871 MI, MIRBuilder,
872 ToSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx),
Diana Picus4ed0ee72018-01-30 07:54:52 +0000873 FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx));
874 if (Status != Legalized)
875 return Status;
876 break;
877 }
Diana Picus517531e2018-01-30 09:15:17 +0000878 case TargetOpcode::G_SITOFP:
879 case TargetOpcode::G_UITOFP: {
880 // FIXME: Support other types
881 unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
882 unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
Petar Avramovic153bd242019-06-20 09:05:02 +0000883 if ((FromSize != 32 && FromSize != 64) || (ToSize != 32 && ToSize != 64))
Diana Picus517531e2018-01-30 09:15:17 +0000884 return UnableToLegalize;
885 LegalizeResult Status = conversionLibcall(
886 MI, MIRBuilder,
887 ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx),
Petar Avramovic153bd242019-06-20 09:05:02 +0000888 FromSize == 32 ? Type::getInt32Ty(Ctx) : Type::getInt64Ty(Ctx));
Diana Picus517531e2018-01-30 09:15:17 +0000889 if (Status != Legalized)
890 return Status;
891 break;
892 }
Jessica Paquette23f657c2021-03-24 23:45:36 -0700893 case TargetOpcode::G_BZERO:
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400894 case TargetOpcode::G_MEMCPY:
895 case TargetOpcode::G_MEMMOVE:
896 case TargetOpcode::G_MEMSET: {
Jessica Paquette23f657c2021-03-24 23:45:36 -0700897 LegalizeResult Result =
Jessica Paquette324af792021-05-25 16:54:20 -0700898 createMemLibcall(MIRBuilder, *MIRBuilder.getMRI(), MI, LocObserver);
Jessica Paquette23f657c2021-03-24 23:45:36 -0700899 if (Result != Legalized)
900 return Result;
Matt Arsenault0b7f6cc2020-08-03 09:00:24 -0400901 MI.eraseFromParent();
902 return Result;
903 }
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000904 }
Diana Picusfc1675e2017-07-05 12:57:24 +0000905
906 MI.eraseFromParent();
907 return Legalized;
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000908}
909
Tim Northover69fa84a2016-10-14 22:18:18 +0000910LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
911 unsigned TypeIdx,
912 LLT NarrowTy) {
Daniel Sanders27fe8a52018-04-27 19:48:53 +0000913 uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
914 uint64_t NarrowSize = NarrowTy.getSizeInBits();
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000915
Tim Northover9656f142016-08-04 20:54:13 +0000916 switch (MI.getOpcode()) {
917 default:
918 return UnableToLegalize;
Tim Northoverff5e7e12017-06-30 20:27:36 +0000919 case TargetOpcode::G_IMPLICIT_DEF: {
Dominik Montada35950fe2020-03-23 12:30:55 +0100920 Register DstReg = MI.getOperand(0).getReg();
921 LLT DstTy = MRI.getType(DstReg);
922
923 // If SizeOp0 is not an exact multiple of NarrowSize, emit
924 // G_ANYEXT(G_IMPLICIT_DEF). Cast result to vector if needed.
925 // FIXME: Although this would also be legal for the general case, it causes
926 // a lot of regressions in the emitted code (superfluous COPYs, artifact
927 // combines not being hit). This seems to be a problem related to the
928 // artifact combiner.
929 if (SizeOp0 % NarrowSize != 0) {
930 LLT ImplicitTy = NarrowTy;
931 if (DstTy.isVector())
Sander de Smalend5e14ba2021-06-24 09:58:21 +0100932 ImplicitTy = LLT::vector(DstTy.getElementCount(), ImplicitTy);
Dominik Montada35950fe2020-03-23 12:30:55 +0100933
934 Register ImplicitReg = MIRBuilder.buildUndef(ImplicitTy).getReg(0);
935 MIRBuilder.buildAnyExt(DstReg, ImplicitReg);
936
937 MI.eraseFromParent();
938 return Legalized;
939 }
940
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000941 int NumParts = SizeOp0 / NarrowSize;
Tim Northoverff5e7e12017-06-30 20:27:36 +0000942
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000943 SmallVector<Register, 2> DstRegs;
Volkan Keles02bb1742018-02-14 19:58:36 +0000944 for (int i = 0; i < NumParts; ++i)
Dominik Montada35950fe2020-03-23 12:30:55 +0100945 DstRegs.push_back(MIRBuilder.buildUndef(NarrowTy).getReg(0));
Amara Emerson5ec146042018-12-10 18:44:58 +0000946
Dominik Montada35950fe2020-03-23 12:30:55 +0100947 if (DstTy.isVector())
Amara Emerson5ec146042018-12-10 18:44:58 +0000948 MIRBuilder.buildBuildVector(DstReg, DstRegs);
949 else
Diana Picusf95a5fb2023-01-09 11:59:00 +0100950 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Tim Northoverff5e7e12017-06-30 20:27:36 +0000951 MI.eraseFromParent();
952 return Legalized;
953 }
Matt Arsenault71872722019-04-10 17:27:53 +0000954 case TargetOpcode::G_CONSTANT: {
955 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
956 const APInt &Val = MI.getOperand(1).getCImm()->getValue();
957 unsigned TotalSize = Ty.getSizeInBits();
958 unsigned NarrowSize = NarrowTy.getSizeInBits();
959 int NumParts = TotalSize / NarrowSize;
960
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000961 SmallVector<Register, 4> PartRegs;
Matt Arsenault71872722019-04-10 17:27:53 +0000962 for (int I = 0; I != NumParts; ++I) {
963 unsigned Offset = I * NarrowSize;
964 auto K = MIRBuilder.buildConstant(NarrowTy,
965 Val.lshr(Offset).trunc(NarrowSize));
966 PartRegs.push_back(K.getReg(0));
967 }
968
969 LLT LeftoverTy;
970 unsigned LeftoverBits = TotalSize - NumParts * NarrowSize;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000971 SmallVector<Register, 1> LeftoverRegs;
Matt Arsenault71872722019-04-10 17:27:53 +0000972 if (LeftoverBits != 0) {
973 LeftoverTy = LLT::scalar(LeftoverBits);
974 auto K = MIRBuilder.buildConstant(
975 LeftoverTy,
976 Val.lshr(NumParts * NarrowSize).trunc(LeftoverBits));
977 LeftoverRegs.push_back(K.getReg(0));
978 }
979
980 insertParts(MI.getOperand(0).getReg(),
981 Ty, NarrowTy, PartRegs, LeftoverTy, LeftoverRegs);
982
983 MI.eraseFromParent();
984 return Legalized;
985 }
Matt Arsenault25e99382020-01-10 10:07:24 -0500986 case TargetOpcode::G_SEXT:
Matt Arsenault917156172020-01-10 09:47:17 -0500987 case TargetOpcode::G_ZEXT:
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -0500988 case TargetOpcode::G_ANYEXT:
989 return narrowScalarExt(MI, TypeIdx, NarrowTy);
Petar Avramovic5b4c5c22019-08-21 09:26:39 +0000990 case TargetOpcode::G_TRUNC: {
991 if (TypeIdx != 1)
992 return UnableToLegalize;
993
994 uint64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
995 if (NarrowTy.getSizeInBits() * 2 != SizeOp1) {
996 LLVM_DEBUG(dbgs() << "Can't narrow trunc to type " << NarrowTy << "\n");
997 return UnableToLegalize;
998 }
999
Jay Foad63f73542020-01-16 12:37:00 +00001000 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
1001 MIRBuilder.buildCopy(MI.getOperand(0), Unmerge.getReg(0));
Petar Avramovic5b4c5c22019-08-21 09:26:39 +00001002 MI.eraseFromParent();
1003 return Legalized;
1004 }
Amara Emerson7bc4fad2019-07-26 23:46:38 +00001005
Petar Avramovic29f88b92021-12-23 14:09:51 +01001006 case TargetOpcode::G_FREEZE: {
1007 if (TypeIdx != 0)
1008 return UnableToLegalize;
1009
1010 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
1011 // Should widen scalar first
1012 if (Ty.getSizeInBits() % NarrowTy.getSizeInBits() != 0)
1013 return UnableToLegalize;
1014
1015 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1).getReg());
1016 SmallVector<Register, 8> Parts;
1017 for (unsigned i = 0; i < Unmerge->getNumDefs(); ++i) {
1018 Parts.push_back(
1019 MIRBuilder.buildFreeze(NarrowTy, Unmerge.getReg(i)).getReg(0));
1020 }
1021
Diana Picusf95a5fb2023-01-09 11:59:00 +01001022 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0).getReg(), Parts);
Petar Avramovic29f88b92021-12-23 14:09:51 +01001023 MI.eraseFromParent();
1024 return Legalized;
1025 }
Justin Bogner62ce4b02021-02-02 17:02:52 -08001026 case TargetOpcode::G_ADD:
Cassie Jones362463882021-02-14 14:37:55 -05001027 case TargetOpcode::G_SUB:
Cassie Jonese1532642021-02-22 17:11:23 -05001028 case TargetOpcode::G_SADDO:
1029 case TargetOpcode::G_SSUBO:
Cassie Jones8f956a52021-02-22 17:11:35 -05001030 case TargetOpcode::G_SADDE:
1031 case TargetOpcode::G_SSUBE:
Cassie Jonesc63b33b2021-02-22 17:10:58 -05001032 case TargetOpcode::G_UADDO:
1033 case TargetOpcode::G_USUBO:
Cassie Jones8f956a52021-02-22 17:11:35 -05001034 case TargetOpcode::G_UADDE:
1035 case TargetOpcode::G_USUBE:
Cassie Jones362463882021-02-14 14:37:55 -05001036 return narrowScalarAddSub(MI, TypeIdx, NarrowTy);
Matt Arsenault211e89d2019-01-27 00:52:51 +00001037 case TargetOpcode::G_MUL:
Petar Avramovic5229f472019-03-11 10:08:44 +00001038 case TargetOpcode::G_UMULH:
Petar Avramovic0b17e592019-03-11 10:00:17 +00001039 return narrowScalarMul(MI, NarrowTy);
Matt Arsenault1cf713662019-02-12 14:54:52 +00001040 case TargetOpcode::G_EXTRACT:
1041 return narrowScalarExtract(MI, TypeIdx, NarrowTy);
1042 case TargetOpcode::G_INSERT:
1043 return narrowScalarInsert(MI, TypeIdx, NarrowTy);
Justin Bognerd09c3ce2017-01-19 01:05:48 +00001044 case TargetOpcode::G_LOAD: {
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001045 auto &LoadMI = cast<GLoad>(MI);
1046 Register DstReg = LoadMI.getDstReg();
Matt Arsenault18619af2019-01-29 18:13:02 +00001047 LLT DstTy = MRI.getType(DstReg);
Matt Arsenault7f09fd62019-02-05 00:26:12 +00001048 if (DstTy.isVector())
Matt Arsenault045bc9a2019-01-30 02:35:38 +00001049 return UnableToLegalize;
Matt Arsenault18619af2019-01-29 18:13:02 +00001050
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001051 if (8 * LoadMI.getMemSize() != DstTy.getSizeInBits()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001052 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001053 MIRBuilder.buildLoad(TmpReg, LoadMI.getPointerReg(), LoadMI.getMMO());
Matt Arsenault18619af2019-01-29 18:13:02 +00001054 MIRBuilder.buildAnyExt(DstReg, TmpReg);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001055 LoadMI.eraseFromParent();
Matt Arsenault18619af2019-01-29 18:13:02 +00001056 return Legalized;
1057 }
1058
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001059 return reduceLoadStoreWidth(LoadMI, TypeIdx, NarrowTy);
Justin Bognerd09c3ce2017-01-19 01:05:48 +00001060 }
Matt Arsenault6614f852019-01-22 19:02:10 +00001061 case TargetOpcode::G_ZEXTLOAD:
1062 case TargetOpcode::G_SEXTLOAD: {
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001063 auto &LoadMI = cast<GExtLoad>(MI);
1064 Register DstReg = LoadMI.getDstReg();
1065 Register PtrReg = LoadMI.getPointerReg();
Matt Arsenault6614f852019-01-22 19:02:10 +00001066
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001067 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001068 auto &MMO = LoadMI.getMMO();
Matt Arsenault2cbbc6e2021-01-05 23:25:18 -05001069 unsigned MemSize = MMO.getSizeInBits();
1070
1071 if (MemSize == NarrowSize) {
Matt Arsenault6614f852019-01-22 19:02:10 +00001072 MIRBuilder.buildLoad(TmpReg, PtrReg, MMO);
Matt Arsenault2cbbc6e2021-01-05 23:25:18 -05001073 } else if (MemSize < NarrowSize) {
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001074 MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), TmpReg, PtrReg, MMO);
Matt Arsenault2cbbc6e2021-01-05 23:25:18 -05001075 } else if (MemSize > NarrowSize) {
1076 // FIXME: Need to split the load.
1077 return UnableToLegalize;
Matt Arsenault6614f852019-01-22 19:02:10 +00001078 }
1079
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001080 if (isa<GZExtLoad>(LoadMI))
Matt Arsenault6614f852019-01-22 19:02:10 +00001081 MIRBuilder.buildZExt(DstReg, TmpReg);
1082 else
1083 MIRBuilder.buildSExt(DstReg, TmpReg);
1084
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001085 LoadMI.eraseFromParent();
Matt Arsenault6614f852019-01-22 19:02:10 +00001086 return Legalized;
1087 }
Justin Bognerfde01042017-01-18 17:29:54 +00001088 case TargetOpcode::G_STORE: {
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001089 auto &StoreMI = cast<GStore>(MI);
Matt Arsenault18619af2019-01-29 18:13:02 +00001090
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001091 Register SrcReg = StoreMI.getValueReg();
Matt Arsenault18619af2019-01-29 18:13:02 +00001092 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenault7f09fd62019-02-05 00:26:12 +00001093 if (SrcTy.isVector())
1094 return UnableToLegalize;
1095
1096 int NumParts = SizeOp0 / NarrowSize;
1097 unsigned HandledSize = NumParts * NarrowTy.getSizeInBits();
1098 unsigned LeftoverBits = SrcTy.getSizeInBits() - HandledSize;
1099 if (SrcTy.isVector() && LeftoverBits != 0)
1100 return UnableToLegalize;
Matt Arsenault18619af2019-01-29 18:13:02 +00001101
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001102 if (8 * StoreMI.getMemSize() != SrcTy.getSizeInBits()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001103 Register TmpReg = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenault18619af2019-01-29 18:13:02 +00001104 MIRBuilder.buildTrunc(TmpReg, SrcReg);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001105 MIRBuilder.buildStore(TmpReg, StoreMI.getPointerReg(), StoreMI.getMMO());
1106 StoreMI.eraseFromParent();
Matt Arsenault18619af2019-01-29 18:13:02 +00001107 return Legalized;
1108 }
1109
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07001110 return reduceLoadStoreWidth(StoreMI, 0, NarrowTy);
Justin Bognerfde01042017-01-18 17:29:54 +00001111 }
Matt Arsenault81511e52019-02-05 00:13:44 +00001112 case TargetOpcode::G_SELECT:
1113 return narrowScalarSelect(MI, TypeIdx, NarrowTy);
Petar Avramovic150fd432018-12-18 11:36:14 +00001114 case TargetOpcode::G_AND:
1115 case TargetOpcode::G_OR:
1116 case TargetOpcode::G_XOR: {
Quentin Colombetc2f3cea2017-10-03 04:53:56 +00001117 // Legalize bitwise operation:
1118 // A = BinOp<Ty> B, C
1119 // into:
1120 // B1, ..., BN = G_UNMERGE_VALUES B
1121 // C1, ..., CN = G_UNMERGE_VALUES C
1122 // A1 = BinOp<Ty/N> B1, C2
1123 // ...
1124 // AN = BinOp<Ty/N> BN, CN
1125 // A = G_MERGE_VALUES A1, ..., AN
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00001126 return narrowScalarBasic(MI, TypeIdx, NarrowTy);
Quentin Colombetc2f3cea2017-10-03 04:53:56 +00001127 }
Matt Arsenault30989e42019-01-22 21:42:11 +00001128 case TargetOpcode::G_SHL:
1129 case TargetOpcode::G_LSHR:
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00001130 case TargetOpcode::G_ASHR:
1131 return narrowScalarShift(MI, TypeIdx, NarrowTy);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001132 case TargetOpcode::G_CTLZ:
1133 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
1134 case TargetOpcode::G_CTTZ:
1135 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
1136 case TargetOpcode::G_CTPOP:
Petar Avramovic2b66d322020-01-27 09:43:38 +01001137 if (TypeIdx == 1)
1138 switch (MI.getOpcode()) {
1139 case TargetOpcode::G_CTLZ:
Matt Arsenault312a9d12020-02-07 12:24:15 -05001140 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
Petar Avramovic2b66d322020-01-27 09:43:38 +01001141 return narrowScalarCTLZ(MI, TypeIdx, NarrowTy);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01001142 case TargetOpcode::G_CTTZ:
Matt Arsenault312a9d12020-02-07 12:24:15 -05001143 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01001144 return narrowScalarCTTZ(MI, TypeIdx, NarrowTy);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01001145 case TargetOpcode::G_CTPOP:
1146 return narrowScalarCTPOP(MI, TypeIdx, NarrowTy);
Petar Avramovic2b66d322020-01-27 09:43:38 +01001147 default:
1148 return UnableToLegalize;
1149 }
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001150
1151 Observer.changingInstr(MI);
1152 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1153 Observer.changedInstr(MI);
1154 return Legalized;
Matt Arsenaultcbaada62019-02-02 23:29:55 +00001155 case TargetOpcode::G_INTTOPTR:
1156 if (TypeIdx != 1)
1157 return UnableToLegalize;
1158
1159 Observer.changingInstr(MI);
1160 narrowScalarSrc(MI, NarrowTy, 1);
1161 Observer.changedInstr(MI);
1162 return Legalized;
1163 case TargetOpcode::G_PTRTOINT:
1164 if (TypeIdx != 0)
1165 return UnableToLegalize;
1166
1167 Observer.changingInstr(MI);
1168 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_ZEXT);
1169 Observer.changedInstr(MI);
1170 return Legalized;
Petar Avramovicbe20e362019-07-09 14:36:17 +00001171 case TargetOpcode::G_PHI: {
Nikita Popovc35761d2021-03-01 21:37:26 +01001172 // FIXME: add support for when SizeOp0 isn't an exact multiple of
1173 // NarrowSize.
1174 if (SizeOp0 % NarrowSize != 0)
1175 return UnableToLegalize;
1176
Petar Avramovicbe20e362019-07-09 14:36:17 +00001177 unsigned NumParts = SizeOp0 / NarrowSize;
Matt Arsenaultde8451f2020-02-04 10:34:22 -05001178 SmallVector<Register, 2> DstRegs(NumParts);
1179 SmallVector<SmallVector<Register, 2>, 2> SrcRegs(MI.getNumOperands() / 2);
Petar Avramovicbe20e362019-07-09 14:36:17 +00001180 Observer.changingInstr(MI);
1181 for (unsigned i = 1; i < MI.getNumOperands(); i += 2) {
1182 MachineBasicBlock &OpMBB = *MI.getOperand(i + 1).getMBB();
Amara Emerson53445f52022-11-13 01:43:04 -08001183 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward());
Petar Avramovicbe20e362019-07-09 14:36:17 +00001184 extractParts(MI.getOperand(i).getReg(), NarrowTy, NumParts,
1185 SrcRegs[i / 2]);
1186 }
1187 MachineBasicBlock &MBB = *MI.getParent();
1188 MIRBuilder.setInsertPt(MBB, MI);
1189 for (unsigned i = 0; i < NumParts; ++i) {
1190 DstRegs[i] = MRI.createGenericVirtualRegister(NarrowTy);
1191 MachineInstrBuilder MIB =
1192 MIRBuilder.buildInstr(TargetOpcode::G_PHI).addDef(DstRegs[i]);
1193 for (unsigned j = 1; j < MI.getNumOperands(); j += 2)
1194 MIB.addUse(SrcRegs[j / 2][i]).add(MI.getOperand(j + 1));
1195 }
Amara Emerson02bcc862019-09-13 21:49:24 +00001196 MIRBuilder.setInsertPt(MBB, MBB.getFirstNonPHI());
Diana Picusf95a5fb2023-01-09 11:59:00 +01001197 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), DstRegs);
Petar Avramovicbe20e362019-07-09 14:36:17 +00001198 Observer.changedInstr(MI);
1199 MI.eraseFromParent();
1200 return Legalized;
1201 }
Matt Arsenault434d6642019-07-15 19:37:34 +00001202 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
1203 case TargetOpcode::G_INSERT_VECTOR_ELT: {
1204 if (TypeIdx != 2)
1205 return UnableToLegalize;
1206
1207 int OpIdx = MI.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT ? 2 : 3;
1208 Observer.changingInstr(MI);
1209 narrowScalarSrc(MI, NarrowTy, OpIdx);
1210 Observer.changedInstr(MI);
1211 return Legalized;
1212 }
Petar Avramovic1e626352019-07-17 12:08:01 +00001213 case TargetOpcode::G_ICMP: {
Jessica Paquette47d07802021-06-29 17:01:28 -07001214 Register LHS = MI.getOperand(2).getReg();
1215 LLT SrcTy = MRI.getType(LHS);
1216 uint64_t SrcSize = SrcTy.getSizeInBits();
Petar Avramovic1e626352019-07-17 12:08:01 +00001217 CmpInst::Predicate Pred =
1218 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate());
Petar Avramovic1e626352019-07-17 12:08:01 +00001219
Jessica Paquette47d07802021-06-29 17:01:28 -07001220 // TODO: Handle the non-equality case for weird sizes.
1221 if (NarrowSize * 2 != SrcSize && !ICmpInst::isEquality(Pred))
1222 return UnableToLegalize;
1223
1224 LLT LeftoverTy; // Example: s88 -> s64 (NarrowTy) + s24 (leftover)
1225 SmallVector<Register, 4> LHSPartRegs, LHSLeftoverRegs;
1226 if (!extractParts(LHS, SrcTy, NarrowTy, LeftoverTy, LHSPartRegs,
1227 LHSLeftoverRegs))
1228 return UnableToLegalize;
1229
1230 LLT Unused; // Matches LeftoverTy; G_ICMP LHS and RHS are the same type.
1231 SmallVector<Register, 4> RHSPartRegs, RHSLeftoverRegs;
1232 if (!extractParts(MI.getOperand(3).getReg(), SrcTy, NarrowTy, Unused,
1233 RHSPartRegs, RHSLeftoverRegs))
1234 return UnableToLegalize;
1235
1236 // We now have the LHS and RHS of the compare split into narrow-type
1237 // registers, plus potentially some leftover type.
1238 Register Dst = MI.getOperand(0).getReg();
1239 LLT ResTy = MRI.getType(Dst);
1240 if (ICmpInst::isEquality(Pred)) {
1241 // For each part on the LHS and RHS, keep track of the result of XOR-ing
1242 // them together. For each equal part, the result should be all 0s. For
1243 // each non-equal part, we'll get at least one 1.
1244 auto Zero = MIRBuilder.buildConstant(NarrowTy, 0);
1245 SmallVector<Register, 4> Xors;
1246 for (auto LHSAndRHS : zip(LHSPartRegs, RHSPartRegs)) {
1247 auto LHS = std::get<0>(LHSAndRHS);
1248 auto RHS = std::get<1>(LHSAndRHS);
1249 auto Xor = MIRBuilder.buildXor(NarrowTy, LHS, RHS).getReg(0);
1250 Xors.push_back(Xor);
1251 }
1252
1253 // Build a G_XOR for each leftover register. Each G_XOR must be widened
1254 // to the desired narrow type so that we can OR them together later.
1255 SmallVector<Register, 4> WidenedXors;
1256 for (auto LHSAndRHS : zip(LHSLeftoverRegs, RHSLeftoverRegs)) {
1257 auto LHS = std::get<0>(LHSAndRHS);
1258 auto RHS = std::get<1>(LHSAndRHS);
1259 auto Xor = MIRBuilder.buildXor(LeftoverTy, LHS, RHS).getReg(0);
1260 LLT GCDTy = extractGCDType(WidenedXors, NarrowTy, LeftoverTy, Xor);
1261 buildLCMMergePieces(LeftoverTy, NarrowTy, GCDTy, WidenedXors,
1262 /* PadStrategy = */ TargetOpcode::G_ZEXT);
1263 Xors.insert(Xors.end(), WidenedXors.begin(), WidenedXors.end());
1264 }
1265
1266 // Now, for each part we broke up, we know if they are equal/not equal
1267 // based off the G_XOR. We can OR these all together and compare against
1268 // 0 to get the result.
1269 assert(Xors.size() >= 2 && "Should have gotten at least two Xors?");
1270 auto Or = MIRBuilder.buildOr(NarrowTy, Xors[0], Xors[1]);
1271 for (unsigned I = 2, E = Xors.size(); I < E; ++I)
1272 Or = MIRBuilder.buildOr(NarrowTy, Or, Xors[I]);
1273 MIRBuilder.buildICmp(Pred, Dst, Or, Zero);
Petar Avramovic1e626352019-07-17 12:08:01 +00001274 } else {
Jessica Paquette47d07802021-06-29 17:01:28 -07001275 // TODO: Handle non-power-of-two types.
1276 assert(LHSPartRegs.size() == 2 && "Expected exactly 2 LHS part regs?");
1277 assert(RHSPartRegs.size() == 2 && "Expected exactly 2 RHS part regs?");
1278 Register LHSL = LHSPartRegs[0];
1279 Register LHSH = LHSPartRegs[1];
1280 Register RHSL = RHSPartRegs[0];
1281 Register RHSH = RHSPartRegs[1];
Amara Emersona1997ce2019-07-24 20:46:42 +00001282 MachineInstrBuilder CmpH = MIRBuilder.buildICmp(Pred, ResTy, LHSH, RHSH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001283 MachineInstrBuilder CmpHEQ =
Amara Emersona1997ce2019-07-24 20:46:42 +00001284 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, ResTy, LHSH, RHSH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001285 MachineInstrBuilder CmpLU = MIRBuilder.buildICmp(
Amara Emersona1997ce2019-07-24 20:46:42 +00001286 ICmpInst::getUnsignedPredicate(Pred), ResTy, LHSL, RHSL);
Jessica Paquette47d07802021-06-29 17:01:28 -07001287 MIRBuilder.buildSelect(Dst, CmpHEQ, CmpLU, CmpH);
Petar Avramovic1e626352019-07-17 12:08:01 +00001288 }
Petar Avramovic1e626352019-07-17 12:08:01 +00001289 MI.eraseFromParent();
1290 return Legalized;
1291 }
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001292 case TargetOpcode::G_SEXT_INREG: {
1293 if (TypeIdx != 0)
1294 return UnableToLegalize;
1295
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001296 int64_t SizeInBits = MI.getOperand(2).getImm();
1297
1298 // So long as the new type has more bits than the bits we're extending we
1299 // don't need to break it apart.
1300 if (NarrowTy.getScalarSizeInBits() >= SizeInBits) {
1301 Observer.changingInstr(MI);
1302 // We don't lose any non-extension bits by truncating the src and
1303 // sign-extending the dst.
1304 MachineOperand &MO1 = MI.getOperand(1);
Jay Foad63f73542020-01-16 12:37:00 +00001305 auto TruncMIB = MIRBuilder.buildTrunc(NarrowTy, MO1);
Jay Foadb482e1b2020-01-23 11:51:35 +00001306 MO1.setReg(TruncMIB.getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001307
1308 MachineOperand &MO2 = MI.getOperand(0);
1309 Register DstExt = MRI.createGenericVirtualRegister(NarrowTy);
1310 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001311 MIRBuilder.buildSExt(MO2, DstExt);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001312 MO2.setReg(DstExt);
1313 Observer.changedInstr(MI);
1314 return Legalized;
1315 }
1316
1317 // Break it apart. Components below the extension point are unmodified. The
1318 // component containing the extension point becomes a narrower SEXT_INREG.
1319 // Components above it are ashr'd from the component containing the
1320 // extension point.
1321 if (SizeOp0 % NarrowSize != 0)
1322 return UnableToLegalize;
1323 int NumParts = SizeOp0 / NarrowSize;
1324
1325 // List the registers where the destination will be scattered.
1326 SmallVector<Register, 2> DstRegs;
1327 // List the registers where the source will be split.
1328 SmallVector<Register, 2> SrcRegs;
1329
1330 // Create all the temporary registers.
1331 for (int i = 0; i < NumParts; ++i) {
1332 Register SrcReg = MRI.createGenericVirtualRegister(NarrowTy);
1333
1334 SrcRegs.push_back(SrcReg);
1335 }
1336
1337 // Explode the big arguments into smaller chunks.
Jay Foad63f73542020-01-16 12:37:00 +00001338 MIRBuilder.buildUnmerge(SrcRegs, MI.getOperand(1));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001339
1340 Register AshrCstReg =
1341 MIRBuilder.buildConstant(NarrowTy, NarrowTy.getScalarSizeInBits() - 1)
Jay Foadb482e1b2020-01-23 11:51:35 +00001342 .getReg(0);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001343 Register FullExtensionReg = 0;
1344 Register PartialExtensionReg = 0;
1345
1346 // Do the operation on each small part.
1347 for (int i = 0; i < NumParts; ++i) {
1348 if ((i + 1) * NarrowTy.getScalarSizeInBits() < SizeInBits)
1349 DstRegs.push_back(SrcRegs[i]);
1350 else if (i * NarrowTy.getScalarSizeInBits() > SizeInBits) {
1351 assert(PartialExtensionReg &&
1352 "Expected to visit partial extension before full");
1353 if (FullExtensionReg) {
1354 DstRegs.push_back(FullExtensionReg);
1355 continue;
1356 }
Jay Foad28bb43b2020-01-16 12:09:48 +00001357 DstRegs.push_back(
1358 MIRBuilder.buildAShr(NarrowTy, PartialExtensionReg, AshrCstReg)
Jay Foadb482e1b2020-01-23 11:51:35 +00001359 .getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001360 FullExtensionReg = DstRegs.back();
1361 } else {
1362 DstRegs.push_back(
1363 MIRBuilder
1364 .buildInstr(
1365 TargetOpcode::G_SEXT_INREG, {NarrowTy},
1366 {SrcRegs[i], SizeInBits % NarrowTy.getScalarSizeInBits()})
Jay Foadb482e1b2020-01-23 11:51:35 +00001367 .getReg(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001368 PartialExtensionReg = DstRegs.back();
1369 }
1370 }
1371
1372 // Gather the destination registers into the final destination.
1373 Register DstReg = MI.getOperand(0).getReg();
Diana Picusf95a5fb2023-01-09 11:59:00 +01001374 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00001375 MI.eraseFromParent();
1376 return Legalized;
1377 }
Petar Avramovic98f72a52019-12-30 18:06:29 +01001378 case TargetOpcode::G_BSWAP:
1379 case TargetOpcode::G_BITREVERSE: {
Petar Avramovic94a24e72019-12-30 11:13:22 +01001380 if (SizeOp0 % NarrowSize != 0)
1381 return UnableToLegalize;
1382
1383 Observer.changingInstr(MI);
1384 SmallVector<Register, 2> SrcRegs, DstRegs;
1385 unsigned NumParts = SizeOp0 / NarrowSize;
1386 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
1387
1388 for (unsigned i = 0; i < NumParts; ++i) {
1389 auto DstPart = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
1390 {SrcRegs[NumParts - 1 - i]});
1391 DstRegs.push_back(DstPart.getReg(0));
1392 }
1393
Diana Picusf95a5fb2023-01-09 11:59:00 +01001394 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), DstRegs);
Petar Avramovic94a24e72019-12-30 11:13:22 +01001395
1396 Observer.changedInstr(MI);
1397 MI.eraseFromParent();
1398 return Legalized;
1399 }
Matt Arsenaultf6176f82020-07-25 11:00:35 -04001400 case TargetOpcode::G_PTR_ADD:
Matt Arsenaultef3e83122020-05-23 18:10:34 -04001401 case TargetOpcode::G_PTRMASK: {
1402 if (TypeIdx != 1)
1403 return UnableToLegalize;
1404 Observer.changingInstr(MI);
1405 narrowScalarSrc(MI, NarrowTy, 2);
1406 Observer.changedInstr(MI);
1407 return Legalized;
1408 }
Matt Arsenault83a25a12021-03-26 17:29:36 -04001409 case TargetOpcode::G_FPTOUI:
1410 case TargetOpcode::G_FPTOSI:
1411 return narrowScalarFPTOI(MI, TypeIdx, NarrowTy);
Petar Avramovic6a1030a2020-07-20 16:12:19 +02001412 case TargetOpcode::G_FPEXT:
1413 if (TypeIdx != 0)
1414 return UnableToLegalize;
1415 Observer.changingInstr(MI);
1416 narrowScalarDst(MI, NarrowTy, 0, TargetOpcode::G_FPEXT);
1417 Observer.changedInstr(MI);
1418 return Legalized;
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04001419 case TargetOpcode::G_FLDEXP:
1420 case TargetOpcode::G_STRICT_FLDEXP:
1421 return narrowScalarFLDEXP(MI, TypeIdx, NarrowTy);
Tim Northover9656f142016-08-04 20:54:13 +00001422 }
Tim Northover33b07d62016-07-22 20:03:43 +00001423}
1424
Matt Arsenault3af85fa2020-03-29 18:04:53 -04001425Register LegalizerHelper::coerceToScalar(Register Val) {
1426 LLT Ty = MRI.getType(Val);
1427 if (Ty.isScalar())
1428 return Val;
1429
1430 const DataLayout &DL = MIRBuilder.getDataLayout();
1431 LLT NewTy = LLT::scalar(Ty.getSizeInBits());
1432 if (Ty.isPointer()) {
1433 if (DL.isNonIntegralAddressSpace(Ty.getAddressSpace()))
1434 return Register();
1435 return MIRBuilder.buildPtrToInt(NewTy, Val).getReg(0);
1436 }
1437
1438 Register NewVal = Val;
1439
1440 assert(Ty.isVector());
1441 LLT EltTy = Ty.getElementType();
1442 if (EltTy.isPointer())
1443 NewVal = MIRBuilder.buildPtrToInt(NewTy, NewVal).getReg(0);
1444 return MIRBuilder.buildBitcast(NewTy, NewVal).getReg(0);
1445}
1446
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001447void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy,
1448 unsigned OpIdx, unsigned ExtOpcode) {
1449 MachineOperand &MO = MI.getOperand(OpIdx);
Jay Foad63f73542020-01-16 12:37:00 +00001450 auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO});
Jay Foadb482e1b2020-01-23 11:51:35 +00001451 MO.setReg(ExtB.getReg(0));
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001452}
1453
Matt Arsenault30989e42019-01-22 21:42:11 +00001454void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy,
1455 unsigned OpIdx) {
1456 MachineOperand &MO = MI.getOperand(OpIdx);
Jay Foad63f73542020-01-16 12:37:00 +00001457 auto ExtB = MIRBuilder.buildTrunc(NarrowTy, MO);
Jay Foadb482e1b2020-01-23 11:51:35 +00001458 MO.setReg(ExtB.getReg(0));
Matt Arsenault30989e42019-01-22 21:42:11 +00001459}
1460
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001461void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy,
1462 unsigned OpIdx, unsigned TruncOpcode) {
1463 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001464 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001465 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001466 MIRBuilder.buildInstr(TruncOpcode, {MO}, {DstExt});
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00001467 MO.setReg(DstExt);
1468}
1469
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001470void LegalizerHelper::narrowScalarDst(MachineInstr &MI, LLT NarrowTy,
1471 unsigned OpIdx, unsigned ExtOpcode) {
1472 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001473 Register DstTrunc = MRI.createGenericVirtualRegister(NarrowTy);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001474 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Jay Foad63f73542020-01-16 12:37:00 +00001475 MIRBuilder.buildInstr(ExtOpcode, {MO}, {DstTrunc});
Matt Arsenaultd5684f72019-01-31 02:09:57 +00001476 MO.setReg(DstTrunc);
1477}
1478
Matt Arsenault18ec3822019-02-11 22:00:39 +00001479void LegalizerHelper::moreElementsVectorDst(MachineInstr &MI, LLT WideTy,
1480 unsigned OpIdx) {
1481 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault18ec3822019-02-11 22:00:39 +00001482 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
Petar Avramovic29f88b92021-12-23 14:09:51 +01001483 Register Dst = MO.getReg();
1484 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
1485 MO.setReg(DstExt);
1486 MIRBuilder.buildDeleteTrailingVectorElements(Dst, DstExt);
Matt Arsenault18ec3822019-02-11 22:00:39 +00001487}
1488
Matt Arsenault26b7e852019-02-19 16:30:19 +00001489void LegalizerHelper::moreElementsVectorSrc(MachineInstr &MI, LLT MoreTy,
1490 unsigned OpIdx) {
1491 MachineOperand &MO = MI.getOperand(OpIdx);
Petar Avramovic29f88b92021-12-23 14:09:51 +01001492 SmallVector<Register, 8> Regs;
1493 MO.setReg(MIRBuilder.buildPadVectorWithUndefElements(MoreTy, MO).getReg(0));
Matt Arsenault26b7e852019-02-19 16:30:19 +00001494}
1495
Matt Arsenault39c55ce2020-02-13 15:52:32 -05001496void LegalizerHelper::bitcastSrc(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1497 MachineOperand &Op = MI.getOperand(OpIdx);
1498 Op.setReg(MIRBuilder.buildBitcast(CastTy, Op).getReg(0));
1499}
1500
1501void LegalizerHelper::bitcastDst(MachineInstr &MI, LLT CastTy, unsigned OpIdx) {
1502 MachineOperand &MO = MI.getOperand(OpIdx);
1503 Register CastDst = MRI.createGenericVirtualRegister(CastTy);
1504 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
1505 MIRBuilder.buildBitcast(MO, CastDst);
1506 MO.setReg(CastDst);
1507}
1508
Tim Northover69fa84a2016-10-14 22:18:18 +00001509LegalizerHelper::LegalizeResult
Mitch Phillipsae70b212021-07-26 19:32:49 -07001510LegalizerHelper::widenScalarMergeValues(MachineInstr &MI, unsigned TypeIdx,
1511 LLT WideTy) {
1512 if (TypeIdx != 1)
1513 return UnableToLegalize;
1514
Amara Emerson719024a2023-02-23 16:35:39 -08001515 auto [DstReg, DstTy, Src1Reg, Src1Ty] = MI.getFirst2RegLLTs();
Matt Arsenault43cbca52019-07-03 23:08:06 +00001516 if (DstTy.isVector())
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001517 return UnableToLegalize;
1518
Amara Emerson719024a2023-02-23 16:35:39 -08001519 LLT SrcTy = MRI.getType(Src1Reg);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001520 const int DstSize = DstTy.getSizeInBits();
1521 const int SrcSize = SrcTy.getSizeInBits();
1522 const int WideSize = WideTy.getSizeInBits();
1523 const int NumMerge = (DstSize + WideSize - 1) / WideSize;
Matt Arsenaultc9f14f22019-07-01 19:36:10 +00001524
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001525 unsigned NumOps = MI.getNumOperands();
1526 unsigned NumSrc = MI.getNumOperands() - 1;
1527 unsigned PartSize = DstTy.getSizeInBits() / NumSrc;
1528
Matt Arsenault0966dd02019-07-17 20:22:44 +00001529 if (WideSize >= DstSize) {
1530 // Directly pack the bits in the target type.
Amara Emerson719024a2023-02-23 16:35:39 -08001531 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src1Reg).getReg(0);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001532
Matt Arsenault0966dd02019-07-17 20:22:44 +00001533 for (unsigned I = 2; I != NumOps; ++I) {
1534 const unsigned Offset = (I - 1) * PartSize;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001535
Matt Arsenault0966dd02019-07-17 20:22:44 +00001536 Register SrcReg = MI.getOperand(I).getReg();
1537 assert(MRI.getType(SrcReg) == LLT::scalar(PartSize));
1538
1539 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
1540
Matt Arsenault5faa5332019-08-01 18:13:16 +00001541 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
Matt Arsenault0966dd02019-07-17 20:22:44 +00001542 MRI.createGenericVirtualRegister(WideTy);
1543
1544 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
1545 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
1546 MIRBuilder.buildOr(NextResult, ResultReg, Shl);
1547 ResultReg = NextResult;
1548 }
1549
1550 if (WideSize > DstSize)
1551 MIRBuilder.buildTrunc(DstReg, ResultReg);
Matt Arsenault5faa5332019-08-01 18:13:16 +00001552 else if (DstTy.isPointer())
1553 MIRBuilder.buildIntToPtr(DstReg, ResultReg);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001554
1555 MI.eraseFromParent();
1556 return Legalized;
1557 }
1558
1559 // Unmerge the original values to the GCD type, and recombine to the next
1560 // multiple greater than the original type.
1561 //
1562 // %3:_(s12) = G_MERGE_VALUES %0:_(s4), %1:_(s4), %2:_(s4) -> s6
1563 // %4:_(s2), %5:_(s2) = G_UNMERGE_VALUES %0
1564 // %6:_(s2), %7:_(s2) = G_UNMERGE_VALUES %1
1565 // %8:_(s2), %9:_(s2) = G_UNMERGE_VALUES %2
1566 // %10:_(s6) = G_MERGE_VALUES %4, %5, %6
1567 // %11:_(s6) = G_MERGE_VALUES %7, %8, %9
1568 // %12:_(s12) = G_MERGE_VALUES %10, %11
1569 //
1570 // Padding with undef if necessary:
1571 //
1572 // %2:_(s8) = G_MERGE_VALUES %0:_(s4), %1:_(s4) -> s6
1573 // %3:_(s2), %4:_(s2) = G_UNMERGE_VALUES %0
1574 // %5:_(s2), %6:_(s2) = G_UNMERGE_VALUES %1
1575 // %7:_(s2) = G_IMPLICIT_DEF
1576 // %8:_(s6) = G_MERGE_VALUES %3, %4, %5
1577 // %9:_(s6) = G_MERGE_VALUES %6, %7, %7
1578 // %10:_(s12) = G_MERGE_VALUES %8, %9
1579
Kazu Hirata267f21a2022-08-28 10:41:51 -07001580 const int GCD = std::gcd(SrcSize, WideSize);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001581 LLT GCDTy = LLT::scalar(GCD);
1582
1583 SmallVector<Register, 8> Parts;
1584 SmallVector<Register, 8> NewMergeRegs;
1585 SmallVector<Register, 8> Unmerges;
1586 LLT WideDstTy = LLT::scalar(NumMerge * WideSize);
1587
1588 // Decompose the original operands if they don't evenly divide.
Kazu Hirata259cd6f2021-11-25 22:17:10 -08001589 for (const MachineOperand &MO : llvm::drop_begin(MI.operands())) {
1590 Register SrcReg = MO.getReg();
Matt Arsenault0966dd02019-07-17 20:22:44 +00001591 if (GCD == SrcSize) {
1592 Unmerges.push_back(SrcReg);
1593 } else {
1594 auto Unmerge = MIRBuilder.buildUnmerge(GCDTy, SrcReg);
1595 for (int J = 0, JE = Unmerge->getNumOperands() - 1; J != JE; ++J)
1596 Unmerges.push_back(Unmerge.getReg(J));
1597 }
1598 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001599
Matt Arsenault0966dd02019-07-17 20:22:44 +00001600 // Pad with undef to the next size that is a multiple of the requested size.
1601 if (static_cast<int>(Unmerges.size()) != NumMerge * WideSize) {
1602 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0);
1603 for (int I = Unmerges.size(); I != NumMerge * WideSize; ++I)
1604 Unmerges.push_back(UndefReg);
1605 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001606
Matt Arsenault0966dd02019-07-17 20:22:44 +00001607 const int PartsPerGCD = WideSize / GCD;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001608
Matt Arsenault0966dd02019-07-17 20:22:44 +00001609 // Build merges of each piece.
1610 ArrayRef<Register> Slicer(Unmerges);
1611 for (int I = 0; I != NumMerge; ++I, Slicer = Slicer.drop_front(PartsPerGCD)) {
Diana Picusf95a5fb2023-01-09 11:59:00 +01001612 auto Merge =
1613 MIRBuilder.buildMergeLikeInstr(WideTy, Slicer.take_front(PartsPerGCD));
Matt Arsenault0966dd02019-07-17 20:22:44 +00001614 NewMergeRegs.push_back(Merge.getReg(0));
1615 }
1616
1617 // A truncate may be necessary if the requested type doesn't evenly divide the
1618 // original result type.
1619 if (DstTy.getSizeInBits() == WideDstTy.getSizeInBits()) {
Diana Picusf95a5fb2023-01-09 11:59:00 +01001620 MIRBuilder.buildMergeLikeInstr(DstReg, NewMergeRegs);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001621 } else {
Diana Picusf95a5fb2023-01-09 11:59:00 +01001622 auto FinalMerge = MIRBuilder.buildMergeLikeInstr(WideDstTy, NewMergeRegs);
Matt Arsenault0966dd02019-07-17 20:22:44 +00001623 MIRBuilder.buildTrunc(DstReg, FinalMerge.getReg(0));
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001624 }
1625
1626 MI.eraseFromParent();
1627 return Legalized;
1628}
1629
1630LegalizerHelper::LegalizeResult
1631LegalizerHelper::widenScalarUnmergeValues(MachineInstr &MI, unsigned TypeIdx,
1632 LLT WideTy) {
1633 if (TypeIdx != 0)
1634 return UnableToLegalize;
1635
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001636 int NumDst = MI.getNumOperands() - 1;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001637 Register SrcReg = MI.getOperand(NumDst).getReg();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001638 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001639 if (SrcTy.isVector())
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001640 return UnableToLegalize;
1641
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001642 Register Dst0Reg = MI.getOperand(0).getReg();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001643 LLT DstTy = MRI.getType(Dst0Reg);
1644 if (!DstTy.isScalar())
1645 return UnableToLegalize;
1646
Dominik Montadaccf49b92020-03-20 14:46:01 +01001647 if (WideTy.getSizeInBits() >= SrcTy.getSizeInBits()) {
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001648 if (SrcTy.isPointer()) {
1649 const DataLayout &DL = MIRBuilder.getDataLayout();
1650 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace())) {
Dominik Montadaccf49b92020-03-20 14:46:01 +01001651 LLVM_DEBUG(
1652 dbgs() << "Not casting non-integral address space integer\n");
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001653 return UnableToLegalize;
1654 }
1655
1656 SrcTy = LLT::scalar(SrcTy.getSizeInBits());
1657 SrcReg = MIRBuilder.buildPtrToInt(SrcTy, SrcReg).getReg(0);
1658 }
1659
Dominik Montadaccf49b92020-03-20 14:46:01 +01001660 // Widen SrcTy to WideTy. This does not affect the result, but since the
1661 // user requested this size, it is probably better handled than SrcTy and
Daniel Thornburgh2e2999c2022-01-18 18:03:26 -08001662 // should reduce the total number of legalization artifacts.
Dominik Montadaccf49b92020-03-20 14:46:01 +01001663 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1664 SrcTy = WideTy;
1665 SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0);
1666 }
1667
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001668 // Theres no unmerge type to target. Directly extract the bits from the
1669 // source type
1670 unsigned DstSize = DstTy.getSizeInBits();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001671
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001672 MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
1673 for (int I = 1; I != NumDst; ++I) {
1674 auto ShiftAmt = MIRBuilder.buildConstant(SrcTy, DstSize * I);
1675 auto Shr = MIRBuilder.buildLShr(SrcTy, SrcReg, ShiftAmt);
1676 MIRBuilder.buildTrunc(MI.getOperand(I), Shr);
1677 }
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001678
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001679 MI.eraseFromParent();
1680 return Legalized;
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001681 }
1682
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001683 // Extend the source to a wider type.
1684 LLT LCMTy = getLCMType(SrcTy, WideTy);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001685
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001686 Register WideSrc = SrcReg;
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001687 if (LCMTy.getSizeInBits() != SrcTy.getSizeInBits()) {
1688 // TODO: If this is an integral address space, cast to integer and anyext.
1689 if (SrcTy.isPointer()) {
1690 LLVM_DEBUG(dbgs() << "Widening pointer source types not implemented\n");
1691 return UnableToLegalize;
1692 }
1693
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001694 WideSrc = MIRBuilder.buildAnyExt(LCMTy, WideSrc).getReg(0);
Matt Arsenaultbc101ff2020-01-21 11:12:36 -05001695 }
1696
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001697 auto Unmerge = MIRBuilder.buildUnmerge(WideTy, WideSrc);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001698
Dominik Montada113114a2020-09-28 16:38:35 +02001699 // Create a sequence of unmerges and merges to the original results. Since we
1700 // may have widened the source, we will need to pad the results with dead defs
1701 // to cover the source register.
1702 // e.g. widen s48 to s64:
1703 // %1:_(s48), %2:_(s48) = G_UNMERGE_VALUES %0:_(s96)
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001704 //
1705 // =>
Dominik Montada113114a2020-09-28 16:38:35 +02001706 // %4:_(s192) = G_ANYEXT %0:_(s96)
1707 // %5:_(s64), %6, %7 = G_UNMERGE_VALUES %4 ; Requested unmerge
1708 // ; unpack to GCD type, with extra dead defs
1709 // %8:_(s16), %9, %10, %11 = G_UNMERGE_VALUES %5:_(s64)
1710 // %12:_(s16), %13, dead %14, dead %15 = G_UNMERGE_VALUES %6:_(s64)
1711 // dead %16:_(s16), dead %17, dead %18, dead %18 = G_UNMERGE_VALUES %7:_(s64)
1712 // %1:_(s48) = G_MERGE_VALUES %8:_(s16), %9, %10 ; Remerge to destination
1713 // %2:_(s48) = G_MERGE_VALUES %11:_(s16), %12, %13 ; Remerge to destination
1714 const LLT GCDTy = getGCDType(WideTy, DstTy);
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001715 const int NumUnmerge = Unmerge->getNumOperands() - 1;
Dominik Montada113114a2020-09-28 16:38:35 +02001716 const int PartsPerRemerge = DstTy.getSizeInBits() / GCDTy.getSizeInBits();
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001717
Dominik Montada113114a2020-09-28 16:38:35 +02001718 // Directly unmerge to the destination without going through a GCD type
1719 // if possible
1720 if (PartsPerRemerge == 1) {
1721 const int PartsPerUnmerge = WideTy.getSizeInBits() / DstTy.getSizeInBits();
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001722
Dominik Montada113114a2020-09-28 16:38:35 +02001723 for (int I = 0; I != NumUnmerge; ++I) {
1724 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
1725
1726 for (int J = 0; J != PartsPerUnmerge; ++J) {
1727 int Idx = I * PartsPerUnmerge + J;
1728 if (Idx < NumDst)
1729 MIB.addDef(MI.getOperand(Idx).getReg());
1730 else {
1731 // Create dead def for excess components.
1732 MIB.addDef(MRI.createGenericVirtualRegister(DstTy));
1733 }
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001734 }
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001735
Dominik Montada113114a2020-09-28 16:38:35 +02001736 MIB.addUse(Unmerge.getReg(I));
1737 }
1738 } else {
1739 SmallVector<Register, 16> Parts;
1740 for (int J = 0; J != NumUnmerge; ++J)
1741 extractGCDType(Parts, GCDTy, Unmerge.getReg(J));
1742
1743 SmallVector<Register, 8> RemergeParts;
1744 for (int I = 0; I != NumDst; ++I) {
1745 for (int J = 0; J < PartsPerRemerge; ++J) {
1746 const int Idx = I * PartsPerRemerge + J;
1747 RemergeParts.emplace_back(Parts[Idx]);
1748 }
1749
Diana Picusf95a5fb2023-01-09 11:59:00 +01001750 MIRBuilder.buildMergeLikeInstr(MI.getOperand(I).getReg(), RemergeParts);
Dominik Montada113114a2020-09-28 16:38:35 +02001751 RemergeParts.clear();
1752 }
Matt Arsenault2a160ba2020-01-21 09:02:42 -05001753 }
1754
1755 MI.eraseFromParent();
Matt Arsenault888aa5d2019-02-03 00:07:33 +00001756 return Legalized;
1757}
1758
1759LegalizerHelper::LegalizeResult
Matt Arsenault1cf713662019-02-12 14:54:52 +00001760LegalizerHelper::widenScalarExtract(MachineInstr &MI, unsigned TypeIdx,
1761 LLT WideTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08001762 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenaultfbe92a52019-02-18 22:39:27 +00001763 unsigned Offset = MI.getOperand(2).getImm();
1764
1765 if (TypeIdx == 0) {
1766 if (SrcTy.isVector() || DstTy.isVector())
1767 return UnableToLegalize;
1768
1769 SrcOp Src(SrcReg);
1770 if (SrcTy.isPointer()) {
1771 // Extracts from pointers can be handled only if they are really just
1772 // simple integers.
1773 const DataLayout &DL = MIRBuilder.getDataLayout();
1774 if (DL.isNonIntegralAddressSpace(SrcTy.getAddressSpace()))
1775 return UnableToLegalize;
1776
1777 LLT SrcAsIntTy = LLT::scalar(SrcTy.getSizeInBits());
1778 Src = MIRBuilder.buildPtrToInt(SrcAsIntTy, Src);
1779 SrcTy = SrcAsIntTy;
1780 }
1781
1782 if (DstTy.isPointer())
1783 return UnableToLegalize;
1784
1785 if (Offset == 0) {
1786 // Avoid a shift in the degenerate case.
1787 MIRBuilder.buildTrunc(DstReg,
1788 MIRBuilder.buildAnyExtOrTrunc(WideTy, Src));
1789 MI.eraseFromParent();
1790 return Legalized;
1791 }
1792
1793 // Do a shift in the source type.
1794 LLT ShiftTy = SrcTy;
1795 if (WideTy.getSizeInBits() > SrcTy.getSizeInBits()) {
1796 Src = MIRBuilder.buildAnyExt(WideTy, Src);
1797 ShiftTy = WideTy;
Matt Arsenault90b76da2020-07-29 13:31:59 -04001798 }
Matt Arsenaultfbe92a52019-02-18 22:39:27 +00001799
1800 auto LShr = MIRBuilder.buildLShr(
1801 ShiftTy, Src, MIRBuilder.buildConstant(ShiftTy, Offset));
1802 MIRBuilder.buildTrunc(DstReg, LShr);
1803 MI.eraseFromParent();
1804 return Legalized;
1805 }
1806
Matt Arsenault8f624ab2019-04-22 15:10:42 +00001807 if (SrcTy.isScalar()) {
1808 Observer.changingInstr(MI);
1809 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1810 Observer.changedInstr(MI);
1811 return Legalized;
1812 }
1813
Matt Arsenault1cf713662019-02-12 14:54:52 +00001814 if (!SrcTy.isVector())
1815 return UnableToLegalize;
1816
Matt Arsenault1cf713662019-02-12 14:54:52 +00001817 if (DstTy != SrcTy.getElementType())
1818 return UnableToLegalize;
1819
Matt Arsenault1cf713662019-02-12 14:54:52 +00001820 if (Offset % SrcTy.getScalarSizeInBits() != 0)
1821 return UnableToLegalize;
1822
1823 Observer.changingInstr(MI);
1824 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1825
1826 MI.getOperand(2).setImm((WideTy.getSizeInBits() / SrcTy.getSizeInBits()) *
1827 Offset);
1828 widenScalarDst(MI, WideTy.getScalarType(), 0);
1829 Observer.changedInstr(MI);
1830 return Legalized;
1831}
1832
1833LegalizerHelper::LegalizeResult
1834LegalizerHelper::widenScalarInsert(MachineInstr &MI, unsigned TypeIdx,
1835 LLT WideTy) {
Matt Arsenault5cbd4e42020-07-18 12:27:16 -04001836 if (TypeIdx != 0 || WideTy.isVector())
Matt Arsenault1cf713662019-02-12 14:54:52 +00001837 return UnableToLegalize;
1838 Observer.changingInstr(MI);
1839 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
1840 widenScalarDst(MI, WideTy);
1841 Observer.changedInstr(MI);
1842 return Legalized;
1843}
1844
1845LegalizerHelper::LegalizeResult
Cassie Jonesf22f4552021-01-28 13:20:35 -05001846LegalizerHelper::widenScalarAddSubOverflow(MachineInstr &MI, unsigned TypeIdx,
1847 LLT WideTy) {
Cassie Jonesf22f4552021-01-28 13:20:35 -05001848 unsigned Opcode;
1849 unsigned ExtOpcode;
Kazu Hirata3ccbfc32022-11-26 14:44:54 -08001850 std::optional<Register> CarryIn;
Cassie Jonesf22f4552021-01-28 13:20:35 -05001851 switch (MI.getOpcode()) {
1852 default:
1853 llvm_unreachable("Unexpected opcode!");
1854 case TargetOpcode::G_SADDO:
1855 Opcode = TargetOpcode::G_ADD;
1856 ExtOpcode = TargetOpcode::G_SEXT;
1857 break;
1858 case TargetOpcode::G_SSUBO:
1859 Opcode = TargetOpcode::G_SUB;
1860 ExtOpcode = TargetOpcode::G_SEXT;
1861 break;
1862 case TargetOpcode::G_UADDO:
1863 Opcode = TargetOpcode::G_ADD;
1864 ExtOpcode = TargetOpcode::G_ZEXT;
1865 break;
1866 case TargetOpcode::G_USUBO:
1867 Opcode = TargetOpcode::G_SUB;
1868 ExtOpcode = TargetOpcode::G_ZEXT;
1869 break;
1870 case TargetOpcode::G_SADDE:
1871 Opcode = TargetOpcode::G_UADDE;
1872 ExtOpcode = TargetOpcode::G_SEXT;
1873 CarryIn = MI.getOperand(4).getReg();
1874 break;
1875 case TargetOpcode::G_SSUBE:
1876 Opcode = TargetOpcode::G_USUBE;
1877 ExtOpcode = TargetOpcode::G_SEXT;
1878 CarryIn = MI.getOperand(4).getReg();
1879 break;
1880 case TargetOpcode::G_UADDE:
1881 Opcode = TargetOpcode::G_UADDE;
1882 ExtOpcode = TargetOpcode::G_ZEXT;
1883 CarryIn = MI.getOperand(4).getReg();
1884 break;
1885 case TargetOpcode::G_USUBE:
1886 Opcode = TargetOpcode::G_USUBE;
1887 ExtOpcode = TargetOpcode::G_ZEXT;
1888 CarryIn = MI.getOperand(4).getReg();
1889 break;
1890 }
1891
Matt Arsenault0e489922022-04-12 11:49:22 -04001892 if (TypeIdx == 1) {
1893 unsigned BoolExtOp = MIRBuilder.getBoolExtOp(WideTy.isVector(), false);
1894
1895 Observer.changingInstr(MI);
Matt Arsenault0e489922022-04-12 11:49:22 -04001896 if (CarryIn)
1897 widenScalarSrc(MI, WideTy, 4, BoolExtOp);
Tomas Matheson9a390d62022-08-23 17:01:53 +01001898 widenScalarDst(MI, WideTy, 1);
Matt Arsenault0e489922022-04-12 11:49:22 -04001899
1900 Observer.changedInstr(MI);
1901 return Legalized;
1902 }
1903
Mitch Phillipsc9466ed2021-01-22 14:25:31 -08001904 auto LHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(2)});
1905 auto RHSExt = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MI.getOperand(3)});
1906 // Do the arithmetic in the larger type.
Cassie Jonesf22f4552021-01-28 13:20:35 -05001907 Register NewOp;
1908 if (CarryIn) {
1909 LLT CarryOutTy = MRI.getType(MI.getOperand(1).getReg());
1910 NewOp = MIRBuilder
1911 .buildInstr(Opcode, {WideTy, CarryOutTy},
1912 {LHSExt, RHSExt, *CarryIn})
1913 .getReg(0);
1914 } else {
1915 NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSExt, RHSExt}).getReg(0);
1916 }
Mitch Phillipsc9466ed2021-01-22 14:25:31 -08001917 LLT OrigTy = MRI.getType(MI.getOperand(0).getReg());
1918 auto TruncOp = MIRBuilder.buildTrunc(OrigTy, NewOp);
1919 auto ExtOp = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {TruncOp});
1920 // There is no overflow if the ExtOp is the same as NewOp.
1921 MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1), NewOp, ExtOp);
1922 // Now trunc the NewOp to the original result.
1923 MIRBuilder.buildTrunc(MI.getOperand(0), NewOp);
1924 MI.eraseFromParent();
1925 return Legalized;
1926}
1927
1928LegalizerHelper::LegalizeResult
Bevin Hansson5de6c562020-07-16 17:02:04 +02001929LegalizerHelper::widenScalarAddSubShlSat(MachineInstr &MI, unsigned TypeIdx,
1930 LLT WideTy) {
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04001931 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SADDSAT ||
Bevin Hansson5de6c562020-07-16 17:02:04 +02001932 MI.getOpcode() == TargetOpcode::G_SSUBSAT ||
1933 MI.getOpcode() == TargetOpcode::G_SSHLSAT;
1934 bool IsShift = MI.getOpcode() == TargetOpcode::G_SSHLSAT ||
1935 MI.getOpcode() == TargetOpcode::G_USHLSAT;
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04001936 // We can convert this to:
1937 // 1. Any extend iN to iM
1938 // 2. SHL by M-N
Bevin Hansson5de6c562020-07-16 17:02:04 +02001939 // 3. [US][ADD|SUB|SHL]SAT
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04001940 // 4. L/ASHR by M-N
1941 //
1942 // It may be more efficient to lower this to a min and a max operation in
1943 // the higher precision arithmetic if the promoted operation isn't legal,
1944 // but this decision is up to the target's lowering request.
1945 Register DstReg = MI.getOperand(0).getReg();
1946
1947 unsigned NewBits = WideTy.getScalarSizeInBits();
1948 unsigned SHLAmount = NewBits - MRI.getType(DstReg).getScalarSizeInBits();
1949
Bevin Hansson5de6c562020-07-16 17:02:04 +02001950 // Shifts must zero-extend the RHS to preserve the unsigned quantity, and
1951 // must not left shift the RHS to preserve the shift amount.
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04001952 auto LHS = MIRBuilder.buildAnyExt(WideTy, MI.getOperand(1));
Bevin Hansson5de6c562020-07-16 17:02:04 +02001953 auto RHS = IsShift ? MIRBuilder.buildZExt(WideTy, MI.getOperand(2))
1954 : MIRBuilder.buildAnyExt(WideTy, MI.getOperand(2));
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04001955 auto ShiftK = MIRBuilder.buildConstant(WideTy, SHLAmount);
1956 auto ShiftL = MIRBuilder.buildShl(WideTy, LHS, ShiftK);
Bevin Hansson5de6c562020-07-16 17:02:04 +02001957 auto ShiftR = IsShift ? RHS : MIRBuilder.buildShl(WideTy, RHS, ShiftK);
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04001958
1959 auto WideInst = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy},
1960 {ShiftL, ShiftR}, MI.getFlags());
1961
1962 // Use a shift that will preserve the number of sign bits when the trunc is
1963 // folded away.
1964 auto Result = IsSigned ? MIRBuilder.buildAShr(WideTy, WideInst, ShiftK)
1965 : MIRBuilder.buildLShr(WideTy, WideInst, ShiftK);
1966
1967 MIRBuilder.buildTrunc(DstReg, Result);
1968 MI.eraseFromParent();
1969 return Legalized;
1970}
1971
1972LegalizerHelper::LegalizeResult
Pushpinder Singhd0e54222021-03-09 06:10:00 +00001973LegalizerHelper::widenScalarMulo(MachineInstr &MI, unsigned TypeIdx,
1974 LLT WideTy) {
Matt Arsenault95c2bcb2022-04-12 12:03:04 -04001975 if (TypeIdx == 1) {
1976 Observer.changingInstr(MI);
1977 widenScalarDst(MI, WideTy, 1);
1978 Observer.changedInstr(MI);
1979 return Legalized;
1980 }
Pushpinder Singhd0e54222021-03-09 06:10:00 +00001981
1982 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULO;
Amara Emerson719024a2023-02-23 16:35:39 -08001983 auto [Result, OriginalOverflow, LHS, RHS] = MI.getFirst4Regs();
Pushpinder Singhd0e54222021-03-09 06:10:00 +00001984 LLT SrcTy = MRI.getType(LHS);
1985 LLT OverflowTy = MRI.getType(OriginalOverflow);
1986 unsigned SrcBitWidth = SrcTy.getScalarSizeInBits();
1987
1988 // To determine if the result overflowed in the larger type, we extend the
1989 // input to the larger type, do the multiply (checking if it overflows),
1990 // then also check the high bits of the result to see if overflow happened
1991 // there.
1992 unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
1993 auto LeftOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {LHS});
1994 auto RightOperand = MIRBuilder.buildInstr(ExtOp, {WideTy}, {RHS});
1995
1996 auto Mulo = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy, OverflowTy},
1997 {LeftOperand, RightOperand});
1998 auto Mul = Mulo->getOperand(0);
1999 MIRBuilder.buildTrunc(Result, Mul);
2000
2001 MachineInstrBuilder ExtResult;
2002 // Overflow occurred if it occurred in the larger type, or if the high part
2003 // of the result does not zero/sign-extend the low part. Check this second
2004 // possibility first.
2005 if (IsSigned) {
2006 // For signed, overflow occurred when the high part does not sign-extend
2007 // the low part.
2008 ExtResult = MIRBuilder.buildSExtInReg(WideTy, Mul, SrcBitWidth);
2009 } else {
2010 // Unsigned overflow occurred when the high part does not zero-extend the
2011 // low part.
2012 ExtResult = MIRBuilder.buildZExtInReg(WideTy, Mul, SrcBitWidth);
2013 }
2014
2015 // Multiplication cannot overflow if the WideTy is >= 2 * original width,
2016 // so we don't need to check the overflow result of larger type Mulo.
2017 if (WideTy.getScalarSizeInBits() < 2 * SrcBitWidth) {
2018 auto Overflow =
2019 MIRBuilder.buildICmp(CmpInst::ICMP_NE, OverflowTy, Mul, ExtResult);
2020 // Finally check if the multiplication in the larger type itself overflowed.
2021 MIRBuilder.buildOr(OriginalOverflow, Mulo->getOperand(1), Overflow);
2022 } else {
2023 MIRBuilder.buildICmp(CmpInst::ICMP_NE, OriginalOverflow, Mul, ExtResult);
2024 }
2025 MI.eraseFromParent();
2026 return Legalized;
2027}
2028
2029LegalizerHelper::LegalizeResult
Tim Northover69fa84a2016-10-14 22:18:18 +00002030LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
Tim Northover32335812016-08-04 18:35:11 +00002031 switch (MI.getOpcode()) {
2032 default:
2033 return UnableToLegalize;
Tim Northover291e0da2021-07-21 09:05:56 +01002034 case TargetOpcode::G_ATOMICRMW_XCHG:
2035 case TargetOpcode::G_ATOMICRMW_ADD:
2036 case TargetOpcode::G_ATOMICRMW_SUB:
2037 case TargetOpcode::G_ATOMICRMW_AND:
2038 case TargetOpcode::G_ATOMICRMW_OR:
2039 case TargetOpcode::G_ATOMICRMW_XOR:
2040 case TargetOpcode::G_ATOMICRMW_MIN:
2041 case TargetOpcode::G_ATOMICRMW_MAX:
2042 case TargetOpcode::G_ATOMICRMW_UMIN:
2043 case TargetOpcode::G_ATOMICRMW_UMAX:
2044 assert(TypeIdx == 0 && "atomicrmw with second scalar type");
2045 Observer.changingInstr(MI);
2046 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2047 widenScalarDst(MI, WideTy, 0);
2048 Observer.changedInstr(MI);
2049 return Legalized;
2050 case TargetOpcode::G_ATOMIC_CMPXCHG:
2051 assert(TypeIdx == 0 && "G_ATOMIC_CMPXCHG with second scalar type");
2052 Observer.changingInstr(MI);
2053 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2054 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
2055 widenScalarDst(MI, WideTy, 0);
2056 Observer.changedInstr(MI);
2057 return Legalized;
2058 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS:
2059 if (TypeIdx == 0) {
2060 Observer.changingInstr(MI);
2061 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
2062 widenScalarSrc(MI, WideTy, 4, TargetOpcode::G_ANYEXT);
2063 widenScalarDst(MI, WideTy, 0);
2064 Observer.changedInstr(MI);
2065 return Legalized;
2066 }
2067 assert(TypeIdx == 1 &&
2068 "G_ATOMIC_CMPXCHG_WITH_SUCCESS with third scalar type");
2069 Observer.changingInstr(MI);
2070 widenScalarDst(MI, WideTy, 1);
2071 Observer.changedInstr(MI);
2072 return Legalized;
Matt Arsenault1cf713662019-02-12 14:54:52 +00002073 case TargetOpcode::G_EXTRACT:
2074 return widenScalarExtract(MI, TypeIdx, WideTy);
2075 case TargetOpcode::G_INSERT:
2076 return widenScalarInsert(MI, TypeIdx, WideTy);
Matt Arsenault888aa5d2019-02-03 00:07:33 +00002077 case TargetOpcode::G_MERGE_VALUES:
2078 return widenScalarMergeValues(MI, TypeIdx, WideTy);
2079 case TargetOpcode::G_UNMERGE_VALUES:
2080 return widenScalarUnmergeValues(MI, TypeIdx, WideTy);
Cassie Jonesaa8f3672021-01-25 16:57:20 -05002081 case TargetOpcode::G_SADDO:
Mitch Phillipsc9466ed2021-01-22 14:25:31 -08002082 case TargetOpcode::G_SSUBO:
Aditya Nandakumar6d47a412018-08-29 03:17:08 +00002083 case TargetOpcode::G_UADDO:
Mitch Phillipsc9466ed2021-01-22 14:25:31 -08002084 case TargetOpcode::G_USUBO:
Cassie Jonesf22f4552021-01-28 13:20:35 -05002085 case TargetOpcode::G_SADDE:
2086 case TargetOpcode::G_SSUBE:
2087 case TargetOpcode::G_UADDE:
2088 case TargetOpcode::G_USUBE:
2089 return widenScalarAddSubOverflow(MI, TypeIdx, WideTy);
Pushpinder Singhd0e54222021-03-09 06:10:00 +00002090 case TargetOpcode::G_UMULO:
2091 case TargetOpcode::G_SMULO:
2092 return widenScalarMulo(MI, TypeIdx, WideTy);
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002093 case TargetOpcode::G_SADDSAT:
2094 case TargetOpcode::G_SSUBSAT:
Bevin Hansson5de6c562020-07-16 17:02:04 +02002095 case TargetOpcode::G_SSHLSAT:
Matt Arsenault6a8c11a2020-07-12 13:58:53 -04002096 case TargetOpcode::G_UADDSAT:
2097 case TargetOpcode::G_USUBSAT:
Bevin Hansson5de6c562020-07-16 17:02:04 +02002098 case TargetOpcode::G_USHLSAT:
2099 return widenScalarAddSubShlSat(MI, TypeIdx, WideTy);
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002100 case TargetOpcode::G_CTTZ:
2101 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
2102 case TargetOpcode::G_CTLZ:
2103 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
2104 case TargetOpcode::G_CTPOP: {
Matt Arsenaultd5684f72019-01-31 02:09:57 +00002105 if (TypeIdx == 0) {
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002106 Observer.changingInstr(MI);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00002107 widenScalarDst(MI, WideTy, 0);
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002108 Observer.changedInstr(MI);
Matt Arsenaultd5684f72019-01-31 02:09:57 +00002109 return Legalized;
2110 }
2111
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002112 Register SrcReg = MI.getOperand(1).getReg();
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002113
Jay Foad57b91072021-08-06 11:05:42 +01002114 // First extend the input.
2115 unsigned ExtOpc = MI.getOpcode() == TargetOpcode::G_CTTZ ||
2116 MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF
2117 ? TargetOpcode::G_ANYEXT
2118 : TargetOpcode::G_ZEXT;
2119 auto MIBSrc = MIRBuilder.buildInstr(ExtOpc, {WideTy}, {SrcReg});
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002120 LLT CurTy = MRI.getType(SrcReg);
Jay Foadcd2594e2021-08-04 14:37:45 +01002121 unsigned NewOpc = MI.getOpcode();
2122 if (NewOpc == TargetOpcode::G_CTTZ) {
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002123 // The count is the same in the larger type except if the original
2124 // value was zero. This can be handled by setting the bit just off
2125 // the top of the original type.
2126 auto TopBit =
2127 APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits());
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002128 MIBSrc = MIRBuilder.buildOr(
2129 WideTy, MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit));
Jay Foadcd2594e2021-08-04 14:37:45 +01002130 // Now we know the operand is non-zero, use the more relaxed opcode.
2131 NewOpc = TargetOpcode::G_CTTZ_ZERO_UNDEF;
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002132 }
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002133
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002134 // Perform the operation at the larger size.
Jay Foadcd2594e2021-08-04 14:37:45 +01002135 auto MIBNewOp = MIRBuilder.buildInstr(NewOpc, {WideTy}, {MIBSrc});
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002136 // This is already the correct result for CTPOP and CTTZs
2137 if (MI.getOpcode() == TargetOpcode::G_CTLZ ||
2138 MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) {
2139 // The correct result is NewOp - (Difference in widety and current ty).
2140 unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits();
Jay Foad28bb43b2020-01-16 12:09:48 +00002141 MIBNewOp = MIRBuilder.buildSub(
2142 WideTy, MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff));
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002143 }
Matt Arsenault3d6a49b2019-02-04 22:26:33 +00002144
2145 MIRBuilder.buildZExtOrTrunc(MI.getOperand(0), MIBNewOp);
2146 MI.eraseFromParent();
Aditya Nandakumarc1061832018-08-22 17:59:18 +00002147 return Legalized;
2148 }
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00002149 case TargetOpcode::G_BSWAP: {
2150 Observer.changingInstr(MI);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002151 Register DstReg = MI.getOperand(0).getReg();
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002152
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002153 Register ShrReg = MRI.createGenericVirtualRegister(WideTy);
2154 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
2155 Register ShiftAmtReg = MRI.createGenericVirtualRegister(WideTy);
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00002156 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2157
2158 MI.getOperand(0).setReg(DstExt);
2159
2160 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
2161
2162 LLT Ty = MRI.getType(DstReg);
2163 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
2164 MIRBuilder.buildConstant(ShiftAmtReg, DiffBits);
Jay Foad28bb43b2020-01-16 12:09:48 +00002165 MIRBuilder.buildLShr(ShrReg, DstExt, ShiftAmtReg);
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00002166
2167 MIRBuilder.buildTrunc(DstReg, ShrReg);
2168 Observer.changedInstr(MI);
2169 return Legalized;
2170 }
Matt Arsenault5ff310e2019-09-04 20:46:15 +00002171 case TargetOpcode::G_BITREVERSE: {
2172 Observer.changingInstr(MI);
2173
2174 Register DstReg = MI.getOperand(0).getReg();
2175 LLT Ty = MRI.getType(DstReg);
2176 unsigned DiffBits = WideTy.getScalarSizeInBits() - Ty.getScalarSizeInBits();
2177
2178 Register DstExt = MRI.createGenericVirtualRegister(WideTy);
2179 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2180 MI.getOperand(0).setReg(DstExt);
2181 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
2182
2183 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, DiffBits);
2184 auto Shift = MIRBuilder.buildLShr(WideTy, DstExt, ShiftAmt);
2185 MIRBuilder.buildTrunc(DstReg, Shift);
2186 Observer.changedInstr(MI);
2187 return Legalized;
2188 }
Dominik Montada55e3a7c2020-04-14 11:25:05 +02002189 case TargetOpcode::G_FREEZE:
2190 Observer.changingInstr(MI);
2191 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2192 widenScalarDst(MI, WideTy);
2193 Observer.changedInstr(MI);
2194 return Legalized;
2195
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02002196 case TargetOpcode::G_ABS:
2197 Observer.changingInstr(MI);
2198 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
2199 widenScalarDst(MI, WideTy);
2200 Observer.changedInstr(MI);
2201 return Legalized;
2202
Tim Northover61c16142016-08-04 21:39:49 +00002203 case TargetOpcode::G_ADD:
2204 case TargetOpcode::G_AND:
2205 case TargetOpcode::G_MUL:
2206 case TargetOpcode::G_OR:
2207 case TargetOpcode::G_XOR:
Justin Bognerddb80ae2017-01-19 07:51:17 +00002208 case TargetOpcode::G_SUB:
Matt Arsenault1cf713662019-02-12 14:54:52 +00002209 // Perform operation at larger width (any extension is fines here, high bits
Tim Northover32335812016-08-04 18:35:11 +00002210 // don't affect the result) and then truncate the result back to the
2211 // original type.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002212 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002213 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2214 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2215 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002216 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002217 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002218
Brendon Cahoonf9f5d412021-04-30 09:57:44 -04002219 case TargetOpcode::G_SBFX:
2220 case TargetOpcode::G_UBFX:
2221 Observer.changingInstr(MI);
2222
2223 if (TypeIdx == 0) {
2224 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2225 widenScalarDst(MI, WideTy);
2226 } else {
2227 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2228 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT);
2229 }
2230
2231 Observer.changedInstr(MI);
2232 return Legalized;
2233
Roman Tereshin6d266382018-05-09 21:43:30 +00002234 case TargetOpcode::G_SHL:
Matt Arsenault012ecbb2019-05-16 04:08:46 +00002235 Observer.changingInstr(MI);
Matt Arsenault30989e42019-01-22 21:42:11 +00002236
2237 if (TypeIdx == 0) {
2238 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2239 widenScalarDst(MI, WideTy);
2240 } else {
2241 assert(TypeIdx == 1);
2242 // The "number of bits to shift" operand must preserve its value as an
2243 // unsigned integer:
2244 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2245 }
2246
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002247 Observer.changedInstr(MI);
Roman Tereshin6d266382018-05-09 21:43:30 +00002248 return Legalized;
2249
Tim Northover7a753d92016-08-26 17:46:06 +00002250 case TargetOpcode::G_SDIV:
Roman Tereshin27bba442018-05-09 01:43:12 +00002251 case TargetOpcode::G_SREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00002252 case TargetOpcode::G_SMIN:
2253 case TargetOpcode::G_SMAX:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002254 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002255 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
2256 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
2257 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002258 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002259 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002260
Christudasan Devadasan90d78402021-04-12 15:49:47 +05302261 case TargetOpcode::G_SDIVREM:
2262 Observer.changingInstr(MI);
2263 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
2264 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT);
2265 widenScalarDst(MI, WideTy);
2266 widenScalarDst(MI, WideTy, 1);
2267 Observer.changedInstr(MI);
2268 return Legalized;
2269
Roman Tereshin6d266382018-05-09 21:43:30 +00002270 case TargetOpcode::G_ASHR:
Matt Arsenault30989e42019-01-22 21:42:11 +00002271 case TargetOpcode::G_LSHR:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002272 Observer.changingInstr(MI);
Matt Arsenault30989e42019-01-22 21:42:11 +00002273
2274 if (TypeIdx == 0) {
2275 unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ?
2276 TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
2277
2278 widenScalarSrc(MI, WideTy, 1, CvtOp);
2279 widenScalarDst(MI, WideTy);
2280 } else {
2281 assert(TypeIdx == 1);
2282 // The "number of bits to shift" operand must preserve its value as an
2283 // unsigned integer:
2284 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2285 }
2286
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002287 Observer.changedInstr(MI);
Roman Tereshin6d266382018-05-09 21:43:30 +00002288 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002289 case TargetOpcode::G_UDIV:
2290 case TargetOpcode::G_UREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00002291 case TargetOpcode::G_UMIN:
2292 case TargetOpcode::G_UMAX:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002293 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002294 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2295 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2296 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002297 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002298 return Legalized;
2299
Christudasan Devadasan90d78402021-04-12 15:49:47 +05302300 case TargetOpcode::G_UDIVREM:
2301 Observer.changingInstr(MI);
2302 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2303 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ZEXT);
2304 widenScalarDst(MI, WideTy);
2305 widenScalarDst(MI, WideTy, 1);
2306 Observer.changedInstr(MI);
2307 return Legalized;
2308
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002309 case TargetOpcode::G_SELECT:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002310 Observer.changingInstr(MI);
Petar Avramovic09dff332018-12-25 14:42:30 +00002311 if (TypeIdx == 0) {
2312 // Perform operation at larger width (any extension is fine here, high
2313 // bits don't affect the result) and then truncate the result back to the
2314 // original type.
2315 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2316 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT);
2317 widenScalarDst(MI, WideTy);
2318 } else {
Matt Arsenault6d8e1b42019-01-30 02:57:43 +00002319 bool IsVec = MRI.getType(MI.getOperand(1).getReg()).isVector();
Petar Avramovic09dff332018-12-25 14:42:30 +00002320 // Explicit extension is required here since high bits affect the result.
Matt Arsenault6d8e1b42019-01-30 02:57:43 +00002321 widenScalarSrc(MI, WideTy, 1, MIRBuilder.getBoolExtOp(IsVec, false));
Petar Avramovic09dff332018-12-25 14:42:30 +00002322 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002323 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002324 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002325
Ahmed Bougachab6137062017-01-23 21:10:14 +00002326 case TargetOpcode::G_FPTOSI:
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002327 case TargetOpcode::G_FPTOUI:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002328 Observer.changingInstr(MI);
Matt Arsenaulted85b0c2019-10-01 01:06:48 +00002329
2330 if (TypeIdx == 0)
2331 widenScalarDst(MI, WideTy);
2332 else
2333 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
2334
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002335 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002336 return Legalized;
Ahmed Bougachad2948232017-01-20 01:37:24 +00002337 case TargetOpcode::G_SITOFP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002338 Observer.changingInstr(MI);
Petar Avramovic68500332020-07-16 16:31:57 +02002339
2340 if (TypeIdx == 0)
2341 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2342 else
2343 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT);
2344
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002345 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002346 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002347 case TargetOpcode::G_UITOFP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002348 Observer.changingInstr(MI);
Petar Avramovic68500332020-07-16 16:31:57 +02002349
2350 if (TypeIdx == 0)
2351 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2352 else
2353 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2354
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002355 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002356 return Legalized;
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002357 case TargetOpcode::G_LOAD:
Daniel Sanders5eb9f582018-04-28 18:14:50 +00002358 case TargetOpcode::G_SEXTLOAD:
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002359 case TargetOpcode::G_ZEXTLOAD:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002360 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002361 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002362 Observer.changedInstr(MI);
Tim Northover3c73e362016-08-23 18:20:09 +00002363 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002364
Tim Northover3c73e362016-08-23 18:20:09 +00002365 case TargetOpcode::G_STORE: {
Matt Arsenault92c50012019-01-30 02:04:31 +00002366 if (TypeIdx != 0)
2367 return UnableToLegalize;
2368
2369 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
Matt Arsenault88bdcbb2020-08-22 12:34:38 -04002370 if (!Ty.isScalar())
Tim Northover548feee2017-03-21 22:22:05 +00002371 return UnableToLegalize;
2372
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002373 Observer.changingInstr(MI);
Matt Arsenault92c50012019-01-30 02:04:31 +00002374
2375 unsigned ExtType = Ty.getScalarSizeInBits() == 1 ?
2376 TargetOpcode::G_ZEXT : TargetOpcode::G_ANYEXT;
2377 widenScalarSrc(MI, WideTy, 0, ExtType);
2378
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002379 Observer.changedInstr(MI);
Tim Northover3c73e362016-08-23 18:20:09 +00002380 return Legalized;
2381 }
Tim Northoverea904f92016-08-19 22:40:00 +00002382 case TargetOpcode::G_CONSTANT: {
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002383 MachineOperand &SrcMO = MI.getOperand(1);
2384 LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext();
Aditya Nandakumar6da7dbb2019-12-03 10:40:03 -08002385 unsigned ExtOpc = LI.getExtOpcodeForWideningConstant(
2386 MRI.getType(MI.getOperand(0).getReg()));
2387 assert((ExtOpc == TargetOpcode::G_ZEXT || ExtOpc == TargetOpcode::G_SEXT ||
2388 ExtOpc == TargetOpcode::G_ANYEXT) &&
2389 "Illegal Extend");
2390 const APInt &SrcVal = SrcMO.getCImm()->getValue();
2391 const APInt &Val = (ExtOpc == TargetOpcode::G_SEXT)
2392 ? SrcVal.sext(WideTy.getSizeInBits())
2393 : SrcVal.zext(WideTy.getSizeInBits());
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002394 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002395 SrcMO.setCImm(ConstantInt::get(Ctx, Val));
2396
2397 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002398 Observer.changedInstr(MI);
Tim Northoverea904f92016-08-19 22:40:00 +00002399 return Legalized;
2400 }
Tim Northovera11be042016-08-19 22:40:08 +00002401 case TargetOpcode::G_FCONSTANT: {
Amara Emersond4f84df2022-07-14 00:53:59 -07002402 // To avoid changing the bits of the constant due to extension to a larger
2403 // type and then using G_FPTRUNC, we simply convert to a G_CONSTANT.
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002404 MachineOperand &SrcMO = MI.getOperand(1);
Amara Emersond4f84df2022-07-14 00:53:59 -07002405 APInt Val = SrcMO.getFPImm()->getValueAPF().bitcastToAPInt();
2406 MIRBuilder.setInstrAndDebugLoc(MI);
2407 auto IntCst = MIRBuilder.buildConstant(MI.getOperand(0).getReg(), Val);
2408 widenScalarDst(*IntCst, WideTy, 0, TargetOpcode::G_TRUNC);
2409 MI.eraseFromParent();
Roman Tereshin25cbfe62018-05-08 22:53:09 +00002410 return Legalized;
Roman Tereshin27bba442018-05-09 01:43:12 +00002411 }
Matt Arsenaultbefee402019-01-09 07:34:14 +00002412 case TargetOpcode::G_IMPLICIT_DEF: {
2413 Observer.changingInstr(MI);
2414 widenScalarDst(MI, WideTy);
2415 Observer.changedInstr(MI);
2416 return Legalized;
2417 }
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002418 case TargetOpcode::G_BRCOND:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002419 Observer.changingInstr(MI);
Petar Avramovic5d9b8ee2019-02-14 11:39:53 +00002420 widenScalarSrc(MI, WideTy, 0, MIRBuilder.getBoolExtOp(false, false));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002421 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002422 return Legalized;
2423
2424 case TargetOpcode::G_FCMP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002425 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002426 if (TypeIdx == 0)
2427 widenScalarDst(MI, WideTy);
2428 else {
2429 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
2430 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT);
Roman Tereshin27bba442018-05-09 01:43:12 +00002431 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002432 Observer.changedInstr(MI);
Roman Tereshin27bba442018-05-09 01:43:12 +00002433 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002434
2435 case TargetOpcode::G_ICMP:
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002436 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002437 if (TypeIdx == 0)
2438 widenScalarDst(MI, WideTy);
2439 else {
2440 unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>(
2441 MI.getOperand(1).getPredicate()))
2442 ? TargetOpcode::G_SEXT
2443 : TargetOpcode::G_ZEXT;
2444 widenScalarSrc(MI, WideTy, 2, ExtOpcode);
2445 widenScalarSrc(MI, WideTy, 3, ExtOpcode);
2446 }
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002447 Observer.changedInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002448 return Legalized;
2449
Daniel Sanderse74c5b92019-11-01 13:18:00 -07002450 case TargetOpcode::G_PTR_ADD:
2451 assert(TypeIdx == 1 && "unable to legalize pointer of G_PTR_ADD");
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002452 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002453 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002454 Observer.changedInstr(MI);
Tim Northover22d82cf2016-09-15 11:02:19 +00002455 return Legalized;
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002456
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002457 case TargetOpcode::G_PHI: {
2458 assert(TypeIdx == 0 && "Expecting only Idx 0");
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002459
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002460 Observer.changingInstr(MI);
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002461 for (unsigned I = 1; I < MI.getNumOperands(); I += 2) {
2462 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
Amara Emerson53445f52022-11-13 01:43:04 -08002463 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward());
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002464 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT);
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002465 }
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002466
2467 MachineBasicBlock &MBB = *MI.getParent();
Amara Emerson9d647212019-09-16 23:46:03 +00002468 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
Roman Tereshind5fa9fd2018-05-09 17:28:18 +00002469 widenScalarDst(MI, WideTy);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002470 Observer.changedInstr(MI);
Aditya Nandakumar892979e2017-08-25 04:57:27 +00002471 return Legalized;
2472 }
Matt Arsenault63786292019-01-22 20:38:15 +00002473 case TargetOpcode::G_EXTRACT_VECTOR_ELT: {
2474 if (TypeIdx == 0) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002475 Register VecReg = MI.getOperand(1).getReg();
Matt Arsenault63786292019-01-22 20:38:15 +00002476 LLT VecTy = MRI.getType(VecReg);
2477 Observer.changingInstr(MI);
2478
Sander de Smalend5e14ba2021-06-24 09:58:21 +01002479 widenScalarSrc(
2480 MI, LLT::vector(VecTy.getElementCount(), WideTy.getSizeInBits()), 1,
Amara Emersondafcbfd2021-09-24 22:52:30 -07002481 TargetOpcode::G_ANYEXT);
Matt Arsenault63786292019-01-22 20:38:15 +00002482
2483 widenScalarDst(MI, WideTy, 0);
2484 Observer.changedInstr(MI);
2485 return Legalized;
2486 }
2487
Amara Emersoncbd86d82018-10-25 14:04:54 +00002488 if (TypeIdx != 2)
2489 return UnableToLegalize;
Daniel Sandersd001e0e2018-12-12 23:48:13 +00002490 Observer.changingInstr(MI);
Matt Arsenault1a276d12019-10-01 15:51:37 -04002491 // TODO: Probably should be zext
Amara Emersoncbd86d82018-10-25 14:04:54 +00002492 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00002493 Observer.changedInstr(MI);
Amara Emersoncbd86d82018-10-25 14:04:54 +00002494 return Legalized;
Matt Arsenault63786292019-01-22 20:38:15 +00002495 }
Matt Arsenault1a276d12019-10-01 15:51:37 -04002496 case TargetOpcode::G_INSERT_VECTOR_ELT: {
2497 if (TypeIdx == 1) {
2498 Observer.changingInstr(MI);
2499
2500 Register VecReg = MI.getOperand(1).getReg();
2501 LLT VecTy = MRI.getType(VecReg);
Sander de Smalend5e14ba2021-06-24 09:58:21 +01002502 LLT WideVecTy = LLT::vector(VecTy.getElementCount(), WideTy);
Matt Arsenault1a276d12019-10-01 15:51:37 -04002503
2504 widenScalarSrc(MI, WideVecTy, 1, TargetOpcode::G_ANYEXT);
2505 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT);
2506 widenScalarDst(MI, WideVecTy, 0);
2507 Observer.changedInstr(MI);
2508 return Legalized;
2509 }
2510
2511 if (TypeIdx == 2) {
2512 Observer.changingInstr(MI);
2513 // TODO: Probably should be zext
2514 widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_SEXT);
2515 Observer.changedInstr(MI);
Matt Arsenaulte4f19d12020-06-16 11:39:44 -04002516 return Legalized;
Matt Arsenault1a276d12019-10-01 15:51:37 -04002517 }
2518
Matt Arsenaulte4f19d12020-06-16 11:39:44 -04002519 return UnableToLegalize;
Matt Arsenault1a276d12019-10-01 15:51:37 -04002520 }
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002521 case TargetOpcode::G_FADD:
2522 case TargetOpcode::G_FMUL:
2523 case TargetOpcode::G_FSUB:
2524 case TargetOpcode::G_FMA:
Matt Arsenaultcf103722019-09-06 20:49:10 +00002525 case TargetOpcode::G_FMAD:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002526 case TargetOpcode::G_FNEG:
2527 case TargetOpcode::G_FABS:
Matt Arsenault9dba67f2019-02-11 17:05:20 +00002528 case TargetOpcode::G_FCANONICALIZE:
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00002529 case TargetOpcode::G_FMINNUM:
2530 case TargetOpcode::G_FMAXNUM:
2531 case TargetOpcode::G_FMINNUM_IEEE:
2532 case TargetOpcode::G_FMAXNUM_IEEE:
2533 case TargetOpcode::G_FMINIMUM:
2534 case TargetOpcode::G_FMAXIMUM:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002535 case TargetOpcode::G_FDIV:
2536 case TargetOpcode::G_FREM:
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002537 case TargetOpcode::G_FCEIL:
Jessica Paquetteebdb0212019-02-11 17:22:58 +00002538 case TargetOpcode::G_FFLOOR:
Jessica Paquette7db82d72019-01-28 18:34:18 +00002539 case TargetOpcode::G_FCOS:
2540 case TargetOpcode::G_FSIN:
Jessica Paquettec49428a2019-01-28 19:53:14 +00002541 case TargetOpcode::G_FLOG10:
Jessica Paquette2d73ecd2019-01-28 21:27:23 +00002542 case TargetOpcode::G_FLOG:
Jessica Paquette0154bd12019-01-30 21:16:04 +00002543 case TargetOpcode::G_FLOG2:
Jessica Paquetted5c69e02019-04-19 23:41:52 +00002544 case TargetOpcode::G_FRINT:
Jessica Paquetteba557672019-04-25 16:44:40 +00002545 case TargetOpcode::G_FNEARBYINT:
Jessica Paquette22457f82019-01-30 21:03:52 +00002546 case TargetOpcode::G_FSQRT:
Jessica Paquette84bedac2019-01-30 23:46:15 +00002547 case TargetOpcode::G_FEXP:
Jessica Paquettee7941212019-04-03 16:58:32 +00002548 case TargetOpcode::G_FEXP2:
Jessica Paquettedfd87f62019-04-19 16:28:08 +00002549 case TargetOpcode::G_FPOW:
Jessica Paquette56342642019-04-23 18:20:44 +00002550 case TargetOpcode::G_INTRINSIC_TRUNC:
Jessica Paquette3cc6d1f2019-04-23 21:11:57 +00002551 case TargetOpcode::G_INTRINSIC_ROUND:
Matt Arsenault0da582d2020-07-19 09:56:15 -04002552 case TargetOpcode::G_INTRINSIC_ROUNDEVEN:
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002553 assert(TypeIdx == 0);
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002554 Observer.changingInstr(MI);
Matt Arsenault745fd9f2019-01-20 19:10:31 +00002555
2556 for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I)
2557 widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT);
2558
Jessica Paquette453ab1d2018-12-21 17:05:26 +00002559 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2560 Observer.changedInstr(MI);
2561 return Legalized;
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04002562 case TargetOpcode::G_FPOWI:
2563 case TargetOpcode::G_FLDEXP:
2564 case TargetOpcode::G_STRICT_FLDEXP: {
2565 if (TypeIdx == 0) {
2566 if (MI.getOpcode() == TargetOpcode::G_STRICT_FLDEXP)
2567 return UnableToLegalize;
2568
2569 Observer.changingInstr(MI);
2570 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_FPEXT);
2571 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2572 Observer.changedInstr(MI);
2573 return Legalized;
2574 }
2575
2576 if (TypeIdx == 1) {
2577 // For some reason SelectionDAG tries to promote to a libcall without
2578 // actually changing the integer type for promotion.
2579 Observer.changingInstr(MI);
2580 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT);
2581 Observer.changedInstr(MI);
2582 return Legalized;
2583 }
2584
2585 return UnableToLegalize;
Matt Arsenault7cd8a022020-07-17 11:01:15 -04002586 }
Matt Arsenault003b58f2023-04-26 21:57:10 -04002587 case TargetOpcode::G_FFREXP: {
2588 Observer.changingInstr(MI);
2589
2590 if (TypeIdx == 0) {
2591 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT);
2592 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC);
2593 } else {
2594 widenScalarDst(MI, WideTy, 1);
2595 }
2596
2597 Observer.changedInstr(MI);
2598 return Legalized;
2599 }
Matt Arsenaultcbaada62019-02-02 23:29:55 +00002600 case TargetOpcode::G_INTTOPTR:
2601 if (TypeIdx != 1)
2602 return UnableToLegalize;
2603
2604 Observer.changingInstr(MI);
2605 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT);
2606 Observer.changedInstr(MI);
2607 return Legalized;
2608 case TargetOpcode::G_PTRTOINT:
2609 if (TypeIdx != 0)
2610 return UnableToLegalize;
2611
2612 Observer.changingInstr(MI);
2613 widenScalarDst(MI, WideTy, 0);
2614 Observer.changedInstr(MI);
2615 return Legalized;
Matt Arsenaultbd791b52019-07-08 13:48:06 +00002616 case TargetOpcode::G_BUILD_VECTOR: {
2617 Observer.changingInstr(MI);
2618
2619 const LLT WideEltTy = TypeIdx == 1 ? WideTy : WideTy.getElementType();
2620 for (int I = 1, E = MI.getNumOperands(); I != E; ++I)
2621 widenScalarSrc(MI, WideEltTy, I, TargetOpcode::G_ANYEXT);
2622
2623 // Avoid changing the result vector type if the source element type was
2624 // requested.
2625 if (TypeIdx == 1) {
Matt Arsenaulta679f272020-07-19 12:29:48 -04002626 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BUILD_VECTOR_TRUNC));
Matt Arsenaultbd791b52019-07-08 13:48:06 +00002627 } else {
2628 widenScalarDst(MI, WideTy, 0);
2629 }
2630
2631 Observer.changedInstr(MI);
2632 return Legalized;
2633 }
Daniel Sanderse9a57c22019-08-09 21:11:20 +00002634 case TargetOpcode::G_SEXT_INREG:
2635 if (TypeIdx != 0)
2636 return UnableToLegalize;
2637
2638 Observer.changingInstr(MI);
2639 widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT);
2640 widenScalarDst(MI, WideTy, 0, TargetOpcode::G_TRUNC);
2641 Observer.changedInstr(MI);
2642 return Legalized;
Matt Arsenaultef3e83122020-05-23 18:10:34 -04002643 case TargetOpcode::G_PTRMASK: {
2644 if (TypeIdx != 1)
2645 return UnableToLegalize;
2646 Observer.changingInstr(MI);
2647 widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT);
2648 Observer.changedInstr(MI);
2649 return Legalized;
2650 }
Tim Northover32335812016-08-04 18:35:11 +00002651 }
Tim Northover33b07d62016-07-22 20:03:43 +00002652}
2653
Matt Arsenault936483f2020-01-09 21:53:28 -05002654static void getUnmergePieces(SmallVectorImpl<Register> &Pieces,
2655 MachineIRBuilder &B, Register Src, LLT Ty) {
2656 auto Unmerge = B.buildUnmerge(Ty, Src);
2657 for (int I = 0, E = Unmerge->getNumOperands() - 1; I != E; ++I)
2658 Pieces.push_back(Unmerge.getReg(I));
2659}
2660
2661LegalizerHelper::LegalizeResult
Chen Zheng6ee2f772022-12-12 09:53:53 +00002662LegalizerHelper::lowerFConstant(MachineInstr &MI) {
2663 Register Dst = MI.getOperand(0).getReg();
2664
2665 MachineFunction &MF = MIRBuilder.getMF();
2666 const DataLayout &DL = MIRBuilder.getDataLayout();
2667
2668 unsigned AddrSpace = DL.getDefaultGlobalsAddressSpace();
2669 LLT AddrPtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace));
2670 Align Alignment = Align(DL.getABITypeAlign(
2671 getFloatTypeForLLT(MF.getFunction().getContext(), MRI.getType(Dst))));
2672
2673 auto Addr = MIRBuilder.buildConstantPool(
2674 AddrPtrTy, MF.getConstantPool()->getConstantPoolIndex(
2675 MI.getOperand(1).getFPImm(), Alignment));
2676
2677 MachineMemOperand *MMO = MF.getMachineMemOperand(
2678 MachinePointerInfo::getConstantPool(MF), MachineMemOperand::MOLoad,
2679 MRI.getType(Dst), Alignment);
2680
2681 MIRBuilder.buildLoadInstr(TargetOpcode::G_LOAD, Dst, Addr, *MMO);
2682 MI.eraseFromParent();
2683
2684 return Legalized;
2685}
2686
2687LegalizerHelper::LegalizeResult
Matt Arsenault936483f2020-01-09 21:53:28 -05002688LegalizerHelper::lowerBitcast(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08002689 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault33e90862020-06-09 11:19:12 -04002690 if (SrcTy.isVector()) {
2691 LLT SrcEltTy = SrcTy.getElementType();
Matt Arsenault936483f2020-01-09 21:53:28 -05002692 SmallVector<Register, 8> SrcRegs;
Matt Arsenault33e90862020-06-09 11:19:12 -04002693
2694 if (DstTy.isVector()) {
2695 int NumDstElt = DstTy.getNumElements();
2696 int NumSrcElt = SrcTy.getNumElements();
2697
2698 LLT DstEltTy = DstTy.getElementType();
2699 LLT DstCastTy = DstEltTy; // Intermediate bitcast result type
2700 LLT SrcPartTy = SrcEltTy; // Original unmerge result type.
2701
2702 // If there's an element size mismatch, insert intermediate casts to match
2703 // the result element type.
2704 if (NumSrcElt < NumDstElt) { // Source element type is larger.
2705 // %1:_(<4 x s8>) = G_BITCAST %0:_(<2 x s16>)
2706 //
2707 // =>
2708 //
2709 // %2:_(s16), %3:_(s16) = G_UNMERGE_VALUES %0
2710 // %3:_(<2 x s8>) = G_BITCAST %2
2711 // %4:_(<2 x s8>) = G_BITCAST %3
2712 // %1:_(<4 x s16>) = G_CONCAT_VECTORS %3, %4
Sander de Smalend5e14ba2021-06-24 09:58:21 +01002713 DstCastTy = LLT::fixed_vector(NumDstElt / NumSrcElt, DstEltTy);
Matt Arsenault33e90862020-06-09 11:19:12 -04002714 SrcPartTy = SrcEltTy;
2715 } else if (NumSrcElt > NumDstElt) { // Source element type is smaller.
2716 //
2717 // %1:_(<2 x s16>) = G_BITCAST %0:_(<4 x s8>)
2718 //
2719 // =>
2720 //
2721 // %2:_(<2 x s8>), %3:_(<2 x s8>) = G_UNMERGE_VALUES %0
2722 // %3:_(s16) = G_BITCAST %2
2723 // %4:_(s16) = G_BITCAST %3
2724 // %1:_(<2 x s16>) = G_BUILD_VECTOR %3, %4
Sander de Smalend5e14ba2021-06-24 09:58:21 +01002725 SrcPartTy = LLT::fixed_vector(NumSrcElt / NumDstElt, SrcEltTy);
Matt Arsenault33e90862020-06-09 11:19:12 -04002726 DstCastTy = DstEltTy;
2727 }
2728
2729 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcPartTy);
2730 for (Register &SrcReg : SrcRegs)
2731 SrcReg = MIRBuilder.buildBitcast(DstCastTy, SrcReg).getReg(0);
2732 } else
2733 getUnmergePieces(SrcRegs, MIRBuilder, Src, SrcEltTy);
2734
Diana Picusf95a5fb2023-01-09 11:59:00 +01002735 MIRBuilder.buildMergeLikeInstr(Dst, SrcRegs);
Matt Arsenault936483f2020-01-09 21:53:28 -05002736 MI.eraseFromParent();
2737 return Legalized;
2738 }
2739
Matt Arsenault33e90862020-06-09 11:19:12 -04002740 if (DstTy.isVector()) {
Matt Arsenault936483f2020-01-09 21:53:28 -05002741 SmallVector<Register, 8> SrcRegs;
2742 getUnmergePieces(SrcRegs, MIRBuilder, Src, DstTy.getElementType());
Diana Picusf95a5fb2023-01-09 11:59:00 +01002743 MIRBuilder.buildMergeLikeInstr(Dst, SrcRegs);
Matt Arsenault936483f2020-01-09 21:53:28 -05002744 MI.eraseFromParent();
2745 return Legalized;
2746 }
2747
2748 return UnableToLegalize;
2749}
2750
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04002751/// Figure out the bit offset into a register when coercing a vector index for
2752/// the wide element type. This is only for the case when promoting vector to
2753/// one with larger elements.
2754//
2755///
2756/// %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize))
2757/// %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize)
2758static Register getBitcastWiderVectorElementOffset(MachineIRBuilder &B,
2759 Register Idx,
2760 unsigned NewEltSize,
2761 unsigned OldEltSize) {
2762 const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
2763 LLT IdxTy = B.getMRI()->getType(Idx);
2764
2765 // Now figure out the amount we need to shift to get the target bits.
2766 auto OffsetMask = B.buildConstant(
Chris Lattner735f4672021-09-08 22:13:13 -07002767 IdxTy, ~(APInt::getAllOnes(IdxTy.getSizeInBits()) << Log2EltRatio));
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04002768 auto OffsetIdx = B.buildAnd(IdxTy, Idx, OffsetMask);
2769 return B.buildShl(IdxTy, OffsetIdx,
2770 B.buildConstant(IdxTy, Log2_32(OldEltSize))).getReg(0);
2771}
2772
Matt Arsenault212570a2020-06-15 11:54:49 -04002773/// Perform a G_EXTRACT_VECTOR_ELT in a different sized vector element. If this
2774/// is casting to a vector with a smaller element size, perform multiple element
2775/// extracts and merge the results. If this is coercing to a vector with larger
2776/// elements, index the bitcasted vector and extract the target element with bit
2777/// operations. This is intended to force the indexing in the native register
2778/// size for architectures that can dynamically index the register file.
2779LegalizerHelper::LegalizeResult
2780LegalizerHelper::bitcastExtractVectorElt(MachineInstr &MI, unsigned TypeIdx,
2781 LLT CastTy) {
2782 if (TypeIdx != 1)
2783 return UnableToLegalize;
2784
Amara Emerson719024a2023-02-23 16:35:39 -08002785 auto [Dst, DstTy, SrcVec, SrcVecTy, Idx, IdxTy] = MI.getFirst3RegLLTs();
Matt Arsenault212570a2020-06-15 11:54:49 -04002786
2787 LLT SrcEltTy = SrcVecTy.getElementType();
2788 unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1;
2789 unsigned OldNumElts = SrcVecTy.getNumElements();
2790
2791 LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy;
2792 Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0);
2793
2794 const unsigned NewEltSize = NewEltTy.getSizeInBits();
2795 const unsigned OldEltSize = SrcEltTy.getSizeInBits();
2796 if (NewNumElts > OldNumElts) {
2797 // Decreasing the vector element size
2798 //
2799 // e.g. i64 = extract_vector_elt x:v2i64, y:i32
2800 // =>
2801 // v4i32:castx = bitcast x:v2i64
2802 //
2803 // i64 = bitcast
2804 // (v2i32 build_vector (i32 (extract_vector_elt castx, (2 * y))),
2805 // (i32 (extract_vector_elt castx, (2 * y + 1)))
2806 //
2807 if (NewNumElts % OldNumElts != 0)
2808 return UnableToLegalize;
2809
2810 // Type of the intermediate result vector.
2811 const unsigned NewEltsPerOldElt = NewNumElts / OldNumElts;
Sander de Smalen968980e2021-06-25 08:25:41 +01002812 LLT MidTy =
2813 LLT::scalarOrVector(ElementCount::getFixed(NewEltsPerOldElt), NewEltTy);
Matt Arsenault212570a2020-06-15 11:54:49 -04002814
2815 auto NewEltsPerOldEltK = MIRBuilder.buildConstant(IdxTy, NewEltsPerOldElt);
2816
2817 SmallVector<Register, 8> NewOps(NewEltsPerOldElt);
2818 auto NewBaseIdx = MIRBuilder.buildMul(IdxTy, Idx, NewEltsPerOldEltK);
2819
2820 for (unsigned I = 0; I < NewEltsPerOldElt; ++I) {
2821 auto IdxOffset = MIRBuilder.buildConstant(IdxTy, I);
2822 auto TmpIdx = MIRBuilder.buildAdd(IdxTy, NewBaseIdx, IdxOffset);
2823 auto Elt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec, TmpIdx);
2824 NewOps[I] = Elt.getReg(0);
2825 }
2826
2827 auto NewVec = MIRBuilder.buildBuildVector(MidTy, NewOps);
2828 MIRBuilder.buildBitcast(Dst, NewVec);
2829 MI.eraseFromParent();
2830 return Legalized;
2831 }
2832
2833 if (NewNumElts < OldNumElts) {
2834 if (NewEltSize % OldEltSize != 0)
2835 return UnableToLegalize;
2836
2837 // This only depends on powers of 2 because we use bit tricks to figure out
2838 // the bit offset we need to shift to get the target element. A general
2839 // expansion could emit division/multiply.
2840 if (!isPowerOf2_32(NewEltSize / OldEltSize))
2841 return UnableToLegalize;
2842
2843 // Increasing the vector element size.
2844 // %elt:_(small_elt) = G_EXTRACT_VECTOR_ELT %vec:_(<N x small_elt>), %idx
2845 //
2846 // =>
2847 //
2848 // %cast = G_BITCAST %vec
2849 // %scaled_idx = G_LSHR %idx, Log2(DstEltSize / SrcEltSize)
2850 // %wide_elt = G_EXTRACT_VECTOR_ELT %cast, %scaled_idx
2851 // %offset_idx = G_AND %idx, ~(-1 << Log2(DstEltSize / SrcEltSize))
2852 // %offset_bits = G_SHL %offset_idx, Log2(SrcEltSize)
2853 // %elt_bits = G_LSHR %wide_elt, %offset_bits
2854 // %elt = G_TRUNC %elt_bits
2855
2856 const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
2857 auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio);
2858
2859 // Divide to get the index in the wider element type.
2860 auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio);
2861
2862 Register WideElt = CastVec;
2863 if (CastTy.isVector()) {
2864 WideElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec,
2865 ScaledIdx).getReg(0);
2866 }
2867
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04002868 // Compute the bit offset into the register of the target element.
2869 Register OffsetBits = getBitcastWiderVectorElementOffset(
2870 MIRBuilder, Idx, NewEltSize, OldEltSize);
Matt Arsenault212570a2020-06-15 11:54:49 -04002871
2872 // Shift the wide element to get the target element.
2873 auto ExtractedBits = MIRBuilder.buildLShr(NewEltTy, WideElt, OffsetBits);
2874 MIRBuilder.buildTrunc(Dst, ExtractedBits);
2875 MI.eraseFromParent();
2876 return Legalized;
2877 }
2878
2879 return UnableToLegalize;
2880}
2881
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04002882/// Emit code to insert \p InsertReg into \p TargetRet at \p OffsetBits in \p
2883/// TargetReg, while preserving other bits in \p TargetReg.
2884///
2885/// (InsertReg << Offset) | (TargetReg & ~(-1 >> InsertReg.size()) << Offset)
2886static Register buildBitFieldInsert(MachineIRBuilder &B,
2887 Register TargetReg, Register InsertReg,
2888 Register OffsetBits) {
2889 LLT TargetTy = B.getMRI()->getType(TargetReg);
2890 LLT InsertTy = B.getMRI()->getType(InsertReg);
2891 auto ZextVal = B.buildZExt(TargetTy, InsertReg);
2892 auto ShiftedInsertVal = B.buildShl(TargetTy, ZextVal, OffsetBits);
2893
2894 // Produce a bitmask of the value to insert
2895 auto EltMask = B.buildConstant(
2896 TargetTy, APInt::getLowBitsSet(TargetTy.getSizeInBits(),
2897 InsertTy.getSizeInBits()));
2898 // Shift it into position
2899 auto ShiftedMask = B.buildShl(TargetTy, EltMask, OffsetBits);
2900 auto InvShiftedMask = B.buildNot(TargetTy, ShiftedMask);
2901
2902 // Clear out the bits in the wide element
2903 auto MaskedOldElt = B.buildAnd(TargetTy, TargetReg, InvShiftedMask);
2904
2905 // The value to insert has all zeros already, so stick it into the masked
2906 // wide element.
2907 return B.buildOr(TargetTy, MaskedOldElt, ShiftedInsertVal).getReg(0);
2908}
2909
2910/// Perform a G_INSERT_VECTOR_ELT in a different sized vector element. If this
2911/// is increasing the element size, perform the indexing in the target element
2912/// type, and use bit operations to insert at the element position. This is
2913/// intended for architectures that can dynamically index the register file and
2914/// want to force indexing in the native register size.
2915LegalizerHelper::LegalizeResult
2916LegalizerHelper::bitcastInsertVectorElt(MachineInstr &MI, unsigned TypeIdx,
2917 LLT CastTy) {
2918 if (TypeIdx != 0)
2919 return UnableToLegalize;
2920
Amara Emerson719024a2023-02-23 16:35:39 -08002921 auto [Dst, DstTy, SrcVec, SrcVecTy, Val, ValTy, Idx, IdxTy] =
2922 MI.getFirst4RegLLTs();
2923 LLT VecTy = DstTy;
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04002924
2925 LLT VecEltTy = VecTy.getElementType();
2926 LLT NewEltTy = CastTy.isVector() ? CastTy.getElementType() : CastTy;
2927 const unsigned NewEltSize = NewEltTy.getSizeInBits();
2928 const unsigned OldEltSize = VecEltTy.getSizeInBits();
2929
2930 unsigned NewNumElts = CastTy.isVector() ? CastTy.getNumElements() : 1;
2931 unsigned OldNumElts = VecTy.getNumElements();
2932
2933 Register CastVec = MIRBuilder.buildBitcast(CastTy, SrcVec).getReg(0);
2934 if (NewNumElts < OldNumElts) {
2935 if (NewEltSize % OldEltSize != 0)
2936 return UnableToLegalize;
2937
2938 // This only depends on powers of 2 because we use bit tricks to figure out
2939 // the bit offset we need to shift to get the target element. A general
2940 // expansion could emit division/multiply.
2941 if (!isPowerOf2_32(NewEltSize / OldEltSize))
2942 return UnableToLegalize;
2943
2944 const unsigned Log2EltRatio = Log2_32(NewEltSize / OldEltSize);
2945 auto Log2Ratio = MIRBuilder.buildConstant(IdxTy, Log2EltRatio);
2946
2947 // Divide to get the index in the wider element type.
2948 auto ScaledIdx = MIRBuilder.buildLShr(IdxTy, Idx, Log2Ratio);
2949
2950 Register ExtractedElt = CastVec;
2951 if (CastTy.isVector()) {
2952 ExtractedElt = MIRBuilder.buildExtractVectorElement(NewEltTy, CastVec,
2953 ScaledIdx).getReg(0);
2954 }
2955
2956 // Compute the bit offset into the register of the target element.
2957 Register OffsetBits = getBitcastWiderVectorElementOffset(
2958 MIRBuilder, Idx, NewEltSize, OldEltSize);
2959
2960 Register InsertedElt = buildBitFieldInsert(MIRBuilder, ExtractedElt,
2961 Val, OffsetBits);
2962 if (CastTy.isVector()) {
2963 InsertedElt = MIRBuilder.buildInsertVectorElement(
2964 CastTy, CastVec, InsertedElt, ScaledIdx).getReg(0);
2965 }
2966
2967 MIRBuilder.buildBitcast(Dst, InsertedElt);
2968 MI.eraseFromParent();
2969 return Legalized;
2970 }
2971
2972 return UnableToLegalize;
2973}
2974
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07002975LegalizerHelper::LegalizeResult LegalizerHelper::lowerLoad(GAnyLoad &LoadMI) {
Matt Arsenault54615ec2020-07-31 10:09:00 -04002976 // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07002977 Register DstReg = LoadMI.getDstReg();
2978 Register PtrReg = LoadMI.getPointerReg();
Matt Arsenault54615ec2020-07-31 10:09:00 -04002979 LLT DstTy = MRI.getType(DstReg);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07002980 MachineMemOperand &MMO = LoadMI.getMMO();
Matt Arsenaulta601b302021-06-08 17:11:12 -04002981 LLT MemTy = MMO.getMemoryType();
2982 MachineFunction &MF = MIRBuilder.getMF();
Matt Arsenaulta601b302021-06-08 17:11:12 -04002983
2984 unsigned MemSizeInBits = MemTy.getSizeInBits();
2985 unsigned MemStoreSizeInBits = 8 * MemTy.getSizeInBytes();
2986
2987 if (MemSizeInBits != MemStoreSizeInBits) {
Matt Arsenaulte46badd2021-07-26 14:10:26 -04002988 if (MemTy.isVector())
2989 return UnableToLegalize;
2990
Matt Arsenaulta601b302021-06-08 17:11:12 -04002991 // Promote to a byte-sized load if not loading an integral number of
2992 // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
2993 LLT WideMemTy = LLT::scalar(MemStoreSizeInBits);
2994 MachineMemOperand *NewMMO =
2995 MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideMemTy);
2996
2997 Register LoadReg = DstReg;
2998 LLT LoadTy = DstTy;
2999
3000 // If this wasn't already an extending load, we need to widen the result
3001 // register to avoid creating a load with a narrower result than the source.
3002 if (MemStoreSizeInBits > DstTy.getSizeInBits()) {
3003 LoadTy = WideMemTy;
3004 LoadReg = MRI.createGenericVirtualRegister(WideMemTy);
3005 }
3006
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003007 if (isa<GSExtLoad>(LoadMI)) {
Matt Arsenaulta601b302021-06-08 17:11:12 -04003008 auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO);
3009 MIRBuilder.buildSExtInReg(LoadReg, NewLoad, MemSizeInBits);
Matt Arsenaultd1f97a32022-04-10 19:50:47 -04003010 } else if (isa<GZExtLoad>(LoadMI) || WideMemTy == LoadTy) {
Matt Arsenaulta601b302021-06-08 17:11:12 -04003011 auto NewLoad = MIRBuilder.buildLoad(LoadTy, PtrReg, *NewMMO);
3012 // The extra bits are guaranteed to be zero, since we stored them that
3013 // way. A zext load from Wide thus automatically gives zext from MemVT.
3014 MIRBuilder.buildAssertZExt(LoadReg, NewLoad, MemSizeInBits);
3015 } else {
3016 MIRBuilder.buildLoad(LoadReg, PtrReg, *NewMMO);
3017 }
3018
3019 if (DstTy != LoadTy)
3020 MIRBuilder.buildTrunc(DstReg, LoadReg);
3021
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003022 LoadMI.eraseFromParent();
Matt Arsenaulta601b302021-06-08 17:11:12 -04003023 return Legalized;
3024 }
Matt Arsenault54615ec2020-07-31 10:09:00 -04003025
Matt Arsenault47269da2021-06-10 09:28:20 -04003026 // Big endian lowering not implemented.
3027 if (MIRBuilder.getDataLayout().isBigEndian())
Matt Arsenault9d7299b2021-06-09 21:22:00 -04003028 return UnableToLegalize;
Matt Arsenault54615ec2020-07-31 10:09:00 -04003029
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003030 // This load needs splitting into power of 2 sized loads.
3031 //
Matt Arsenault47269da2021-06-10 09:28:20 -04003032 // Our strategy here is to generate anyextending loads for the smaller
3033 // types up to next power-2 result type, and then combine the two larger
3034 // result values together, before truncating back down to the non-pow-2
3035 // type.
3036 // E.g. v1 = i24 load =>
3037 // v2 = i32 zextload (2 byte)
3038 // v3 = i32 load (1 byte)
3039 // v4 = i32 shl v3, 16
3040 // v5 = i32 or v4, v2
3041 // v1 = i24 trunc v5
3042 // By doing this we generate the correct truncate which should get
3043 // combined away as an artifact with a matching extend.
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003044
3045 uint64_t LargeSplitSize, SmallSplitSize;
3046
3047 if (!isPowerOf2_32(MemSizeInBits)) {
Matt Arsenaulte46badd2021-07-26 14:10:26 -04003048 // This load needs splitting into power of 2 sized loads.
Kazu Hirataf20b5072023-01-28 09:06:31 -08003049 LargeSplitSize = llvm::bit_floor(MemSizeInBits);
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003050 SmallSplitSize = MemSizeInBits - LargeSplitSize;
3051 } else {
Matt Arsenaulte46badd2021-07-26 14:10:26 -04003052 // This is already a power of 2, but we still need to split this in half.
3053 //
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003054 // Assume we're being asked to decompose an unaligned load.
3055 // TODO: If this requires multiple splits, handle them all at once.
3056 auto &Ctx = MF.getFunction().getContext();
3057 if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO))
3058 return UnableToLegalize;
3059
3060 SmallSplitSize = LargeSplitSize = MemSizeInBits / 2;
3061 }
Matt Arsenault54615ec2020-07-31 10:09:00 -04003062
Matt Arsenaulte46badd2021-07-26 14:10:26 -04003063 if (MemTy.isVector()) {
3064 // TODO: Handle vector extloads
3065 if (MemTy != DstTy)
3066 return UnableToLegalize;
3067
3068 // TODO: We can do better than scalarizing the vector and at least split it
3069 // in half.
3070 return reduceLoadStoreWidth(LoadMI, 0, DstTy.getElementType());
3071 }
3072
Matt Arsenault47269da2021-06-10 09:28:20 -04003073 MachineMemOperand *LargeMMO =
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003074 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
3075 MachineMemOperand *SmallMMO =
3076 MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003077
Matt Arsenault47269da2021-06-10 09:28:20 -04003078 LLT PtrTy = MRI.getType(PtrReg);
3079 unsigned AnyExtSize = PowerOf2Ceil(DstTy.getSizeInBits());
3080 LLT AnyExtTy = LLT::scalar(AnyExtSize);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003081 auto LargeLoad = MIRBuilder.buildLoadInstr(TargetOpcode::G_ZEXTLOAD, AnyExtTy,
3082 PtrReg, *LargeMMO);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003083
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003084 auto OffsetCst = MIRBuilder.buildConstant(LLT::scalar(PtrTy.getSizeInBits()),
3085 LargeSplitSize / 8);
Matt Arsenault47269da2021-06-10 09:28:20 -04003086 Register PtrAddReg = MRI.createGenericVirtualRegister(PtrTy);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003087 auto SmallPtr = MIRBuilder.buildPtrAdd(PtrAddReg, PtrReg, OffsetCst);
3088 auto SmallLoad = MIRBuilder.buildLoadInstr(LoadMI.getOpcode(), AnyExtTy,
3089 SmallPtr, *SmallMMO);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003090
Matt Arsenault47269da2021-06-10 09:28:20 -04003091 auto ShiftAmt = MIRBuilder.buildConstant(AnyExtTy, LargeSplitSize);
3092 auto Shift = MIRBuilder.buildShl(AnyExtTy, SmallLoad, ShiftAmt);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003093
Matt Arsenault47269da2021-06-10 09:28:20 -04003094 if (AnyExtTy == DstTy)
3095 MIRBuilder.buildOr(DstReg, Shift, LargeLoad);
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003096 else if (AnyExtTy.getSizeInBits() != DstTy.getSizeInBits()) {
Matt Arsenault9d7299b2021-06-09 21:22:00 -04003097 auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad);
3098 MIRBuilder.buildTrunc(DstReg, {Or});
Matt Arsenaultf19226d2021-07-22 08:11:14 -04003099 } else {
3100 assert(DstTy.isPointer() && "expected pointer");
3101 auto Or = MIRBuilder.buildOr(AnyExtTy, Shift, LargeLoad);
3102
3103 // FIXME: We currently consider this to be illegal for non-integral address
3104 // spaces, but we need still need a way to reinterpret the bits.
3105 MIRBuilder.buildIntToPtr(DstReg, Or);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003106 }
3107
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003108 LoadMI.eraseFromParent();
Matt Arsenault47269da2021-06-10 09:28:20 -04003109 return Legalized;
Matt Arsenault54615ec2020-07-31 10:09:00 -04003110}
3111
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003112LegalizerHelper::LegalizeResult LegalizerHelper::lowerStore(GStore &StoreMI) {
Matt Arsenault54615ec2020-07-31 10:09:00 -04003113 // Lower a non-power of 2 store into multiple pow-2 stores.
3114 // E.g. split an i24 store into an i16 store + i8 store.
3115 // We do this by first extending the stored value to the next largest power
3116 // of 2 type, and then using truncating stores to store the components.
3117 // By doing this, likewise with G_LOAD, generate an extend that can be
3118 // artifact-combined away instead of leaving behind extracts.
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003119 Register SrcReg = StoreMI.getValueReg();
3120 Register PtrReg = StoreMI.getPointerReg();
Matt Arsenault54615ec2020-07-31 10:09:00 -04003121 LLT SrcTy = MRI.getType(SrcReg);
Matt Arsenaulta601b302021-06-08 17:11:12 -04003122 MachineFunction &MF = MIRBuilder.getMF();
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003123 MachineMemOperand &MMO = **StoreMI.memoperands_begin();
Matt Arsenaulta601b302021-06-08 17:11:12 -04003124 LLT MemTy = MMO.getMemoryType();
3125
Matt Arsenaulta601b302021-06-08 17:11:12 -04003126 unsigned StoreWidth = MemTy.getSizeInBits();
3127 unsigned StoreSizeInBits = 8 * MemTy.getSizeInBytes();
3128
3129 if (StoreWidth != StoreSizeInBits) {
Matt Arsenaultebc17a02021-07-27 11:08:06 -04003130 if (SrcTy.isVector())
3131 return UnableToLegalize;
3132
Matt Arsenaulta601b302021-06-08 17:11:12 -04003133 // Promote to a byte-sized store with upper bits zero if not
3134 // storing an integral number of bytes. For example, promote
3135 // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
3136 LLT WideTy = LLT::scalar(StoreSizeInBits);
3137
3138 if (StoreSizeInBits > SrcTy.getSizeInBits()) {
3139 // Avoid creating a store with a narrower source than result.
3140 SrcReg = MIRBuilder.buildAnyExt(WideTy, SrcReg).getReg(0);
3141 SrcTy = WideTy;
3142 }
3143
3144 auto ZextInReg = MIRBuilder.buildZExtInReg(SrcTy, SrcReg, StoreWidth);
3145
3146 MachineMemOperand *NewMMO =
3147 MF.getMachineMemOperand(&MMO, MMO.getPointerInfo(), WideTy);
3148 MIRBuilder.buildStore(ZextInReg, PtrReg, *NewMMO);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003149 StoreMI.eraseFromParent();
Matt Arsenaulta601b302021-06-08 17:11:12 -04003150 return Legalized;
3151 }
3152
Matt Arsenaultebc17a02021-07-27 11:08:06 -04003153 if (MemTy.isVector()) {
3154 // TODO: Handle vector trunc stores
3155 if (MemTy != SrcTy)
3156 return UnableToLegalize;
3157
3158 // TODO: We can do better than scalarizing the vector and at least split it
3159 // in half.
3160 return reduceLoadStoreWidth(StoreMI, 0, SrcTy.getElementType());
3161 }
3162
Matt Arsenaultbc2cb912021-07-26 19:41:48 -04003163 unsigned MemSizeInBits = MemTy.getSizeInBits();
3164 uint64_t LargeSplitSize, SmallSplitSize;
3165
3166 if (!isPowerOf2_32(MemSizeInBits)) {
Kazu Hirataf20b5072023-01-28 09:06:31 -08003167 LargeSplitSize = llvm::bit_floor<uint64_t>(MemTy.getSizeInBits());
Matt Arsenaultbc2cb912021-07-26 19:41:48 -04003168 SmallSplitSize = MemTy.getSizeInBits() - LargeSplitSize;
3169 } else {
3170 auto &Ctx = MF.getFunction().getContext();
3171 if (TLI.allowsMemoryAccess(Ctx, MIRBuilder.getDataLayout(), MemTy, MMO))
3172 return UnableToLegalize; // Don't know what we're being asked to do.
3173
3174 SmallSplitSize = LargeSplitSize = MemSizeInBits / 2;
3175 }
Matt Arsenault54615ec2020-07-31 10:09:00 -04003176
Amara Emerson96378482021-07-16 12:56:11 -07003177 // Extend to the next pow-2. If this store was itself the result of lowering,
3178 // e.g. an s56 store being broken into s32 + s24, we might have a stored type
Matt Arsenaultbc2cb912021-07-26 19:41:48 -04003179 // that's wider than the stored size.
3180 unsigned AnyExtSize = PowerOf2Ceil(MemTy.getSizeInBits());
3181 const LLT NewSrcTy = LLT::scalar(AnyExtSize);
3182
3183 if (SrcTy.isPointer()) {
3184 const LLT IntPtrTy = LLT::scalar(SrcTy.getSizeInBits());
3185 SrcReg = MIRBuilder.buildPtrToInt(IntPtrTy, SrcReg).getReg(0);
3186 }
3187
Amara Emerson96378482021-07-16 12:56:11 -07003188 auto ExtVal = MIRBuilder.buildAnyExtOrTrunc(NewSrcTy, SrcReg);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003189
3190 // Obtain the smaller value by shifting away the larger value.
Amara Emerson96378482021-07-16 12:56:11 -07003191 auto ShiftAmt = MIRBuilder.buildConstant(NewSrcTy, LargeSplitSize);
3192 auto SmallVal = MIRBuilder.buildLShr(NewSrcTy, ExtVal, ShiftAmt);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003193
3194 // Generate the PtrAdd and truncating stores.
3195 LLT PtrTy = MRI.getType(PtrReg);
3196 auto OffsetCst = MIRBuilder.buildConstant(
3197 LLT::scalar(PtrTy.getSizeInBits()), LargeSplitSize / 8);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003198 auto SmallPtr =
Matt Arsenaultbc2cb912021-07-26 19:41:48 -04003199 MIRBuilder.buildPtrAdd(PtrTy, PtrReg, OffsetCst);
Matt Arsenault54615ec2020-07-31 10:09:00 -04003200
Matt Arsenault54615ec2020-07-31 10:09:00 -04003201 MachineMemOperand *LargeMMO =
3202 MF.getMachineMemOperand(&MMO, 0, LargeSplitSize / 8);
3203 MachineMemOperand *SmallMMO =
3204 MF.getMachineMemOperand(&MMO, LargeSplitSize / 8, SmallSplitSize / 8);
Matt Arsenaultf6555b92021-06-07 14:11:52 -04003205 MIRBuilder.buildStore(ExtVal, PtrReg, *LargeMMO);
3206 MIRBuilder.buildStore(SmallVal, SmallPtr, *SmallMMO);
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003207 StoreMI.eraseFromParent();
Matt Arsenault54615ec2020-07-31 10:09:00 -04003208 return Legalized;
3209}
3210
3211LegalizerHelper::LegalizeResult
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003212LegalizerHelper::bitcast(MachineInstr &MI, unsigned TypeIdx, LLT CastTy) {
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003213 switch (MI.getOpcode()) {
3214 case TargetOpcode::G_LOAD: {
3215 if (TypeIdx != 0)
3216 return UnableToLegalize;
Matt Arsenault92361252021-06-10 19:32:41 -04003217 MachineMemOperand &MMO = **MI.memoperands_begin();
3218
3219 // Not sure how to interpret a bitcast of an extending load.
3220 if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits())
3221 return UnableToLegalize;
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003222
3223 Observer.changingInstr(MI);
3224 bitcastDst(MI, CastTy, 0);
Matt Arsenault92361252021-06-10 19:32:41 -04003225 MMO.setType(CastTy);
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003226 Observer.changedInstr(MI);
3227 return Legalized;
3228 }
3229 case TargetOpcode::G_STORE: {
3230 if (TypeIdx != 0)
3231 return UnableToLegalize;
3232
Matt Arsenault92361252021-06-10 19:32:41 -04003233 MachineMemOperand &MMO = **MI.memoperands_begin();
3234
3235 // Not sure how to interpret a bitcast of a truncating store.
3236 if (MMO.getMemoryType().getSizeInBits() != CastTy.getSizeInBits())
3237 return UnableToLegalize;
3238
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003239 Observer.changingInstr(MI);
3240 bitcastSrc(MI, CastTy, 0);
Matt Arsenault92361252021-06-10 19:32:41 -04003241 MMO.setType(CastTy);
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003242 Observer.changedInstr(MI);
3243 return Legalized;
3244 }
3245 case TargetOpcode::G_SELECT: {
3246 if (TypeIdx != 0)
3247 return UnableToLegalize;
3248
3249 if (MRI.getType(MI.getOperand(1).getReg()).isVector()) {
3250 LLVM_DEBUG(
3251 dbgs() << "bitcast action not implemented for vector select\n");
3252 return UnableToLegalize;
3253 }
3254
3255 Observer.changingInstr(MI);
3256 bitcastSrc(MI, CastTy, 2);
3257 bitcastSrc(MI, CastTy, 3);
3258 bitcastDst(MI, CastTy, 0);
3259 Observer.changedInstr(MI);
3260 return Legalized;
3261 }
3262 case TargetOpcode::G_AND:
3263 case TargetOpcode::G_OR:
3264 case TargetOpcode::G_XOR: {
3265 Observer.changingInstr(MI);
3266 bitcastSrc(MI, CastTy, 1);
3267 bitcastSrc(MI, CastTy, 2);
3268 bitcastDst(MI, CastTy, 0);
3269 Observer.changedInstr(MI);
3270 return Legalized;
3271 }
Matt Arsenault212570a2020-06-15 11:54:49 -04003272 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
3273 return bitcastExtractVectorElt(MI, TypeIdx, CastTy);
Matt Arsenaulte2f1b482020-06-15 21:35:15 -04003274 case TargetOpcode::G_INSERT_VECTOR_ELT:
3275 return bitcastInsertVectorElt(MI, TypeIdx, CastTy);
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003276 default:
3277 return UnableToLegalize;
3278 }
3279}
3280
Matt Arsenault0da582d2020-07-19 09:56:15 -04003281// Legalize an instruction by changing the opcode in place.
3282void LegalizerHelper::changeOpcode(MachineInstr &MI, unsigned NewOpcode) {
3283 Observer.changingInstr(MI);
3284 MI.setDesc(MIRBuilder.getTII().get(NewOpcode));
3285 Observer.changedInstr(MI);
3286}
3287
Matt Arsenault39c55ce2020-02-13 15:52:32 -05003288LegalizerHelper::LegalizeResult
Matt Arsenaulta1282922020-07-15 11:10:54 -04003289LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT LowerHintTy) {
Tim Northovercecee562016-08-26 17:46:13 +00003290 using namespace TargetOpcode;
Tim Northovercecee562016-08-26 17:46:13 +00003291
3292 switch(MI.getOpcode()) {
3293 default:
3294 return UnableToLegalize;
Chen Zheng6ee2f772022-12-12 09:53:53 +00003295 case TargetOpcode::G_FCONSTANT:
3296 return lowerFConstant(MI);
Matt Arsenault936483f2020-01-09 21:53:28 -05003297 case TargetOpcode::G_BITCAST:
3298 return lowerBitcast(MI);
Tim Northovercecee562016-08-26 17:46:13 +00003299 case TargetOpcode::G_SREM:
3300 case TargetOpcode::G_UREM: {
Matt Arsenaulta1282922020-07-15 11:10:54 -04003301 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003302 auto Quot =
3303 MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, {Ty},
3304 {MI.getOperand(1), MI.getOperand(2)});
Tim Northovercecee562016-08-26 17:46:13 +00003305
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003306 auto Prod = MIRBuilder.buildMul(Ty, Quot, MI.getOperand(2));
3307 MIRBuilder.buildSub(MI.getOperand(0), MI.getOperand(1), Prod);
Tim Northovercecee562016-08-26 17:46:13 +00003308 MI.eraseFromParent();
3309 return Legalized;
3310 }
Matt Arsenault34ed76e2019-10-16 20:46:32 +00003311 case TargetOpcode::G_SADDO:
3312 case TargetOpcode::G_SSUBO:
3313 return lowerSADDO_SSUBO(MI);
Pushpinder Singh41d66692020-08-10 05:47:50 -04003314 case TargetOpcode::G_UMULH:
3315 case TargetOpcode::G_SMULH:
3316 return lowerSMULH_UMULH(MI);
Tim Northover0a9b2792017-02-08 21:22:15 +00003317 case TargetOpcode::G_SMULO:
3318 case TargetOpcode::G_UMULO: {
3319 // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
3320 // result.
Amara Emerson719024a2023-02-23 16:35:39 -08003321 auto [Res, Overflow, LHS, RHS] = MI.getFirst4Regs();
Matt Arsenaulta1282922020-07-15 11:10:54 -04003322 LLT Ty = MRI.getType(Res);
Tim Northover0a9b2792017-02-08 21:22:15 +00003323
Tim Northover0a9b2792017-02-08 21:22:15 +00003324 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
3325 ? TargetOpcode::G_SMULH
3326 : TargetOpcode::G_UMULH;
3327
Jay Foadf465b1a2020-01-16 14:46:36 +00003328 Observer.changingInstr(MI);
3329 const auto &TII = MIRBuilder.getTII();
3330 MI.setDesc(TII.get(TargetOpcode::G_MUL));
Shengchen Kan37b37832022-03-16 20:21:25 +08003331 MI.removeOperand(1);
Jay Foadf465b1a2020-01-16 14:46:36 +00003332 Observer.changedInstr(MI);
3333
Jay Foadf465b1a2020-01-16 14:46:36 +00003334 auto HiPart = MIRBuilder.buildInstr(Opcode, {Ty}, {LHS, RHS});
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003335 auto Zero = MIRBuilder.buildConstant(Ty, 0);
Amara Emerson9de62132018-01-03 04:56:56 +00003336
Amara Emerson1d54e752020-09-29 14:39:54 -07003337 // Move insert point forward so we can use the Res register if needed.
3338 MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt());
3339
Amara Emerson9de62132018-01-03 04:56:56 +00003340 // For *signed* multiply, overflow is detected by checking:
3341 // (hi != (lo >> bitwidth-1))
3342 if (Opcode == TargetOpcode::G_SMULH) {
Jay Foadf465b1a2020-01-16 14:46:36 +00003343 auto ShiftAmt = MIRBuilder.buildConstant(Ty, Ty.getSizeInBits() - 1);
3344 auto Shifted = MIRBuilder.buildAShr(Ty, Res, ShiftAmt);
Amara Emerson9de62132018-01-03 04:56:56 +00003345 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted);
3346 } else {
3347 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
3348 }
Tim Northover0a9b2792017-02-08 21:22:15 +00003349 return Legalized;
3350 }
Volkan Keles5698b2a2017-03-08 18:09:14 +00003351 case TargetOpcode::G_FNEG: {
Amara Emerson719024a2023-02-23 16:35:39 -08003352 auto [Res, SubByReg] = MI.getFirst2Regs();
Matt Arsenaulta1282922020-07-15 11:10:54 -04003353 LLT Ty = MRI.getType(Res);
3354
Volkan Keles5698b2a2017-03-08 18:09:14 +00003355 // TODO: Handle vector types once we are able to
3356 // represent them.
3357 if (Ty.isVector())
3358 return UnableToLegalize;
Eli Friedman3f739f72020-09-23 14:10:33 -07003359 auto SignMask =
3360 MIRBuilder.buildConstant(Ty, APInt::getSignMask(Ty.getSizeInBits()));
Eli Friedman3f739f72020-09-23 14:10:33 -07003361 MIRBuilder.buildXor(Res, SubByReg, SignMask);
Volkan Keles5698b2a2017-03-08 18:09:14 +00003362 MI.eraseFromParent();
3363 return Legalized;
3364 }
Matt Arsenault1fe12992022-11-17 23:03:23 -08003365 case TargetOpcode::G_FSUB:
3366 case TargetOpcode::G_STRICT_FSUB: {
Amara Emerson719024a2023-02-23 16:35:39 -08003367 auto [Res, LHS, RHS] = MI.getFirst3Regs();
Matt Arsenaulta1282922020-07-15 11:10:54 -04003368 LLT Ty = MRI.getType(Res);
3369
Volkan Keles225921a2017-03-10 21:25:09 +00003370 // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)).
Matt Arsenault1fe12992022-11-17 23:03:23 -08003371 auto Neg = MIRBuilder.buildFNeg(Ty, RHS);
3372
3373 if (MI.getOpcode() == TargetOpcode::G_STRICT_FSUB)
3374 MIRBuilder.buildStrictFAdd(Res, LHS, Neg, MI.getFlags());
3375 else
3376 MIRBuilder.buildFAdd(Res, LHS, Neg, MI.getFlags());
3377
Volkan Keles225921a2017-03-10 21:25:09 +00003378 MI.eraseFromParent();
3379 return Legalized;
3380 }
Matt Arsenault4d339182019-09-13 00:44:35 +00003381 case TargetOpcode::G_FMAD:
3382 return lowerFMad(MI);
Matt Arsenault19a03502020-03-14 14:52:48 -04003383 case TargetOpcode::G_FFLOOR:
3384 return lowerFFloor(MI);
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05003385 case TargetOpcode::G_INTRINSIC_ROUND:
3386 return lowerIntrinsicRound(MI);
Matt Arsenault0da582d2020-07-19 09:56:15 -04003387 case TargetOpcode::G_INTRINSIC_ROUNDEVEN: {
3388 // Since round even is the assumed rounding mode for unconstrained FP
3389 // operations, rint and roundeven are the same operation.
3390 changeOpcode(MI, TargetOpcode::G_FRINT);
3391 return Legalized;
3392 }
Daniel Sandersaef1dfc2017-11-30 20:11:42 +00003393 case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: {
Amara Emerson719024a2023-02-23 16:35:39 -08003394 auto [OldValRes, SuccessRes, Addr, CmpVal, NewVal] = MI.getFirst5Regs();
Daniel Sandersaef1dfc2017-11-30 20:11:42 +00003395 MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal,
3396 **MI.memoperands_begin());
3397 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal);
3398 MI.eraseFromParent();
3399 return Legalized;
3400 }
Daniel Sanders5eb9f582018-04-28 18:14:50 +00003401 case TargetOpcode::G_LOAD:
3402 case TargetOpcode::G_SEXTLOAD:
Matt Arsenault54615ec2020-07-31 10:09:00 -04003403 case TargetOpcode::G_ZEXTLOAD:
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003404 return lowerLoad(cast<GAnyLoad>(MI));
Matt Arsenault54615ec2020-07-31 10:09:00 -04003405 case TargetOpcode::G_STORE:
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07003406 return lowerStore(cast<GStore>(MI));
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00003407 case TargetOpcode::G_CTLZ_ZERO_UNDEF:
3408 case TargetOpcode::G_CTTZ_ZERO_UNDEF:
3409 case TargetOpcode::G_CTLZ:
3410 case TargetOpcode::G_CTTZ:
3411 case TargetOpcode::G_CTPOP:
Matt Arsenaulta1282922020-07-15 11:10:54 -04003412 return lowerBitCount(MI);
Petar Avramovicbd395692019-02-26 17:22:42 +00003413 case G_UADDO: {
Amara Emerson719024a2023-02-23 16:35:39 -08003414 auto [Res, CarryOut, LHS, RHS] = MI.getFirst4Regs();
Petar Avramovicbd395692019-02-26 17:22:42 +00003415
3416 MIRBuilder.buildAdd(Res, LHS, RHS);
3417 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, RHS);
3418
3419 MI.eraseFromParent();
3420 return Legalized;
3421 }
Petar Avramovicb8276f22018-12-17 12:31:07 +00003422 case G_UADDE: {
Amara Emerson719024a2023-02-23 16:35:39 -08003423 auto [Res, CarryOut, LHS, RHS, CarryIn] = MI.getFirst5Regs();
Matt Arsenault6fc0d002020-02-26 17:21:10 -05003424 LLT Ty = MRI.getType(Res);
Petar Avramovicb8276f22018-12-17 12:31:07 +00003425
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003426 auto TmpRes = MIRBuilder.buildAdd(Ty, LHS, RHS);
3427 auto ZExtCarryIn = MIRBuilder.buildZExt(Ty, CarryIn);
Petar Avramovicb8276f22018-12-17 12:31:07 +00003428 MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn);
3429 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS);
3430
3431 MI.eraseFromParent();
3432 return Legalized;
3433 }
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003434 case G_USUBO: {
Amara Emerson719024a2023-02-23 16:35:39 -08003435 auto [Res, BorrowOut, LHS, RHS] = MI.getFirst4Regs();
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003436
3437 MIRBuilder.buildSub(Res, LHS, RHS);
3438 MIRBuilder.buildICmp(CmpInst::ICMP_ULT, BorrowOut, LHS, RHS);
3439
3440 MI.eraseFromParent();
3441 return Legalized;
3442 }
3443 case G_USUBE: {
Amara Emerson719024a2023-02-23 16:35:39 -08003444 auto [Res, BorrowOut, LHS, RHS, BorrowIn] = MI.getFirst5Regs();
Matt Arsenault6fc0d002020-02-26 17:21:10 -05003445 const LLT CondTy = MRI.getType(BorrowOut);
3446 const LLT Ty = MRI.getType(Res);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003447
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003448 auto TmpRes = MIRBuilder.buildSub(Ty, LHS, RHS);
3449 auto ZExtBorrowIn = MIRBuilder.buildZExt(Ty, BorrowIn);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003450 MIRBuilder.buildSub(Res, TmpRes, ZExtBorrowIn);
Matt Arsenaultc7e8d8b2020-02-26 17:18:43 -05003451
Matt Arsenault6fc0d002020-02-26 17:21:10 -05003452 auto LHS_EQ_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, CondTy, LHS, RHS);
3453 auto LHS_ULT_RHS = MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CondTy, LHS, RHS);
Petar Avramovic7cecadb2019-01-28 12:10:17 +00003454 MIRBuilder.buildSelect(BorrowOut, LHS_EQ_RHS, BorrowIn, LHS_ULT_RHS);
3455
3456 MI.eraseFromParent();
3457 return Legalized;
3458 }
Matt Arsenault02b5ca82019-05-17 23:05:13 +00003459 case G_UITOFP:
Matt Arsenaulta1282922020-07-15 11:10:54 -04003460 return lowerUITOFP(MI);
Matt Arsenault02b5ca82019-05-17 23:05:13 +00003461 case G_SITOFP:
Matt Arsenaulta1282922020-07-15 11:10:54 -04003462 return lowerSITOFP(MI);
Petar Avramovic6412b562019-08-30 05:44:02 +00003463 case G_FPTOUI:
Matt Arsenaulta1282922020-07-15 11:10:54 -04003464 return lowerFPTOUI(MI);
Matt Arsenaultea956682020-01-04 17:09:48 -05003465 case G_FPTOSI:
3466 return lowerFPTOSI(MI);
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05003467 case G_FPTRUNC:
Matt Arsenaulta1282922020-07-15 11:10:54 -04003468 return lowerFPTRUNC(MI);
Matt Arsenault7cd8a022020-07-17 11:01:15 -04003469 case G_FPOWI:
3470 return lowerFPOWI(MI);
Matt Arsenault6f74f552019-07-01 17:18:03 +00003471 case G_SMIN:
3472 case G_SMAX:
3473 case G_UMIN:
3474 case G_UMAX:
Matt Arsenaulta1282922020-07-15 11:10:54 -04003475 return lowerMinMax(MI);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00003476 case G_FCOPYSIGN:
Matt Arsenaulta1282922020-07-15 11:10:54 -04003477 return lowerFCopySign(MI);
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00003478 case G_FMINNUM:
3479 case G_FMAXNUM:
3480 return lowerFMinNumMaxNum(MI);
Matt Arsenault69999602020-03-29 15:51:54 -04003481 case G_MERGE_VALUES:
3482 return lowerMergeValues(MI);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00003483 case G_UNMERGE_VALUES:
3484 return lowerUnmergeValues(MI);
Daniel Sanderse9a57c22019-08-09 21:11:20 +00003485 case TargetOpcode::G_SEXT_INREG: {
3486 assert(MI.getOperand(2).isImm() && "Expected immediate");
3487 int64_t SizeInBits = MI.getOperand(2).getImm();
3488
Amara Emerson719024a2023-02-23 16:35:39 -08003489 auto [DstReg, SrcReg] = MI.getFirst2Regs();
Daniel Sanderse9a57c22019-08-09 21:11:20 +00003490 LLT DstTy = MRI.getType(DstReg);
3491 Register TmpRes = MRI.createGenericVirtualRegister(DstTy);
3492
3493 auto MIBSz = MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - SizeInBits);
Jay Foad63f73542020-01-16 12:37:00 +00003494 MIRBuilder.buildShl(TmpRes, SrcReg, MIBSz->getOperand(0));
3495 MIRBuilder.buildAShr(DstReg, TmpRes, MIBSz->getOperand(0));
Daniel Sanderse9a57c22019-08-09 21:11:20 +00003496 MI.eraseFromParent();
3497 return Legalized;
3498 }
Matt Arsenault0b7de792020-07-26 21:25:10 -04003499 case G_EXTRACT_VECTOR_ELT:
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04003500 case G_INSERT_VECTOR_ELT:
3501 return lowerExtractInsertVectorElt(MI);
Matt Arsenault690645b2019-08-13 16:09:07 +00003502 case G_SHUFFLE_VECTOR:
3503 return lowerShuffleVector(MI);
Amara Emersone20b91c2019-08-27 19:54:27 +00003504 case G_DYN_STACKALLOC:
3505 return lowerDynStackAlloc(MI);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00003506 case G_EXTRACT:
3507 return lowerExtract(MI);
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00003508 case G_INSERT:
3509 return lowerInsert(MI);
Petar Avramovic94a24e72019-12-30 11:13:22 +01003510 case G_BSWAP:
3511 return lowerBswap(MI);
Petar Avramovic98f72a52019-12-30 18:06:29 +01003512 case G_BITREVERSE:
3513 return lowerBitreverse(MI);
Matt Arsenault0ea3c722019-12-27 19:26:51 -05003514 case G_READ_REGISTER:
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05003515 case G_WRITE_REGISTER:
3516 return lowerReadWriteRegister(MI);
Jay Foadb35833b2020-07-12 14:18:45 -04003517 case G_UADDSAT:
3518 case G_USUBSAT: {
3519 // Try to make a reasonable guess about which lowering strategy to use. The
3520 // target can override this with custom lowering and calling the
3521 // implementation functions.
3522 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
3523 if (LI.isLegalOrCustom({G_UMIN, Ty}))
3524 return lowerAddSubSatToMinMax(MI);
3525 return lowerAddSubSatToAddoSubo(MI);
3526 }
3527 case G_SADDSAT:
3528 case G_SSUBSAT: {
3529 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
3530
3531 // FIXME: It would probably make more sense to see if G_SADDO is preferred,
3532 // since it's a shorter expansion. However, we would need to figure out the
3533 // preferred boolean type for the carry out for the query.
3534 if (LI.isLegalOrCustom({G_SMIN, Ty}) && LI.isLegalOrCustom({G_SMAX, Ty}))
3535 return lowerAddSubSatToMinMax(MI);
3536 return lowerAddSubSatToAddoSubo(MI);
3537 }
Bevin Hansson5de6c562020-07-16 17:02:04 +02003538 case G_SSHLSAT:
3539 case G_USHLSAT:
3540 return lowerShlSat(MI);
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02003541 case G_ABS:
3542 return lowerAbsToAddXor(MI);
Amara Emerson08232192020-09-26 10:02:39 -07003543 case G_SELECT:
3544 return lowerSelect(MI);
Janek van Oirschot587747d2022-12-06 20:36:07 +00003545 case G_IS_FPCLASS:
3546 return lowerISFPCLASS(MI);
Christudasan Devadasan4c6ab482021-03-10 18:03:10 +05303547 case G_SDIVREM:
3548 case G_UDIVREM:
3549 return lowerDIVREM(MI);
Matt Arsenaultb24436a2020-03-19 22:48:13 -04003550 case G_FSHL:
3551 case G_FSHR:
3552 return lowerFunnelShift(MI);
Amara Emersonf5e9be62021-03-26 15:27:15 -07003553 case G_ROTL:
3554 case G_ROTR:
3555 return lowerRotate(MI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02003556 case G_MEMSET:
3557 case G_MEMCPY:
3558 case G_MEMMOVE:
3559 return lowerMemCpyFamily(MI);
3560 case G_MEMCPY_INLINE:
3561 return lowerMemcpyInline(MI);
Amara Emerson95ac3d12021-08-18 00:19:58 -07003562 GISEL_VECREDUCE_CASES_NONSEQ
3563 return lowerVectorReduction(MI);
Tim Northovercecee562016-08-26 17:46:13 +00003564 }
3565}
3566
Matt Arsenault0b7de792020-07-26 21:25:10 -04003567Align LegalizerHelper::getStackTemporaryAlignment(LLT Ty,
3568 Align MinAlign) const {
3569 // FIXME: We're missing a way to go back from LLT to llvm::Type to query the
3570 // datalayout for the preferred alignment. Also there should be a target hook
3571 // for this to allow targets to reduce the alignment and ignore the
3572 // datalayout. e.g. AMDGPU should always use a 4-byte alignment, regardless of
3573 // the type.
3574 return std::max(Align(PowerOf2Ceil(Ty.getSizeInBytes())), MinAlign);
3575}
3576
3577MachineInstrBuilder
3578LegalizerHelper::createStackTemporary(TypeSize Bytes, Align Alignment,
3579 MachinePointerInfo &PtrInfo) {
3580 MachineFunction &MF = MIRBuilder.getMF();
3581 const DataLayout &DL = MIRBuilder.getDataLayout();
3582 int FrameIdx = MF.getFrameInfo().CreateStackObject(Bytes, Alignment, false);
3583
3584 unsigned AddrSpace = DL.getAllocaAddrSpace();
3585 LLT FramePtrTy = LLT::pointer(AddrSpace, DL.getPointerSizeInBits(AddrSpace));
3586
3587 PtrInfo = MachinePointerInfo::getFixedStack(MF, FrameIdx);
3588 return MIRBuilder.buildFrameIndex(FramePtrTy, FrameIdx);
3589}
3590
3591static Register clampDynamicVectorIndex(MachineIRBuilder &B, Register IdxReg,
3592 LLT VecTy) {
3593 int64_t IdxVal;
3594 if (mi_match(IdxReg, *B.getMRI(), m_ICst(IdxVal)))
3595 return IdxReg;
3596
3597 LLT IdxTy = B.getMRI()->getType(IdxReg);
3598 unsigned NElts = VecTy.getNumElements();
3599 if (isPowerOf2_32(NElts)) {
3600 APInt Imm = APInt::getLowBitsSet(IdxTy.getSizeInBits(), Log2_32(NElts));
3601 return B.buildAnd(IdxTy, IdxReg, B.buildConstant(IdxTy, Imm)).getReg(0);
3602 }
3603
3604 return B.buildUMin(IdxTy, IdxReg, B.buildConstant(IdxTy, NElts - 1))
3605 .getReg(0);
3606}
3607
3608Register LegalizerHelper::getVectorElementPointer(Register VecPtr, LLT VecTy,
3609 Register Index) {
3610 LLT EltTy = VecTy.getElementType();
3611
3612 // Calculate the element offset and add it to the pointer.
3613 unsigned EltSize = EltTy.getSizeInBits() / 8; // FIXME: should be ABI size.
3614 assert(EltSize * 8 == EltTy.getSizeInBits() &&
3615 "Converting bits to bytes lost precision");
3616
3617 Index = clampDynamicVectorIndex(MIRBuilder, Index, VecTy);
3618
3619 LLT IdxTy = MRI.getType(Index);
3620 auto Mul = MIRBuilder.buildMul(IdxTy, Index,
3621 MIRBuilder.buildConstant(IdxTy, EltSize));
3622
3623 LLT PtrTy = MRI.getType(VecPtr);
3624 return MIRBuilder.buildPtrAdd(PtrTy, VecPtr, Mul).getReg(0);
3625}
3626
Fangrui Songea2d4c52021-12-24 00:55:54 -08003627#ifndef NDEBUG
Petar Avramovic29f88b92021-12-23 14:09:51 +01003628/// Check that all vector operands have same number of elements. Other operands
3629/// should be listed in NonVecOp.
3630static bool hasSameNumEltsOnAllVectorOperands(
3631 GenericMachineInstr &MI, MachineRegisterInfo &MRI,
3632 std::initializer_list<unsigned> NonVecOpIndices) {
3633 if (MI.getNumMemOperands() != 0)
3634 return false;
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003635
Petar Avramovic29f88b92021-12-23 14:09:51 +01003636 LLT VecTy = MRI.getType(MI.getReg(0));
3637 if (!VecTy.isVector())
3638 return false;
3639 unsigned NumElts = VecTy.getNumElements();
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003640
Petar Avramovic29f88b92021-12-23 14:09:51 +01003641 for (unsigned OpIdx = 1; OpIdx < MI.getNumOperands(); ++OpIdx) {
3642 MachineOperand &Op = MI.getOperand(OpIdx);
3643 if (!Op.isReg()) {
3644 if (!is_contained(NonVecOpIndices, OpIdx))
3645 return false;
3646 continue;
3647 }
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003648
Petar Avramovic29f88b92021-12-23 14:09:51 +01003649 LLT Ty = MRI.getType(Op.getReg());
3650 if (!Ty.isVector()) {
3651 if (!is_contained(NonVecOpIndices, OpIdx))
3652 return false;
Petar Avramovic29f88b92021-12-23 14:09:51 +01003653 continue;
3654 }
3655
3656 if (Ty.getNumElements() != NumElts)
3657 return false;
3658 }
3659
3660 return true;
3661}
Fangrui Songea2d4c52021-12-24 00:55:54 -08003662#endif
Petar Avramovic29f88b92021-12-23 14:09:51 +01003663
3664/// Fill \p DstOps with DstOps that have same number of elements combined as
3665/// the Ty. These DstOps have either scalar type when \p NumElts = 1 or are
3666/// vectors with \p NumElts elements. When Ty.getNumElements() is not multiple
3667/// of \p NumElts last DstOp (leftover) has fewer then \p NumElts elements.
3668static void makeDstOps(SmallVectorImpl<DstOp> &DstOps, LLT Ty,
3669 unsigned NumElts) {
3670 LLT LeftoverTy;
3671 assert(Ty.isVector() && "Expected vector type");
3672 LLT EltTy = Ty.getElementType();
3673 LLT NarrowTy = (NumElts == 1) ? EltTy : LLT::fixed_vector(NumElts, EltTy);
3674 int NumParts, NumLeftover;
3675 std::tie(NumParts, NumLeftover) =
3676 getNarrowTypeBreakDown(Ty, NarrowTy, LeftoverTy);
3677
3678 assert(NumParts > 0 && "Error in getNarrowTypeBreakDown");
3679 for (int i = 0; i < NumParts; ++i) {
3680 DstOps.push_back(NarrowTy);
3681 }
3682
3683 if (LeftoverTy.isValid()) {
3684 assert(NumLeftover == 1 && "expected exactly one leftover");
3685 DstOps.push_back(LeftoverTy);
3686 }
3687}
3688
3689/// Operand \p Op is used on \p N sub-instructions. Fill \p Ops with \p N SrcOps
3690/// made from \p Op depending on operand type.
3691static void broadcastSrcOp(SmallVectorImpl<SrcOp> &Ops, unsigned N,
3692 MachineOperand &Op) {
3693 for (unsigned i = 0; i < N; ++i) {
3694 if (Op.isReg())
3695 Ops.push_back(Op.getReg());
3696 else if (Op.isImm())
3697 Ops.push_back(Op.getImm());
3698 else if (Op.isPredicate())
3699 Ops.push_back(static_cast<CmpInst::Predicate>(Op.getPredicate()));
3700 else
3701 llvm_unreachable("Unsupported type");
3702 }
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00003703}
3704
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003705// Handle splitting vector operations which need to have the same number of
3706// elements in each type index, but each type index may have a different element
3707// type.
3708//
3709// e.g. <4 x s64> = G_SHL <4 x s64>, <4 x s32> ->
3710// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3711// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3712//
3713// Also handles some irregular breakdown cases, e.g.
3714// e.g. <3 x s64> = G_SHL <3 x s64>, <3 x s32> ->
3715// <2 x s64> = G_SHL <2 x s64>, <2 x s32>
3716// s64 = G_SHL s64, s32
3717LegalizerHelper::LegalizeResult
3718LegalizerHelper::fewerElementsVectorMultiEltType(
Petar Avramovic29f88b92021-12-23 14:09:51 +01003719 GenericMachineInstr &MI, unsigned NumElts,
3720 std::initializer_list<unsigned> NonVecOpIndices) {
3721 assert(hasSameNumEltsOnAllVectorOperands(MI, MRI, NonVecOpIndices) &&
3722 "Non-compatible opcode or not specified non-vector operands");
3723 unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements();
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003724
Petar Avramovic29f88b92021-12-23 14:09:51 +01003725 unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs();
3726 unsigned NumDefs = MI.getNumDefs();
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003727
Petar Avramovic29f88b92021-12-23 14:09:51 +01003728 // Create DstOps (sub-vectors with NumElts elts + Leftover) for each output.
3729 // Build instructions with DstOps to use instruction found by CSE directly.
3730 // CSE copies found instruction into given vreg when building with vreg dest.
3731 SmallVector<SmallVector<DstOp, 8>, 2> OutputOpsPieces(NumDefs);
3732 // Output registers will be taken from created instructions.
3733 SmallVector<SmallVector<Register, 8>, 2> OutputRegs(NumDefs);
3734 for (unsigned i = 0; i < NumDefs; ++i) {
3735 makeDstOps(OutputOpsPieces[i], MRI.getType(MI.getReg(i)), NumElts);
3736 }
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003737
Petar Avramovic29f88b92021-12-23 14:09:51 +01003738 // Split vector input operands into sub-vectors with NumElts elts + Leftover.
3739 // Operands listed in NonVecOpIndices will be used as is without splitting;
3740 // examples: compare predicate in icmp and fcmp (op 1), vector select with i1
3741 // scalar condition (op 1), immediate in sext_inreg (op 2).
3742 SmallVector<SmallVector<SrcOp, 8>, 3> InputOpsPieces(NumInputs);
3743 for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands();
3744 ++UseIdx, ++UseNo) {
3745 if (is_contained(NonVecOpIndices, UseIdx)) {
3746 broadcastSrcOp(InputOpsPieces[UseNo], OutputOpsPieces[0].size(),
3747 MI.getOperand(UseIdx));
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003748 } else {
Petar Avramovic29f88b92021-12-23 14:09:51 +01003749 SmallVector<Register, 8> SplitPieces;
3750 extractVectorParts(MI.getReg(UseIdx), NumElts, SplitPieces);
3751 for (auto Reg : SplitPieces)
3752 InputOpsPieces[UseNo].push_back(Reg);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003753 }
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003754 }
3755
Petar Avramovic29f88b92021-12-23 14:09:51 +01003756 unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0;
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003757
Petar Avramovic29f88b92021-12-23 14:09:51 +01003758 // Take i-th piece of each input operand split and build sub-vector/scalar
3759 // instruction. Set i-th DstOp(s) from OutputOpsPieces as destination(s).
3760 for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) {
3761 SmallVector<DstOp, 2> Defs;
3762 for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo)
3763 Defs.push_back(OutputOpsPieces[DstNo][i]);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003764
Petar Avramovic29f88b92021-12-23 14:09:51 +01003765 SmallVector<SrcOp, 3> Uses;
3766 for (unsigned InputNo = 0; InputNo < NumInputs; ++InputNo)
3767 Uses.push_back(InputOpsPieces[InputNo][i]);
Matt Arsenaultc83b8232019-02-07 17:38:00 +00003768
Petar Avramovic29f88b92021-12-23 14:09:51 +01003769 auto I = MIRBuilder.buildInstr(MI.getOpcode(), Defs, Uses, MI.getFlags());
3770 for (unsigned DstNo = 0; DstNo < NumDefs; ++DstNo)
3771 OutputRegs[DstNo].push_back(I.getReg(DstNo));
3772 }
Matt Arsenaultca676342019-01-25 02:36:32 +00003773
Petar Avramovic29f88b92021-12-23 14:09:51 +01003774 // Merge small outputs into MI's output for each def operand.
3775 if (NumLeftovers) {
3776 for (unsigned i = 0; i < NumDefs; ++i)
3777 mergeMixedSubvectors(MI.getReg(i), OutputRegs[i]);
Matt Arsenaultcbaada62019-02-02 23:29:55 +00003778 } else {
Petar Avramovic29f88b92021-12-23 14:09:51 +01003779 for (unsigned i = 0; i < NumDefs; ++i)
Diana Picusf95a5fb2023-01-09 11:59:00 +01003780 MIRBuilder.buildMergeLikeInstr(MI.getReg(i), OutputRegs[i]);
Matt Arsenaultca676342019-01-25 02:36:32 +00003781 }
3782
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003783 MI.eraseFromParent();
3784 return Legalized;
3785}
3786
3787LegalizerHelper::LegalizeResult
Petar Avramovic29f88b92021-12-23 14:09:51 +01003788LegalizerHelper::fewerElementsVectorPhi(GenericMachineInstr &MI,
3789 unsigned NumElts) {
3790 unsigned OrigNumElts = MRI.getType(MI.getReg(0)).getNumElements();
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003791
Petar Avramovic29f88b92021-12-23 14:09:51 +01003792 unsigned NumInputs = MI.getNumOperands() - MI.getNumDefs();
3793 unsigned NumDefs = MI.getNumDefs();
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003794
Petar Avramovic29f88b92021-12-23 14:09:51 +01003795 SmallVector<DstOp, 8> OutputOpsPieces;
3796 SmallVector<Register, 8> OutputRegs;
3797 makeDstOps(OutputOpsPieces, MRI.getType(MI.getReg(0)), NumElts);
Matt Arsenault1b1e6852019-01-25 02:59:34 +00003798
Petar Avramovic29f88b92021-12-23 14:09:51 +01003799 // Instructions that perform register split will be inserted in basic block
3800 // where register is defined (basic block is in the next operand).
3801 SmallVector<SmallVector<Register, 8>, 3> InputOpsPieces(NumInputs / 2);
3802 for (unsigned UseIdx = NumDefs, UseNo = 0; UseIdx < MI.getNumOperands();
3803 UseIdx += 2, ++UseNo) {
3804 MachineBasicBlock &OpMBB = *MI.getOperand(UseIdx + 1).getMBB();
Amara Emerson53445f52022-11-13 01:43:04 -08003805 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminatorForward());
Petar Avramovic29f88b92021-12-23 14:09:51 +01003806 extractVectorParts(MI.getReg(UseIdx), NumElts, InputOpsPieces[UseNo]);
3807 }
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003808
Petar Avramovic29f88b92021-12-23 14:09:51 +01003809 // Build PHIs with fewer elements.
3810 unsigned NumLeftovers = OrigNumElts % NumElts ? 1 : 0;
3811 MIRBuilder.setInsertPt(*MI.getParent(), MI);
3812 for (unsigned i = 0; i < OrigNumElts / NumElts + NumLeftovers; ++i) {
3813 auto Phi = MIRBuilder.buildInstr(TargetOpcode::G_PHI);
3814 Phi.addDef(
3815 MRI.createGenericVirtualRegister(OutputOpsPieces[i].getLLTTy(MRI)));
3816 OutputRegs.push_back(Phi.getReg(0));
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003817
Petar Avramovic29f88b92021-12-23 14:09:51 +01003818 for (unsigned j = 0; j < NumInputs / 2; ++j) {
3819 Phi.addUse(InputOpsPieces[j][i]);
3820 Phi.add(MI.getOperand(1 + j * 2 + 1));
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003821 }
3822 }
3823
Petar Avramovic29f88b92021-12-23 14:09:51 +01003824 // Merge small outputs into MI's def.
3825 if (NumLeftovers) {
3826 mergeMixedSubvectors(MI.getReg(0), OutputRegs);
3827 } else {
Diana Picusf95a5fb2023-01-09 11:59:00 +01003828 MIRBuilder.buildMergeLikeInstr(MI.getReg(0), OutputRegs);
Petar Avramovic29f88b92021-12-23 14:09:51 +01003829 }
3830
Matt Arsenaultd3093c22019-02-28 00:16:32 +00003831 MI.eraseFromParent();
3832 return Legalized;
3833}
3834
3835LegalizerHelper::LegalizeResult
Matt Arsenault28215ca2019-08-13 16:26:28 +00003836LegalizerHelper::fewerElementsVectorUnmergeValues(MachineInstr &MI,
3837 unsigned TypeIdx,
3838 LLT NarrowTy) {
Matt Arsenault28215ca2019-08-13 16:26:28 +00003839 const int NumDst = MI.getNumOperands() - 1;
3840 const Register SrcReg = MI.getOperand(NumDst).getReg();
Petar Avramovic29f88b92021-12-23 14:09:51 +01003841 LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
Matt Arsenault28215ca2019-08-13 16:26:28 +00003842 LLT SrcTy = MRI.getType(SrcReg);
3843
Petar Avramovic29f88b92021-12-23 14:09:51 +01003844 if (TypeIdx != 1 || NarrowTy == DstTy)
Matt Arsenault28215ca2019-08-13 16:26:28 +00003845 return UnableToLegalize;
3846
Petar Avramovic29f88b92021-12-23 14:09:51 +01003847 // Requires compatible types. Otherwise SrcReg should have been defined by
3848 // merge-like instruction that would get artifact combined. Most likely
3849 // instruction that defines SrcReg has to perform more/fewer elements
3850 // legalization compatible with NarrowTy.
3851 assert(SrcTy.isVector() && NarrowTy.isVector() && "Expected vector types");
3852 assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type");
Matt Arsenault28215ca2019-08-13 16:26:28 +00003853
Petar Avramovic29f88b92021-12-23 14:09:51 +01003854 if ((SrcTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) ||
3855 (NarrowTy.getSizeInBits() % DstTy.getSizeInBits() != 0))
3856 return UnableToLegalize;
3857
3858 // This is most likely DstTy (smaller then register size) packed in SrcTy
3859 // (larger then register size) and since unmerge was not combined it will be
3860 // lowered to bit sequence extracts from register. Unpack SrcTy to NarrowTy
3861 // (register size) pieces first. Then unpack each of NarrowTy pieces to DstTy.
3862
3863 // %1:_(DstTy), %2, %3, %4 = G_UNMERGE_VALUES %0:_(SrcTy)
3864 //
3865 // %5:_(NarrowTy), %6 = G_UNMERGE_VALUES %0:_(SrcTy) - reg sequence
3866 // %1:_(DstTy), %2 = G_UNMERGE_VALUES %5:_(NarrowTy) - sequence of bits in reg
3867 // %3:_(DstTy), %4 = G_UNMERGE_VALUES %6:_(NarrowTy)
3868 auto Unmerge = MIRBuilder.buildUnmerge(NarrowTy, SrcReg);
Matt Arsenault28215ca2019-08-13 16:26:28 +00003869 const int NumUnmerge = Unmerge->getNumOperands() - 1;
3870 const int PartsPerUnmerge = NumDst / NumUnmerge;
3871
3872 for (int I = 0; I != NumUnmerge; ++I) {
3873 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_UNMERGE_VALUES);
3874
3875 for (int J = 0; J != PartsPerUnmerge; ++J)
3876 MIB.addDef(MI.getOperand(I * PartsPerUnmerge + J).getReg());
3877 MIB.addUse(Unmerge.getReg(I));
3878 }
3879
3880 MI.eraseFromParent();
3881 return Legalized;
3882}
3883
Pushpinder Singhd0e54222021-03-09 06:10:00 +00003884LegalizerHelper::LegalizeResult
Matt Arsenault901e3312020-08-03 18:37:29 -04003885LegalizerHelper::fewerElementsVectorMerge(MachineInstr &MI, unsigned TypeIdx,
3886 LLT NarrowTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08003887 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramovic29f88b92021-12-23 14:09:51 +01003888 // Requires compatible types. Otherwise user of DstReg did not perform unmerge
3889 // that should have been artifact combined. Most likely instruction that uses
3890 // DstReg has to do more/fewer elements legalization compatible with NarrowTy.
3891 assert(DstTy.isVector() && NarrowTy.isVector() && "Expected vector types");
3892 assert((DstTy.getScalarType() == NarrowTy.getScalarType()) && "bad type");
3893 if (NarrowTy == SrcTy)
3894 return UnableToLegalize;
Matt Arsenault31adc282020-08-03 14:13:38 -04003895
Petar Avramovic29f88b92021-12-23 14:09:51 +01003896 // This attempts to lower part of LCMTy merge/unmerge sequence. Intended use
3897 // is for old mir tests. Since the changes to more/fewer elements it should no
3898 // longer be possible to generate MIR like this when starting from llvm-ir
3899 // because LCMTy approach was replaced with merge/unmerge to vector elements.
3900 if (TypeIdx == 1) {
3901 assert(SrcTy.isVector() && "Expected vector types");
3902 assert((SrcTy.getScalarType() == NarrowTy.getScalarType()) && "bad type");
3903 if ((DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0) ||
3904 (NarrowTy.getNumElements() >= SrcTy.getNumElements()))
3905 return UnableToLegalize;
3906 // %2:_(DstTy) = G_CONCAT_VECTORS %0:_(SrcTy), %1:_(SrcTy)
3907 //
3908 // %3:_(EltTy), %4, %5 = G_UNMERGE_VALUES %0:_(SrcTy)
3909 // %6:_(EltTy), %7, %8 = G_UNMERGE_VALUES %1:_(SrcTy)
3910 // %9:_(NarrowTy) = G_BUILD_VECTOR %3:_(EltTy), %4
3911 // %10:_(NarrowTy) = G_BUILD_VECTOR %5:_(EltTy), %6
3912 // %11:_(NarrowTy) = G_BUILD_VECTOR %7:_(EltTy), %8
3913 // %2:_(DstTy) = G_CONCAT_VECTORS %9:_(NarrowTy), %10, %11
Matt Arsenault31adc282020-08-03 14:13:38 -04003914
Petar Avramovic29f88b92021-12-23 14:09:51 +01003915 SmallVector<Register, 8> Elts;
3916 LLT EltTy = MRI.getType(MI.getOperand(1).getReg()).getScalarType();
3917 for (unsigned i = 1; i < MI.getNumOperands(); ++i) {
3918 auto Unmerge = MIRBuilder.buildUnmerge(EltTy, MI.getOperand(i).getReg());
3919 for (unsigned j = 0; j < Unmerge->getNumDefs(); ++j)
3920 Elts.push_back(Unmerge.getReg(j));
3921 }
Matt Arsenault31adc282020-08-03 14:13:38 -04003922
Petar Avramovic29f88b92021-12-23 14:09:51 +01003923 SmallVector<Register, 8> NarrowTyElts;
3924 unsigned NumNarrowTyElts = NarrowTy.getNumElements();
3925 unsigned NumNarrowTyPieces = DstTy.getNumElements() / NumNarrowTyElts;
3926 for (unsigned i = 0, Offset = 0; i < NumNarrowTyPieces;
3927 ++i, Offset += NumNarrowTyElts) {
3928 ArrayRef<Register> Pieces(&Elts[Offset], NumNarrowTyElts);
Diana Picusf95a5fb2023-01-09 11:59:00 +01003929 NarrowTyElts.push_back(
3930 MIRBuilder.buildMergeLikeInstr(NarrowTy, Pieces).getReg(0));
Petar Avramovic29f88b92021-12-23 14:09:51 +01003931 }
Matt Arsenault31adc282020-08-03 14:13:38 -04003932
Diana Picusf95a5fb2023-01-09 11:59:00 +01003933 MIRBuilder.buildMergeLikeInstr(DstReg, NarrowTyElts);
Petar Avramovic29f88b92021-12-23 14:09:51 +01003934 MI.eraseFromParent();
3935 return Legalized;
3936 }
3937
3938 assert(TypeIdx == 0 && "Bad type index");
3939 if ((NarrowTy.getSizeInBits() % SrcTy.getSizeInBits() != 0) ||
3940 (DstTy.getSizeInBits() % NarrowTy.getSizeInBits() != 0))
3941 return UnableToLegalize;
3942
3943 // This is most likely SrcTy (smaller then register size) packed in DstTy
3944 // (larger then register size) and since merge was not combined it will be
3945 // lowered to bit sequence packing into register. Merge SrcTy to NarrowTy
3946 // (register size) pieces first. Then merge each of NarrowTy pieces to DstTy.
3947
3948 // %0:_(DstTy) = G_MERGE_VALUES %1:_(SrcTy), %2, %3, %4
3949 //
3950 // %5:_(NarrowTy) = G_MERGE_VALUES %1:_(SrcTy), %2 - sequence of bits in reg
3951 // %6:_(NarrowTy) = G_MERGE_VALUES %3:_(SrcTy), %4
3952 // %0:_(DstTy) = G_MERGE_VALUES %5:_(NarrowTy), %6 - reg sequence
3953 SmallVector<Register, 8> NarrowTyElts;
3954 unsigned NumParts = DstTy.getNumElements() / NarrowTy.getNumElements();
3955 unsigned NumSrcElts = SrcTy.isVector() ? SrcTy.getNumElements() : 1;
3956 unsigned NumElts = NarrowTy.getNumElements() / NumSrcElts;
3957 for (unsigned i = 0; i < NumParts; ++i) {
3958 SmallVector<Register, 8> Sources;
3959 for (unsigned j = 0; j < NumElts; ++j)
3960 Sources.push_back(MI.getOperand(1 + i * NumElts + j).getReg());
Diana Picusf95a5fb2023-01-09 11:59:00 +01003961 NarrowTyElts.push_back(
3962 MIRBuilder.buildMergeLikeInstr(NarrowTy, Sources).getReg(0));
Petar Avramovic29f88b92021-12-23 14:09:51 +01003963 }
3964
Diana Picusf95a5fb2023-01-09 11:59:00 +01003965 MIRBuilder.buildMergeLikeInstr(DstReg, NarrowTyElts);
Matt Arsenault31adc282020-08-03 14:13:38 -04003966 MI.eraseFromParent();
3967 return Legalized;
3968}
3969
3970LegalizerHelper::LegalizeResult
Matt Arsenault5a15f662020-07-27 22:00:50 -04003971LegalizerHelper::fewerElementsVectorExtractInsertVectorElt(MachineInstr &MI,
3972 unsigned TypeIdx,
3973 LLT NarrowVecTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08003974 auto [DstReg, SrcVec] = MI.getFirst2Regs();
Matt Arsenault5a15f662020-07-27 22:00:50 -04003975 Register InsertVal;
3976 bool IsInsert = MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT;
3977
3978 assert((IsInsert ? TypeIdx == 0 : TypeIdx == 1) && "not a vector type index");
3979 if (IsInsert)
3980 InsertVal = MI.getOperand(2).getReg();
3981
3982 Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg();
Matt Arsenaulte0020152020-07-27 09:58:17 -04003983
3984 // TODO: Handle total scalarization case.
3985 if (!NarrowVecTy.isVector())
3986 return UnableToLegalize;
3987
Matt Arsenaulte0020152020-07-27 09:58:17 -04003988 LLT VecTy = MRI.getType(SrcVec);
3989
3990 // If the index is a constant, we can really break this down as you would
3991 // expect, and index into the target size pieces.
3992 int64_t IdxVal;
Petar Avramovicd477a7c2021-09-17 11:21:55 +02003993 auto MaybeCst = getIConstantVRegValWithLookThrough(Idx, MRI);
Amara Emerson59a4ee92021-05-26 23:28:44 -07003994 if (MaybeCst) {
3995 IdxVal = MaybeCst->Value.getSExtValue();
Matt Arsenaulte0020152020-07-27 09:58:17 -04003996 // Avoid out of bounds indexing the pieces.
3997 if (IdxVal >= VecTy.getNumElements()) {
3998 MIRBuilder.buildUndef(DstReg);
3999 MI.eraseFromParent();
4000 return Legalized;
4001 }
4002
4003 SmallVector<Register, 8> VecParts;
4004 LLT GCDTy = extractGCDType(VecParts, VecTy, NarrowVecTy, SrcVec);
4005
4006 // Build a sequence of NarrowTy pieces in VecParts for this operand.
Matt Arsenault5a15f662020-07-27 22:00:50 -04004007 LLT LCMTy = buildLCMMergePieces(VecTy, NarrowVecTy, GCDTy, VecParts,
4008 TargetOpcode::G_ANYEXT);
Matt Arsenaulte0020152020-07-27 09:58:17 -04004009
4010 unsigned NewNumElts = NarrowVecTy.getNumElements();
4011
4012 LLT IdxTy = MRI.getType(Idx);
4013 int64_t PartIdx = IdxVal / NewNumElts;
4014 auto NewIdx =
4015 MIRBuilder.buildConstant(IdxTy, IdxVal - NewNumElts * PartIdx);
4016
Matt Arsenault5a15f662020-07-27 22:00:50 -04004017 if (IsInsert) {
4018 LLT PartTy = MRI.getType(VecParts[PartIdx]);
4019
4020 // Use the adjusted index to insert into one of the subvectors.
4021 auto InsertPart = MIRBuilder.buildInsertVectorElement(
4022 PartTy, VecParts[PartIdx], InsertVal, NewIdx);
4023 VecParts[PartIdx] = InsertPart.getReg(0);
4024
4025 // Recombine the inserted subvector with the others to reform the result
4026 // vector.
4027 buildWidenedRemergeToDst(DstReg, LCMTy, VecParts);
4028 } else {
4029 MIRBuilder.buildExtractVectorElement(DstReg, VecParts[PartIdx], NewIdx);
4030 }
4031
Matt Arsenaulte0020152020-07-27 09:58:17 -04004032 MI.eraseFromParent();
4033 return Legalized;
4034 }
4035
Matt Arsenault5a15f662020-07-27 22:00:50 -04004036 // With a variable index, we can't perform the operation in a smaller type, so
Matt Arsenaulte0020152020-07-27 09:58:17 -04004037 // we're forced to expand this.
4038 //
4039 // TODO: We could emit a chain of compare/select to figure out which piece to
4040 // index.
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04004041 return lowerExtractInsertVectorElt(MI);
Matt Arsenaulte0020152020-07-27 09:58:17 -04004042}
4043
4044LegalizerHelper::LegalizeResult
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004045LegalizerHelper::reduceLoadStoreWidth(GLoadStore &LdStMI, unsigned TypeIdx,
Matt Arsenault7f09fd62019-02-05 00:26:12 +00004046 LLT NarrowTy) {
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004047 // FIXME: Don't know how to handle secondary types yet.
4048 if (TypeIdx != 0)
4049 return UnableToLegalize;
4050
Matt Arsenaultcfca2a72019-01-27 22:36:24 +00004051 // This implementation doesn't work for atomics. Give up instead of doing
4052 // something invalid.
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004053 if (LdStMI.isAtomic())
Matt Arsenaultcfca2a72019-01-27 22:36:24 +00004054 return UnableToLegalize;
4055
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004056 bool IsLoad = isa<GLoad>(LdStMI);
4057 Register ValReg = LdStMI.getReg(0);
4058 Register AddrReg = LdStMI.getPointerReg();
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004059 LLT ValTy = MRI.getType(ValReg);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004060
Matt Arsenaultc0ad75e2020-02-13 15:08:59 -05004061 // FIXME: Do we need a distinct NarrowMemory legalize action?
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004062 if (ValTy.getSizeInBits() != 8 * LdStMI.getMemSize()) {
Matt Arsenaultc0ad75e2020-02-13 15:08:59 -05004063 LLVM_DEBUG(dbgs() << "Can't narrow extload/truncstore\n");
4064 return UnableToLegalize;
4065 }
4066
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004067 int NumParts = -1;
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004068 int NumLeftover = -1;
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004069 LLT LeftoverTy;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004070 SmallVector<Register, 8> NarrowRegs, NarrowLeftoverRegs;
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004071 if (IsLoad) {
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004072 std::tie(NumParts, NumLeftover) = getNarrowTypeBreakDown(ValTy, NarrowTy, LeftoverTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004073 } else {
4074 if (extractParts(ValReg, ValTy, NarrowTy, LeftoverTy, NarrowRegs,
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004075 NarrowLeftoverRegs)) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004076 NumParts = NarrowRegs.size();
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004077 NumLeftover = NarrowLeftoverRegs.size();
4078 }
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004079 }
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004080
4081 if (NumParts == -1)
4082 return UnableToLegalize;
4083
Matt Arsenault1ea182c2020-07-31 10:19:02 -04004084 LLT PtrTy = MRI.getType(AddrReg);
4085 const LLT OffsetTy = LLT::scalar(PtrTy.getSizeInBits());
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004086
4087 unsigned TotalSize = ValTy.getSizeInBits();
4088
4089 // Split the load/store into PartTy sized pieces starting at Offset. If this
4090 // is a load, return the new registers in ValRegs. For a store, each elements
4091 // of ValRegs should be PartTy. Returns the next offset that needs to be
4092 // handled.
Sheng146c7822022-02-07 19:04:27 -05004093 bool isBigEndian = MIRBuilder.getDataLayout().isBigEndian();
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004094 auto MMO = LdStMI.getMMO();
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004095 auto splitTypePieces = [=](LLT PartTy, SmallVectorImpl<Register> &ValRegs,
Sheng146c7822022-02-07 19:04:27 -05004096 unsigned NumParts, unsigned Offset) -> unsigned {
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004097 MachineFunction &MF = MIRBuilder.getMF();
4098 unsigned PartSize = PartTy.getSizeInBits();
4099 for (unsigned Idx = 0, E = NumParts; Idx != E && Offset < TotalSize;
Sheng146c7822022-02-07 19:04:27 -05004100 ++Idx) {
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004101 unsigned ByteOffset = Offset / 8;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004102 Register NewAddrReg;
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004103
Daniel Sanderse74c5b92019-11-01 13:18:00 -07004104 MIRBuilder.materializePtrAdd(NewAddrReg, AddrReg, OffsetTy, ByteOffset);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004105
4106 MachineMemOperand *NewMMO =
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004107 MF.getMachineMemOperand(&MMO, ByteOffset, PartTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004108
4109 if (IsLoad) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004110 Register Dst = MRI.createGenericVirtualRegister(PartTy);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004111 ValRegs.push_back(Dst);
4112 MIRBuilder.buildLoad(Dst, NewAddrReg, *NewMMO);
4113 } else {
4114 MIRBuilder.buildStore(ValRegs[Idx], NewAddrReg, *NewMMO);
4115 }
Sheng146c7822022-02-07 19:04:27 -05004116 Offset = isBigEndian ? Offset - PartSize : Offset + PartSize;
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004117 }
4118
4119 return Offset;
4120 };
4121
Sheng146c7822022-02-07 19:04:27 -05004122 unsigned Offset = isBigEndian ? TotalSize - NarrowTy.getSizeInBits() : 0;
4123 unsigned HandledOffset =
4124 splitTypePieces(NarrowTy, NarrowRegs, NumParts, Offset);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004125
4126 // Handle the rest of the register if this isn't an even type breakdown.
4127 if (LeftoverTy.isValid())
Sheng146c7822022-02-07 19:04:27 -05004128 splitTypePieces(LeftoverTy, NarrowLeftoverRegs, NumLeftover, HandledOffset);
Matt Arsenaultc7bce732019-01-31 02:46:05 +00004129
4130 if (IsLoad) {
4131 insertParts(ValReg, ValTy, NarrowTy, NarrowRegs,
4132 LeftoverTy, NarrowLeftoverRegs);
4133 }
4134
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004135 LdStMI.eraseFromParent();
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004136 return Legalized;
4137}
4138
4139LegalizerHelper::LegalizeResult
Tim Northover69fa84a2016-10-14 22:18:18 +00004140LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
4141 LLT NarrowTy) {
Matt Arsenault1b1e6852019-01-25 02:59:34 +00004142 using namespace TargetOpcode;
Petar Avramovic29f88b92021-12-23 14:09:51 +01004143 GenericMachineInstr &GMI = cast<GenericMachineInstr>(MI);
4144 unsigned NumElts = NarrowTy.isVector() ? NarrowTy.getNumElements() : 1;
Volkan Keles574d7372018-12-14 22:11:20 +00004145
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004146 switch (MI.getOpcode()) {
4147 case G_IMPLICIT_DEF:
Matt Arsenaultce8a1f72020-02-15 20:24:36 -05004148 case G_TRUNC:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004149 case G_AND:
4150 case G_OR:
4151 case G_XOR:
4152 case G_ADD:
4153 case G_SUB:
4154 case G_MUL:
Matt Arsenault3e8bb7a2020-07-25 10:47:33 -04004155 case G_PTR_ADD:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004156 case G_SMULH:
4157 case G_UMULH:
4158 case G_FADD:
4159 case G_FMUL:
4160 case G_FSUB:
4161 case G_FNEG:
4162 case G_FABS:
Matt Arsenault9dba67f2019-02-11 17:05:20 +00004163 case G_FCANONICALIZE:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004164 case G_FDIV:
4165 case G_FREM:
4166 case G_FMA:
Matt Arsenaultcf103722019-09-06 20:49:10 +00004167 case G_FMAD:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004168 case G_FPOW:
4169 case G_FEXP:
4170 case G_FEXP2:
4171 case G_FLOG:
4172 case G_FLOG2:
4173 case G_FLOG10:
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04004174 case G_FLDEXP:
Jessica Paquetteba557672019-04-25 16:44:40 +00004175 case G_FNEARBYINT:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004176 case G_FCEIL:
Jessica Paquetteebdb0212019-02-11 17:22:58 +00004177 case G_FFLOOR:
Jessica Paquetted5c69e02019-04-19 23:41:52 +00004178 case G_FRINT:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004179 case G_INTRINSIC_ROUND:
Matt Arsenault0da582d2020-07-19 09:56:15 -04004180 case G_INTRINSIC_ROUNDEVEN:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004181 case G_INTRINSIC_TRUNC:
Jessica Paquette7db82d72019-01-28 18:34:18 +00004182 case G_FCOS:
4183 case G_FSIN:
Jessica Paquette22457f82019-01-30 21:03:52 +00004184 case G_FSQRT:
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +00004185 case G_BSWAP:
Matt Arsenault5ff310e2019-09-04 20:46:15 +00004186 case G_BITREVERSE:
Amara Emersonae878da2019-04-10 23:06:08 +00004187 case G_SDIV:
Matt Arsenaultd12f2a22020-01-04 13:24:09 -05004188 case G_UDIV:
4189 case G_SREM:
4190 case G_UREM:
Christudasan Devadasan90d78402021-04-12 15:49:47 +05304191 case G_SDIVREM:
4192 case G_UDIVREM:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00004193 case G_SMIN:
4194 case G_SMAX:
4195 case G_UMIN:
4196 case G_UMAX:
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02004197 case G_ABS:
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00004198 case G_FMINNUM:
4199 case G_FMAXNUM:
4200 case G_FMINNUM_IEEE:
4201 case G_FMAXNUM_IEEE:
4202 case G_FMINIMUM:
4203 case G_FMAXIMUM:
Matt Arsenault4919f2e2020-03-19 21:25:27 -04004204 case G_FSHL:
4205 case G_FSHR:
Mirko Brkusanin5263bf52021-09-07 16:18:19 +02004206 case G_ROTL:
4207 case G_ROTR:
Dominik Montada55e3a7c2020-04-14 11:25:05 +02004208 case G_FREEZE:
Matt Arsenault23ec7732020-07-12 16:11:53 -04004209 case G_SADDSAT:
4210 case G_SSUBSAT:
4211 case G_UADDSAT:
4212 case G_USUBSAT:
Pushpinder Singhd0e54222021-03-09 06:10:00 +00004213 case G_UMULO:
4214 case G_SMULO:
Matt Arsenaultc83b8232019-02-07 17:38:00 +00004215 case G_SHL:
4216 case G_LSHR:
4217 case G_ASHR:
Bevin Hansson5de6c562020-07-16 17:02:04 +02004218 case G_SSHLSAT:
4219 case G_USHLSAT:
Matt Arsenault75e30c42019-02-20 16:42:52 +00004220 case G_CTLZ:
4221 case G_CTLZ_ZERO_UNDEF:
4222 case G_CTTZ:
4223 case G_CTTZ_ZERO_UNDEF:
4224 case G_CTPOP:
Matt Arsenault1448f562019-05-17 12:19:52 +00004225 case G_FCOPYSIGN:
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004226 case G_ZEXT:
4227 case G_SEXT:
4228 case G_ANYEXT:
4229 case G_FPEXT:
4230 case G_FPTRUNC:
4231 case G_SITOFP:
4232 case G_UITOFP:
4233 case G_FPTOSI:
4234 case G_FPTOUI:
Matt Arsenaultcbaada62019-02-02 23:29:55 +00004235 case G_INTTOPTR:
4236 case G_PTRTOINT:
Matt Arsenaulta8b43392019-02-08 02:40:47 +00004237 case G_ADDRSPACE_CAST:
Abinav Puthan Purayil898d5772022-03-31 16:33:28 +05304238 case G_UADDO:
4239 case G_USUBO:
4240 case G_UADDE:
4241 case G_USUBE:
4242 case G_SADDO:
4243 case G_SSUBO:
4244 case G_SADDE:
4245 case G_SSUBE:
Matt Arsenaultfe5b9a62020-05-31 13:23:20 -04004246 case G_STRICT_FADD:
Matt Arsenault1fe12992022-11-17 23:03:23 -08004247 case G_STRICT_FSUB:
Matt Arsenaultfe5b9a62020-05-31 13:23:20 -04004248 case G_STRICT_FMUL:
4249 case G_STRICT_FMA:
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04004250 case G_STRICT_FLDEXP:
Matt Arsenault003b58f2023-04-26 21:57:10 -04004251 case G_FFREXP:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004252 return fewerElementsVectorMultiEltType(GMI, NumElts);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004253 case G_ICMP:
4254 case G_FCMP:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004255 return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*cpm predicate*/});
Janek van Oirschot322966f2022-11-28 15:40:31 -05004256 case G_IS_FPCLASS:
4257 return fewerElementsVectorMultiEltType(GMI, NumElts, {2, 3 /*mask,fpsem*/});
Matt Arsenaultdc6c7852019-01-30 04:19:31 +00004258 case G_SELECT:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004259 if (MRI.getType(MI.getOperand(1).getReg()).isVector())
4260 return fewerElementsVectorMultiEltType(GMI, NumElts);
4261 return fewerElementsVectorMultiEltType(GMI, NumElts, {1 /*scalar cond*/});
Matt Arsenaultd3093c22019-02-28 00:16:32 +00004262 case G_PHI:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004263 return fewerElementsVectorPhi(GMI, NumElts);
Matt Arsenault28215ca2019-08-13 16:26:28 +00004264 case G_UNMERGE_VALUES:
4265 return fewerElementsVectorUnmergeValues(MI, TypeIdx, NarrowTy);
Matt Arsenault3cd39592019-10-09 22:44:43 +00004266 case G_BUILD_VECTOR:
Matt Arsenault901e3312020-08-03 18:37:29 -04004267 assert(TypeIdx == 0 && "not a vector type index");
4268 return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy);
Matt Arsenault31adc282020-08-03 14:13:38 -04004269 case G_CONCAT_VECTORS:
Matt Arsenault901e3312020-08-03 18:37:29 -04004270 if (TypeIdx != 1) // TODO: This probably does work as expected already.
4271 return UnableToLegalize;
4272 return fewerElementsVectorMerge(MI, TypeIdx, NarrowTy);
Matt Arsenaulte0020152020-07-27 09:58:17 -04004273 case G_EXTRACT_VECTOR_ELT:
Matt Arsenault5a15f662020-07-27 22:00:50 -04004274 case G_INSERT_VECTOR_ELT:
4275 return fewerElementsVectorExtractInsertVectorElt(MI, TypeIdx, NarrowTy);
Matt Arsenault816c9b3e2019-01-27 21:53:09 +00004276 case G_LOAD:
4277 case G_STORE:
Amara Emerson4e3dc6b2021-07-09 15:48:47 -07004278 return reduceLoadStoreWidth(cast<GLoadStore>(MI), TypeIdx, NarrowTy);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -05004279 case G_SEXT_INREG:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004280 return fewerElementsVectorMultiEltType(GMI, NumElts, {2 /*imm*/});
Amara Emersona35c2c72021-02-21 14:17:03 -08004281 GISEL_VECREDUCE_CASES_NONSEQ
4282 return fewerElementsVectorReductions(MI, TypeIdx, NarrowTy);
Amara Emerson9f39ba12021-05-19 21:35:05 -07004283 case G_SHUFFLE_VECTOR:
4284 return fewerElementsVectorShuffle(MI, TypeIdx, NarrowTy);
Tim Northover33b07d62016-07-22 20:03:43 +00004285 default:
4286 return UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +00004287 }
4288}
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004289
Amara Emerson9f39ba12021-05-19 21:35:05 -07004290LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorShuffle(
4291 MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) {
4292 assert(MI.getOpcode() == TargetOpcode::G_SHUFFLE_VECTOR);
4293 if (TypeIdx != 0)
4294 return UnableToLegalize;
4295
Amara Emerson719024a2023-02-23 16:35:39 -08004296 auto [DstReg, DstTy, Src1Reg, Src1Ty, Src2Reg, Src2Ty] =
4297 MI.getFirst3RegLLTs();
Amara Emerson9f39ba12021-05-19 21:35:05 -07004298 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
Amara Emerson9f39ba12021-05-19 21:35:05 -07004299 // The shuffle should be canonicalized by now.
4300 if (DstTy != Src1Ty)
4301 return UnableToLegalize;
4302 if (DstTy != Src2Ty)
4303 return UnableToLegalize;
4304
4305 if (!isPowerOf2_32(DstTy.getNumElements()))
4306 return UnableToLegalize;
4307
4308 // We only support splitting a shuffle into 2, so adjust NarrowTy accordingly.
4309 // Further legalization attempts will be needed to do split further.
Sander de Smalenc9acd2f2021-06-25 11:27:41 +01004310 NarrowTy =
4311 DstTy.changeElementCount(DstTy.getElementCount().divideCoefficientBy(2));
Amara Emerson9f39ba12021-05-19 21:35:05 -07004312 unsigned NewElts = NarrowTy.getNumElements();
4313
4314 SmallVector<Register> SplitSrc1Regs, SplitSrc2Regs;
4315 extractParts(Src1Reg, NarrowTy, 2, SplitSrc1Regs);
4316 extractParts(Src2Reg, NarrowTy, 2, SplitSrc2Regs);
4317 Register Inputs[4] = {SplitSrc1Regs[0], SplitSrc1Regs[1], SplitSrc2Regs[0],
4318 SplitSrc2Regs[1]};
4319
4320 Register Hi, Lo;
4321
4322 // If Lo or Hi uses elements from at most two of the four input vectors, then
4323 // express it as a vector shuffle of those two inputs. Otherwise extract the
4324 // input elements by hand and construct the Lo/Hi output using a BUILD_VECTOR.
4325 SmallVector<int, 16> Ops;
4326 for (unsigned High = 0; High < 2; ++High) {
4327 Register &Output = High ? Hi : Lo;
4328
4329 // Build a shuffle mask for the output, discovering on the fly which
4330 // input vectors to use as shuffle operands (recorded in InputUsed).
4331 // If building a suitable shuffle vector proves too hard, then bail
4332 // out with useBuildVector set.
4333 unsigned InputUsed[2] = {-1U, -1U}; // Not yet discovered.
4334 unsigned FirstMaskIdx = High * NewElts;
4335 bool UseBuildVector = false;
4336 for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) {
4337 // The mask element. This indexes into the input.
4338 int Idx = Mask[FirstMaskIdx + MaskOffset];
4339
4340 // The input vector this mask element indexes into.
4341 unsigned Input = (unsigned)Idx / NewElts;
4342
Joe Loser5e96cea2022-09-06 18:06:58 -06004343 if (Input >= std::size(Inputs)) {
Amara Emerson9f39ba12021-05-19 21:35:05 -07004344 // The mask element does not index into any input vector.
4345 Ops.push_back(-1);
4346 continue;
4347 }
4348
4349 // Turn the index into an offset from the start of the input vector.
4350 Idx -= Input * NewElts;
4351
4352 // Find or create a shuffle vector operand to hold this input.
4353 unsigned OpNo;
Joe Loser5e96cea2022-09-06 18:06:58 -06004354 for (OpNo = 0; OpNo < std::size(InputUsed); ++OpNo) {
Amara Emerson9f39ba12021-05-19 21:35:05 -07004355 if (InputUsed[OpNo] == Input) {
4356 // This input vector is already an operand.
4357 break;
4358 } else if (InputUsed[OpNo] == -1U) {
4359 // Create a new operand for this input vector.
4360 InputUsed[OpNo] = Input;
4361 break;
4362 }
4363 }
4364
Joe Loser5e96cea2022-09-06 18:06:58 -06004365 if (OpNo >= std::size(InputUsed)) {
Amara Emerson9f39ba12021-05-19 21:35:05 -07004366 // More than two input vectors used! Give up on trying to create a
4367 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
4368 UseBuildVector = true;
4369 break;
4370 }
4371
4372 // Add the mask index for the new shuffle vector.
4373 Ops.push_back(Idx + OpNo * NewElts);
4374 }
4375
4376 if (UseBuildVector) {
4377 LLT EltTy = NarrowTy.getElementType();
4378 SmallVector<Register, 16> SVOps;
4379
4380 // Extract the input elements by hand.
4381 for (unsigned MaskOffset = 0; MaskOffset < NewElts; ++MaskOffset) {
4382 // The mask element. This indexes into the input.
4383 int Idx = Mask[FirstMaskIdx + MaskOffset];
4384
4385 // The input vector this mask element indexes into.
4386 unsigned Input = (unsigned)Idx / NewElts;
4387
Joe Loser5e96cea2022-09-06 18:06:58 -06004388 if (Input >= std::size(Inputs)) {
Amara Emerson9f39ba12021-05-19 21:35:05 -07004389 // The mask element is "undef" or indexes off the end of the input.
4390 SVOps.push_back(MIRBuilder.buildUndef(EltTy).getReg(0));
4391 continue;
4392 }
4393
4394 // Turn the index into an offset from the start of the input vector.
4395 Idx -= Input * NewElts;
4396
4397 // Extract the vector element by hand.
4398 SVOps.push_back(MIRBuilder
4399 .buildExtractVectorElement(
4400 EltTy, Inputs[Input],
4401 MIRBuilder.buildConstant(LLT::scalar(32), Idx))
4402 .getReg(0));
4403 }
4404
4405 // Construct the Lo/Hi output using a G_BUILD_VECTOR.
4406 Output = MIRBuilder.buildBuildVector(NarrowTy, SVOps).getReg(0);
4407 } else if (InputUsed[0] == -1U) {
4408 // No input vectors were used! The result is undefined.
4409 Output = MIRBuilder.buildUndef(NarrowTy).getReg(0);
4410 } else {
4411 Register Op0 = Inputs[InputUsed[0]];
4412 // If only one input was used, use an undefined vector for the other.
4413 Register Op1 = InputUsed[1] == -1U
4414 ? MIRBuilder.buildUndef(NarrowTy).getReg(0)
4415 : Inputs[InputUsed[1]];
4416 // At least one input vector was used. Create a new shuffle vector.
4417 Output = MIRBuilder.buildShuffleVector(NarrowTy, Op0, Op1, Ops).getReg(0);
4418 }
4419
4420 Ops.clear();
4421 }
4422
4423 MIRBuilder.buildConcatVectors(DstReg, {Lo, Hi});
4424 MI.eraseFromParent();
4425 return Legalized;
4426}
4427
Amara Emerson95ac3d12021-08-18 00:19:58 -07004428static unsigned getScalarOpcForReduction(unsigned Opc) {
Amara Emersona35c2c72021-02-21 14:17:03 -08004429 unsigned ScalarOpc;
4430 switch (Opc) {
4431 case TargetOpcode::G_VECREDUCE_FADD:
4432 ScalarOpc = TargetOpcode::G_FADD;
4433 break;
4434 case TargetOpcode::G_VECREDUCE_FMUL:
4435 ScalarOpc = TargetOpcode::G_FMUL;
4436 break;
4437 case TargetOpcode::G_VECREDUCE_FMAX:
4438 ScalarOpc = TargetOpcode::G_FMAXNUM;
4439 break;
4440 case TargetOpcode::G_VECREDUCE_FMIN:
4441 ScalarOpc = TargetOpcode::G_FMINNUM;
4442 break;
4443 case TargetOpcode::G_VECREDUCE_ADD:
4444 ScalarOpc = TargetOpcode::G_ADD;
4445 break;
4446 case TargetOpcode::G_VECREDUCE_MUL:
4447 ScalarOpc = TargetOpcode::G_MUL;
4448 break;
4449 case TargetOpcode::G_VECREDUCE_AND:
4450 ScalarOpc = TargetOpcode::G_AND;
4451 break;
4452 case TargetOpcode::G_VECREDUCE_OR:
4453 ScalarOpc = TargetOpcode::G_OR;
4454 break;
4455 case TargetOpcode::G_VECREDUCE_XOR:
4456 ScalarOpc = TargetOpcode::G_XOR;
4457 break;
4458 case TargetOpcode::G_VECREDUCE_SMAX:
4459 ScalarOpc = TargetOpcode::G_SMAX;
4460 break;
4461 case TargetOpcode::G_VECREDUCE_SMIN:
4462 ScalarOpc = TargetOpcode::G_SMIN;
4463 break;
4464 case TargetOpcode::G_VECREDUCE_UMAX:
4465 ScalarOpc = TargetOpcode::G_UMAX;
4466 break;
4467 case TargetOpcode::G_VECREDUCE_UMIN:
4468 ScalarOpc = TargetOpcode::G_UMIN;
4469 break;
4470 default:
Amara Emerson95ac3d12021-08-18 00:19:58 -07004471 llvm_unreachable("Unhandled reduction");
Amara Emersona35c2c72021-02-21 14:17:03 -08004472 }
Amara Emerson95ac3d12021-08-18 00:19:58 -07004473 return ScalarOpc;
4474}
4475
4476LegalizerHelper::LegalizeResult LegalizerHelper::fewerElementsVectorReductions(
4477 MachineInstr &MI, unsigned int TypeIdx, LLT NarrowTy) {
4478 unsigned Opc = MI.getOpcode();
4479 assert(Opc != TargetOpcode::G_VECREDUCE_SEQ_FADD &&
4480 Opc != TargetOpcode::G_VECREDUCE_SEQ_FMUL &&
4481 "Sequential reductions not expected");
4482
4483 if (TypeIdx != 1)
4484 return UnableToLegalize;
4485
4486 // The semantics of the normal non-sequential reductions allow us to freely
4487 // re-associate the operation.
Amara Emerson719024a2023-02-23 16:35:39 -08004488 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Amara Emerson95ac3d12021-08-18 00:19:58 -07004489
4490 if (NarrowTy.isVector() &&
4491 (SrcTy.getNumElements() % NarrowTy.getNumElements() != 0))
4492 return UnableToLegalize;
4493
4494 unsigned ScalarOpc = getScalarOpcForReduction(Opc);
4495 SmallVector<Register> SplitSrcs;
4496 // If NarrowTy is a scalar then we're being asked to scalarize.
4497 const unsigned NumParts =
4498 NarrowTy.isVector() ? SrcTy.getNumElements() / NarrowTy.getNumElements()
4499 : SrcTy.getNumElements();
4500
4501 extractParts(SrcReg, NarrowTy, NumParts, SplitSrcs);
4502 if (NarrowTy.isScalar()) {
4503 if (DstTy != NarrowTy)
4504 return UnableToLegalize; // FIXME: handle implicit extensions.
4505
4506 if (isPowerOf2_32(NumParts)) {
4507 // Generate a tree of scalar operations to reduce the critical path.
4508 SmallVector<Register> PartialResults;
4509 unsigned NumPartsLeft = NumParts;
4510 while (NumPartsLeft > 1) {
4511 for (unsigned Idx = 0; Idx < NumPartsLeft - 1; Idx += 2) {
4512 PartialResults.emplace_back(
4513 MIRBuilder
4514 .buildInstr(ScalarOpc, {NarrowTy},
4515 {SplitSrcs[Idx], SplitSrcs[Idx + 1]})
4516 .getReg(0));
4517 }
4518 SplitSrcs = PartialResults;
4519 PartialResults.clear();
4520 NumPartsLeft = SplitSrcs.size();
4521 }
4522 assert(SplitSrcs.size() == 1);
4523 MIRBuilder.buildCopy(DstReg, SplitSrcs[0]);
4524 MI.eraseFromParent();
4525 return Legalized;
4526 }
4527 // If we can't generate a tree, then just do sequential operations.
4528 Register Acc = SplitSrcs[0];
4529 for (unsigned Idx = 1; Idx < NumParts; ++Idx)
4530 Acc = MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {Acc, SplitSrcs[Idx]})
4531 .getReg(0);
4532 MIRBuilder.buildCopy(DstReg, Acc);
4533 MI.eraseFromParent();
4534 return Legalized;
4535 }
4536 SmallVector<Register> PartialReductions;
4537 for (unsigned Part = 0; Part < NumParts; ++Part) {
4538 PartialReductions.push_back(
4539 MIRBuilder.buildInstr(Opc, {DstTy}, {SplitSrcs[Part]}).getReg(0));
4540 }
4541
Amara Emersona35c2c72021-02-21 14:17:03 -08004542
4543 // If the types involved are powers of 2, we can generate intermediate vector
4544 // ops, before generating a final reduction operation.
4545 if (isPowerOf2_32(SrcTy.getNumElements()) &&
4546 isPowerOf2_32(NarrowTy.getNumElements())) {
4547 return tryNarrowPow2Reduction(MI, SrcReg, SrcTy, NarrowTy, ScalarOpc);
4548 }
4549
4550 Register Acc = PartialReductions[0];
4551 for (unsigned Part = 1; Part < NumParts; ++Part) {
4552 if (Part == NumParts - 1) {
4553 MIRBuilder.buildInstr(ScalarOpc, {DstReg},
4554 {Acc, PartialReductions[Part]});
4555 } else {
4556 Acc = MIRBuilder
4557 .buildInstr(ScalarOpc, {DstTy}, {Acc, PartialReductions[Part]})
4558 .getReg(0);
4559 }
4560 }
4561 MI.eraseFromParent();
4562 return Legalized;
4563}
4564
4565LegalizerHelper::LegalizeResult
4566LegalizerHelper::tryNarrowPow2Reduction(MachineInstr &MI, Register SrcReg,
4567 LLT SrcTy, LLT NarrowTy,
4568 unsigned ScalarOpc) {
4569 SmallVector<Register> SplitSrcs;
4570 // Split the sources into NarrowTy size pieces.
4571 extractParts(SrcReg, NarrowTy,
4572 SrcTy.getNumElements() / NarrowTy.getNumElements(), SplitSrcs);
4573 // We're going to do a tree reduction using vector operations until we have
4574 // one NarrowTy size value left.
4575 while (SplitSrcs.size() > 1) {
4576 SmallVector<Register> PartialRdxs;
4577 for (unsigned Idx = 0; Idx < SplitSrcs.size()-1; Idx += 2) {
4578 Register LHS = SplitSrcs[Idx];
4579 Register RHS = SplitSrcs[Idx + 1];
4580 // Create the intermediate vector op.
4581 Register Res =
4582 MIRBuilder.buildInstr(ScalarOpc, {NarrowTy}, {LHS, RHS}).getReg(0);
4583 PartialRdxs.push_back(Res);
4584 }
4585 SplitSrcs = std::move(PartialRdxs);
4586 }
4587 // Finally generate the requested NarrowTy based reduction.
4588 Observer.changingInstr(MI);
4589 MI.getOperand(1).setReg(SplitSrcs[0]);
4590 Observer.changedInstr(MI);
4591 return Legalized;
4592}
4593
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00004594LegalizerHelper::LegalizeResult
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004595LegalizerHelper::narrowScalarShiftByConstant(MachineInstr &MI, const APInt &Amt,
4596 const LLT HalfTy, const LLT AmtTy) {
4597
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004598 Register InL = MRI.createGenericVirtualRegister(HalfTy);
4599 Register InH = MRI.createGenericVirtualRegister(HalfTy);
Jay Foad63f73542020-01-16 12:37:00 +00004600 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004601
Jay Foada9bceb22021-09-30 09:54:57 +01004602 if (Amt.isZero()) {
Diana Picusf95a5fb2023-01-09 11:59:00 +01004603 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), {InL, InH});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004604 MI.eraseFromParent();
4605 return Legalized;
4606 }
4607
4608 LLT NVT = HalfTy;
4609 unsigned NVTBits = HalfTy.getSizeInBits();
4610 unsigned VTBits = 2 * NVTBits;
4611
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004612 SrcOp Lo(Register(0)), Hi(Register(0));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004613 if (MI.getOpcode() == TargetOpcode::G_SHL) {
4614 if (Amt.ugt(VTBits)) {
4615 Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
4616 } else if (Amt.ugt(NVTBits)) {
4617 Lo = MIRBuilder.buildConstant(NVT, 0);
4618 Hi = MIRBuilder.buildShl(NVT, InL,
4619 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
4620 } else if (Amt == NVTBits) {
4621 Lo = MIRBuilder.buildConstant(NVT, 0);
4622 Hi = InL;
4623 } else {
4624 Lo = MIRBuilder.buildShl(NVT, InL, MIRBuilder.buildConstant(AmtTy, Amt));
Matt Arsenaulte98cab12019-02-07 20:44:08 +00004625 auto OrLHS =
4626 MIRBuilder.buildShl(NVT, InH, MIRBuilder.buildConstant(AmtTy, Amt));
4627 auto OrRHS = MIRBuilder.buildLShr(
4628 NVT, InL, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
4629 Hi = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004630 }
4631 } else if (MI.getOpcode() == TargetOpcode::G_LSHR) {
4632 if (Amt.ugt(VTBits)) {
4633 Lo = Hi = MIRBuilder.buildConstant(NVT, 0);
4634 } else if (Amt.ugt(NVTBits)) {
4635 Lo = MIRBuilder.buildLShr(NVT, InH,
4636 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
4637 Hi = MIRBuilder.buildConstant(NVT, 0);
4638 } else if (Amt == NVTBits) {
4639 Lo = InH;
4640 Hi = MIRBuilder.buildConstant(NVT, 0);
4641 } else {
4642 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
4643
4644 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
4645 auto OrRHS = MIRBuilder.buildShl(
4646 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
4647
4648 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
4649 Hi = MIRBuilder.buildLShr(NVT, InH, ShiftAmtConst);
4650 }
4651 } else {
4652 if (Amt.ugt(VTBits)) {
4653 Hi = Lo = MIRBuilder.buildAShr(
4654 NVT, InH, MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
4655 } else if (Amt.ugt(NVTBits)) {
4656 Lo = MIRBuilder.buildAShr(NVT, InH,
4657 MIRBuilder.buildConstant(AmtTy, Amt - NVTBits));
4658 Hi = MIRBuilder.buildAShr(NVT, InH,
4659 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
4660 } else if (Amt == NVTBits) {
4661 Lo = InH;
4662 Hi = MIRBuilder.buildAShr(NVT, InH,
4663 MIRBuilder.buildConstant(AmtTy, NVTBits - 1));
4664 } else {
4665 auto ShiftAmtConst = MIRBuilder.buildConstant(AmtTy, Amt);
4666
4667 auto OrLHS = MIRBuilder.buildLShr(NVT, InL, ShiftAmtConst);
4668 auto OrRHS = MIRBuilder.buildShl(
4669 NVT, InH, MIRBuilder.buildConstant(AmtTy, -Amt + NVTBits));
4670
4671 Lo = MIRBuilder.buildOr(NVT, OrLHS, OrRHS);
4672 Hi = MIRBuilder.buildAShr(NVT, InH, ShiftAmtConst);
4673 }
4674 }
4675
Diana Picusf95a5fb2023-01-09 11:59:00 +01004676 MIRBuilder.buildMergeLikeInstr(MI.getOperand(0), {Lo, Hi});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004677 MI.eraseFromParent();
4678
4679 return Legalized;
4680}
4681
4682// TODO: Optimize if constant shift amount.
4683LegalizerHelper::LegalizeResult
4684LegalizerHelper::narrowScalarShift(MachineInstr &MI, unsigned TypeIdx,
4685 LLT RequestedTy) {
4686 if (TypeIdx == 1) {
4687 Observer.changingInstr(MI);
4688 narrowScalarSrc(MI, RequestedTy, 2);
4689 Observer.changedInstr(MI);
4690 return Legalized;
4691 }
4692
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004693 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004694 LLT DstTy = MRI.getType(DstReg);
4695 if (DstTy.isVector())
4696 return UnableToLegalize;
4697
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004698 Register Amt = MI.getOperand(2).getReg();
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004699 LLT ShiftAmtTy = MRI.getType(Amt);
4700 const unsigned DstEltSize = DstTy.getScalarSizeInBits();
4701 if (DstEltSize % 2 != 0)
4702 return UnableToLegalize;
4703
4704 // Ignore the input type. We can only go to exactly half the size of the
4705 // input. If that isn't small enough, the resulting pieces will be further
4706 // legalized.
4707 const unsigned NewBitSize = DstEltSize / 2;
4708 const LLT HalfTy = LLT::scalar(NewBitSize);
4709 const LLT CondTy = LLT::scalar(1);
4710
Petar Avramovicd477a7c2021-09-17 11:21:55 +02004711 if (auto VRegAndVal = getIConstantVRegValWithLookThrough(Amt, MRI)) {
Konstantin Schwarz64bef132020-10-08 14:30:33 +02004712 return narrowScalarShiftByConstant(MI, VRegAndVal->Value, HalfTy,
4713 ShiftAmtTy);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004714 }
4715
4716 // TODO: Expand with known bits.
4717
4718 // Handle the fully general expansion by an unknown amount.
4719 auto NewBits = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize);
4720
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004721 Register InL = MRI.createGenericVirtualRegister(HalfTy);
4722 Register InH = MRI.createGenericVirtualRegister(HalfTy);
Jay Foad63f73542020-01-16 12:37:00 +00004723 MIRBuilder.buildUnmerge({InL, InH}, MI.getOperand(1));
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004724
4725 auto AmtExcess = MIRBuilder.buildSub(ShiftAmtTy, Amt, NewBits);
4726 auto AmtLack = MIRBuilder.buildSub(ShiftAmtTy, NewBits, Amt);
4727
4728 auto Zero = MIRBuilder.buildConstant(ShiftAmtTy, 0);
4729 auto IsShort = MIRBuilder.buildICmp(ICmpInst::ICMP_ULT, CondTy, Amt, NewBits);
4730 auto IsZero = MIRBuilder.buildICmp(ICmpInst::ICMP_EQ, CondTy, Amt, Zero);
4731
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00004732 Register ResultRegs[2];
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004733 switch (MI.getOpcode()) {
4734 case TargetOpcode::G_SHL: {
4735 // Short: ShAmt < NewBitSize
Petar Avramovicd568ed42019-08-27 14:22:32 +00004736 auto LoS = MIRBuilder.buildShl(HalfTy, InL, Amt);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004737
Petar Avramovicd568ed42019-08-27 14:22:32 +00004738 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, AmtLack);
4739 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, Amt);
4740 auto HiS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004741
4742 // Long: ShAmt >= NewBitSize
4743 auto LoL = MIRBuilder.buildConstant(HalfTy, 0); // Lo part is zero.
4744 auto HiL = MIRBuilder.buildShl(HalfTy, InL, AmtExcess); // Hi from Lo part.
4745
4746 auto Lo = MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL);
4747 auto Hi = MIRBuilder.buildSelect(
4748 HalfTy, IsZero, InH, MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL));
4749
4750 ResultRegs[0] = Lo.getReg(0);
4751 ResultRegs[1] = Hi.getReg(0);
4752 break;
4753 }
Petar Avramovica3932382019-08-27 14:33:05 +00004754 case TargetOpcode::G_LSHR:
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004755 case TargetOpcode::G_ASHR: {
4756 // Short: ShAmt < NewBitSize
Petar Avramovica3932382019-08-27 14:33:05 +00004757 auto HiS = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy}, {InH, Amt});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004758
Petar Avramovicd568ed42019-08-27 14:22:32 +00004759 auto LoOr = MIRBuilder.buildLShr(HalfTy, InL, Amt);
4760 auto HiOr = MIRBuilder.buildShl(HalfTy, InH, AmtLack);
4761 auto LoS = MIRBuilder.buildOr(HalfTy, LoOr, HiOr);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004762
4763 // Long: ShAmt >= NewBitSize
Petar Avramovica3932382019-08-27 14:33:05 +00004764 MachineInstrBuilder HiL;
4765 if (MI.getOpcode() == TargetOpcode::G_LSHR) {
4766 HiL = MIRBuilder.buildConstant(HalfTy, 0); // Hi part is zero.
4767 } else {
4768 auto ShiftAmt = MIRBuilder.buildConstant(ShiftAmtTy, NewBitSize - 1);
4769 HiL = MIRBuilder.buildAShr(HalfTy, InH, ShiftAmt); // Sign of Hi part.
4770 }
4771 auto LoL = MIRBuilder.buildInstr(MI.getOpcode(), {HalfTy},
4772 {InH, AmtExcess}); // Lo from Hi part.
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004773
4774 auto Lo = MIRBuilder.buildSelect(
4775 HalfTy, IsZero, InL, MIRBuilder.buildSelect(HalfTy, IsShort, LoS, LoL));
4776
4777 auto Hi = MIRBuilder.buildSelect(HalfTy, IsShort, HiS, HiL);
4778
4779 ResultRegs[0] = Lo.getReg(0);
4780 ResultRegs[1] = Hi.getReg(0);
4781 break;
4782 }
4783 default:
4784 llvm_unreachable("not a shift");
4785 }
4786
Diana Picusf95a5fb2023-01-09 11:59:00 +01004787 MIRBuilder.buildMergeLikeInstr(DstReg, ResultRegs);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +00004788 MI.eraseFromParent();
4789 return Legalized;
4790}
4791
4792LegalizerHelper::LegalizeResult
Matt Arsenault72bcf152019-02-28 00:01:05 +00004793LegalizerHelper::moreElementsVectorPhi(MachineInstr &MI, unsigned TypeIdx,
4794 LLT MoreTy) {
4795 assert(TypeIdx == 0 && "Expecting only Idx 0");
4796
4797 Observer.changingInstr(MI);
4798 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
4799 MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB();
4800 MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator());
4801 moreElementsVectorSrc(MI, MoreTy, I);
4802 }
4803
4804 MachineBasicBlock &MBB = *MI.getParent();
Amara Emerson9d647212019-09-16 23:46:03 +00004805 MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI());
Matt Arsenault72bcf152019-02-28 00:01:05 +00004806 moreElementsVectorDst(MI, MoreTy, 0);
4807 Observer.changedInstr(MI);
4808 return Legalized;
4809}
4810
4811LegalizerHelper::LegalizeResult
Matt Arsenault18ec3822019-02-11 22:00:39 +00004812LegalizerHelper::moreElementsVector(MachineInstr &MI, unsigned TypeIdx,
4813 LLT MoreTy) {
Matt Arsenault18ec3822019-02-11 22:00:39 +00004814 unsigned Opc = MI.getOpcode();
4815 switch (Opc) {
Matt Arsenault7bedceb2019-08-01 01:44:22 +00004816 case TargetOpcode::G_IMPLICIT_DEF:
4817 case TargetOpcode::G_LOAD: {
4818 if (TypeIdx != 0)
4819 return UnableToLegalize;
Matt Arsenault18ec3822019-02-11 22:00:39 +00004820 Observer.changingInstr(MI);
4821 moreElementsVectorDst(MI, MoreTy, 0);
4822 Observer.changedInstr(MI);
4823 return Legalized;
4824 }
Matt Arsenault7bedceb2019-08-01 01:44:22 +00004825 case TargetOpcode::G_STORE:
4826 if (TypeIdx != 0)
4827 return UnableToLegalize;
4828 Observer.changingInstr(MI);
4829 moreElementsVectorSrc(MI, MoreTy, 0);
4830 Observer.changedInstr(MI);
4831 return Legalized;
Matt Arsenault26b7e852019-02-19 16:30:19 +00004832 case TargetOpcode::G_AND:
4833 case TargetOpcode::G_OR:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00004834 case TargetOpcode::G_XOR:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004835 case TargetOpcode::G_ADD:
4836 case TargetOpcode::G_SUB:
4837 case TargetOpcode::G_MUL:
4838 case TargetOpcode::G_FADD:
4839 case TargetOpcode::G_FMUL:
4840 case TargetOpcode::G_UADDSAT:
4841 case TargetOpcode::G_USUBSAT:
4842 case TargetOpcode::G_SADDSAT:
4843 case TargetOpcode::G_SSUBSAT:
Matt Arsenault0f3ba442019-05-23 17:58:48 +00004844 case TargetOpcode::G_SMIN:
4845 case TargetOpcode::G_SMAX:
4846 case TargetOpcode::G_UMIN:
Matt Arsenault9fd31fd2019-07-27 17:47:08 -04004847 case TargetOpcode::G_UMAX:
4848 case TargetOpcode::G_FMINNUM:
4849 case TargetOpcode::G_FMAXNUM:
4850 case TargetOpcode::G_FMINNUM_IEEE:
4851 case TargetOpcode::G_FMAXNUM_IEEE:
4852 case TargetOpcode::G_FMINIMUM:
Matt Arsenault08ec15e2022-11-17 22:14:35 -08004853 case TargetOpcode::G_FMAXIMUM:
4854 case TargetOpcode::G_STRICT_FADD:
4855 case TargetOpcode::G_STRICT_FSUB:
4856 case TargetOpcode::G_STRICT_FMUL: {
Matt Arsenault26b7e852019-02-19 16:30:19 +00004857 Observer.changingInstr(MI);
4858 moreElementsVectorSrc(MI, MoreTy, 1);
4859 moreElementsVectorSrc(MI, MoreTy, 2);
4860 moreElementsVectorDst(MI, MoreTy, 0);
4861 Observer.changedInstr(MI);
4862 return Legalized;
4863 }
Petar Avramovic29f88b92021-12-23 14:09:51 +01004864 case TargetOpcode::G_FMA:
Matt Arsenaultfe5b9a62020-05-31 13:23:20 -04004865 case TargetOpcode::G_STRICT_FMA:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004866 case TargetOpcode::G_FSHR:
4867 case TargetOpcode::G_FSHL: {
4868 Observer.changingInstr(MI);
4869 moreElementsVectorSrc(MI, MoreTy, 1);
4870 moreElementsVectorSrc(MI, MoreTy, 2);
4871 moreElementsVectorSrc(MI, MoreTy, 3);
4872 moreElementsVectorDst(MI, MoreTy, 0);
4873 Observer.changedInstr(MI);
4874 return Legalized;
4875 }
Mateja Marjanoviccf760742023-05-03 17:32:22 +02004876 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
Matt Arsenault4d884272019-02-19 16:44:22 +00004877 case TargetOpcode::G_EXTRACT:
4878 if (TypeIdx != 1)
4879 return UnableToLegalize;
4880 Observer.changingInstr(MI);
4881 moreElementsVectorSrc(MI, MoreTy, 1);
4882 Observer.changedInstr(MI);
4883 return Legalized;
Matt Arsenaultc4d07552019-02-20 16:11:22 +00004884 case TargetOpcode::G_INSERT:
Mateja Marjanoviccf760742023-05-03 17:32:22 +02004885 case TargetOpcode::G_INSERT_VECTOR_ELT:
Dominik Montada55e3a7c2020-04-14 11:25:05 +02004886 case TargetOpcode::G_FREEZE:
Petar Avramovic29f88b92021-12-23 14:09:51 +01004887 case TargetOpcode::G_FNEG:
4888 case TargetOpcode::G_FABS:
4889 case TargetOpcode::G_BSWAP:
4890 case TargetOpcode::G_FCANONICALIZE:
4891 case TargetOpcode::G_SEXT_INREG:
Matt Arsenaultc4d07552019-02-20 16:11:22 +00004892 if (TypeIdx != 0)
4893 return UnableToLegalize;
4894 Observer.changingInstr(MI);
4895 moreElementsVectorSrc(MI, MoreTy, 1);
4896 moreElementsVectorDst(MI, MoreTy, 0);
4897 Observer.changedInstr(MI);
4898 return Legalized;
Matt Arsenault3754f602022-04-11 21:31:15 -04004899 case TargetOpcode::G_SELECT: {
Amara Emerson719024a2023-02-23 16:35:39 -08004900 auto [DstReg, DstTy, CondReg, CondTy] = MI.getFirst2RegLLTs();
Matt Arsenault3754f602022-04-11 21:31:15 -04004901 if (TypeIdx == 1) {
4902 if (!CondTy.isScalar() ||
4903 DstTy.getElementCount() != MoreTy.getElementCount())
4904 return UnableToLegalize;
4905
4906 // This is turning a scalar select of vectors into a vector
4907 // select. Broadcast the select condition.
4908 auto ShufSplat = MIRBuilder.buildShuffleSplat(MoreTy, CondReg);
4909 Observer.changingInstr(MI);
4910 MI.getOperand(1).setReg(ShufSplat.getReg(0));
4911 Observer.changedInstr(MI);
4912 return Legalized;
4913 }
4914
4915 if (CondTy.isVector())
Matt Arsenaultb4c95b32019-02-19 17:03:09 +00004916 return UnableToLegalize;
4917
4918 Observer.changingInstr(MI);
4919 moreElementsVectorSrc(MI, MoreTy, 2);
4920 moreElementsVectorSrc(MI, MoreTy, 3);
4921 moreElementsVectorDst(MI, MoreTy, 0);
4922 Observer.changedInstr(MI);
4923 return Legalized;
Matt Arsenault3754f602022-04-11 21:31:15 -04004924 }
Petar Avramovic29f88b92021-12-23 14:09:51 +01004925 case TargetOpcode::G_UNMERGE_VALUES:
4926 return UnableToLegalize;
Matt Arsenault72bcf152019-02-28 00:01:05 +00004927 case TargetOpcode::G_PHI:
4928 return moreElementsVectorPhi(MI, TypeIdx, MoreTy);
Amara Emerson97c42632021-07-09 23:11:22 -07004929 case TargetOpcode::G_SHUFFLE_VECTOR:
4930 return moreElementsVectorShuffle(MI, TypeIdx, MoreTy);
Petar Avramovic29f88b92021-12-23 14:09:51 +01004931 case TargetOpcode::G_BUILD_VECTOR: {
4932 SmallVector<SrcOp, 8> Elts;
4933 for (auto Op : MI.uses()) {
4934 Elts.push_back(Op.getReg());
4935 }
4936
4937 for (unsigned i = Elts.size(); i < MoreTy.getNumElements(); ++i) {
4938 Elts.push_back(MIRBuilder.buildUndef(MoreTy.getScalarType()));
4939 }
4940
4941 MIRBuilder.buildDeleteTrailingVectorElements(
4942 MI.getOperand(0).getReg(), MIRBuilder.buildInstr(Opc, {MoreTy}, Elts));
4943 MI.eraseFromParent();
4944 return Legalized;
4945 }
4946 case TargetOpcode::G_TRUNC: {
4947 Observer.changingInstr(MI);
4948 moreElementsVectorSrc(MI, MoreTy, 1);
4949 moreElementsVectorDst(MI, MoreTy, 0);
4950 Observer.changedInstr(MI);
4951 return Legalized;
4952 }
Matt Arsenault18ec3822019-02-11 22:00:39 +00004953 default:
4954 return UnableToLegalize;
4955 }
4956}
4957
Vladislav Dzhidzhoev3a51eed2023-02-07 21:32:50 +01004958LegalizerHelper::LegalizeResult
4959LegalizerHelper::equalizeVectorShuffleLengths(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08004960 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Kevin Atheyec7cffc2022-12-15 11:19:24 -08004961 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
4962 unsigned MaskNumElts = Mask.size();
4963 unsigned SrcNumElts = SrcTy.getNumElements();
Kevin Atheyec7cffc2022-12-15 11:19:24 -08004964 LLT DestEltTy = DstTy.getElementType();
4965
Vladislav Dzhidzhoev3a51eed2023-02-07 21:32:50 +01004966 if (MaskNumElts == SrcNumElts)
4967 return Legalized;
4968
4969 if (MaskNumElts < SrcNumElts) {
4970 // Extend mask to match new destination vector size with
4971 // undef values.
4972 SmallVector<int, 16> NewMask(Mask);
4973 for (unsigned I = MaskNumElts; I < SrcNumElts; ++I)
4974 NewMask.push_back(-1);
4975
4976 moreElementsVectorDst(MI, SrcTy, 0);
4977 MIRBuilder.setInstrAndDebugLoc(MI);
4978 MIRBuilder.buildShuffleVector(MI.getOperand(0).getReg(),
4979 MI.getOperand(1).getReg(),
4980 MI.getOperand(2).getReg(), NewMask);
4981 MI.eraseFromParent();
4982
4983 return Legalized;
Kevin Atheyec7cffc2022-12-15 11:19:24 -08004984 }
4985
4986 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
4987 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
4988 LLT PaddedTy = LLT::fixed_vector(PaddedMaskNumElts, DestEltTy);
4989
4990 // Create new source vectors by concatenating the initial
4991 // source vectors with undefined vectors of the same size.
4992 auto Undef = MIRBuilder.buildUndef(SrcTy);
4993 SmallVector<Register, 8> MOps1(NumConcat, Undef.getReg(0));
4994 SmallVector<Register, 8> MOps2(NumConcat, Undef.getReg(0));
4995 MOps1[0] = MI.getOperand(1).getReg();
4996 MOps2[0] = MI.getOperand(2).getReg();
4997
4998 auto Src1 = MIRBuilder.buildConcatVectors(PaddedTy, MOps1);
4999 auto Src2 = MIRBuilder.buildConcatVectors(PaddedTy, MOps2);
5000
5001 // Readjust mask for new input vector length.
5002 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
5003 for (unsigned I = 0; I != MaskNumElts; ++I) {
5004 int Idx = Mask[I];
5005 if (Idx >= static_cast<int>(SrcNumElts))
5006 Idx += PaddedMaskNumElts - SrcNumElts;
5007 MappedOps[I] = Idx;
5008 }
5009
5010 // If we got more elements than required, extract subvector.
5011 if (MaskNumElts != PaddedMaskNumElts) {
5012 auto Shuffle =
5013 MIRBuilder.buildShuffleVector(PaddedTy, Src1, Src2, MappedOps);
5014
5015 SmallVector<Register, 16> Elts(MaskNumElts);
5016 for (unsigned I = 0; I < MaskNumElts; ++I) {
5017 Elts[I] =
5018 MIRBuilder.buildExtractVectorElementConstant(DestEltTy, Shuffle, I)
5019 .getReg(0);
5020 }
5021 MIRBuilder.buildBuildVector(DstReg, Elts);
5022 } else {
5023 MIRBuilder.buildShuffleVector(DstReg, Src1, Src2, MappedOps);
5024 }
5025
5026 MI.eraseFromParent();
5027 return LegalizerHelper::LegalizeResult::Legalized;
5028}
5029
Amara Emerson97c42632021-07-09 23:11:22 -07005030LegalizerHelper::LegalizeResult
5031LegalizerHelper::moreElementsVectorShuffle(MachineInstr &MI,
5032 unsigned int TypeIdx, LLT MoreTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08005033 auto [DstTy, Src1Ty, Src2Ty] = MI.getFirst3LLTs();
Amara Emerson97c42632021-07-09 23:11:22 -07005034 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
Amara Emerson97c42632021-07-09 23:11:22 -07005035 unsigned NumElts = DstTy.getNumElements();
5036 unsigned WidenNumElts = MoreTy.getNumElements();
5037
Kevin Atheyec7cffc2022-12-15 11:19:24 -08005038 if (DstTy.isVector() && Src1Ty.isVector() &&
Vladislav Dzhidzhoev3a51eed2023-02-07 21:32:50 +01005039 DstTy.getNumElements() != Src1Ty.getNumElements()) {
5040 return equalizeVectorShuffleLengths(MI);
Kevin Atheyec7cffc2022-12-15 11:19:24 -08005041 }
5042
5043 if (TypeIdx != 0)
5044 return UnableToLegalize;
5045
Amara Emerson97c42632021-07-09 23:11:22 -07005046 // Expect a canonicalized shuffle.
5047 if (DstTy != Src1Ty || DstTy != Src2Ty)
5048 return UnableToLegalize;
5049
5050 moreElementsVectorSrc(MI, MoreTy, 1);
5051 moreElementsVectorSrc(MI, MoreTy, 2);
5052
5053 // Adjust mask based on new input vector length.
5054 SmallVector<int, 16> NewMask;
5055 for (unsigned I = 0; I != NumElts; ++I) {
5056 int Idx = Mask[I];
5057 if (Idx < static_cast<int>(NumElts))
5058 NewMask.push_back(Idx);
5059 else
5060 NewMask.push_back(Idx - NumElts + WidenNumElts);
5061 }
5062 for (unsigned I = NumElts; I != WidenNumElts; ++I)
5063 NewMask.push_back(-1);
5064 moreElementsVectorDst(MI, MoreTy, 0);
5065 MIRBuilder.setInstrAndDebugLoc(MI);
5066 MIRBuilder.buildShuffleVector(MI.getOperand(0).getReg(),
5067 MI.getOperand(1).getReg(),
5068 MI.getOperand(2).getReg(), NewMask);
5069 MI.eraseFromParent();
5070 return Legalized;
5071}
5072
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00005073void LegalizerHelper::multiplyRegisters(SmallVectorImpl<Register> &DstRegs,
5074 ArrayRef<Register> Src1Regs,
5075 ArrayRef<Register> Src2Regs,
Petar Avramovic0b17e592019-03-11 10:00:17 +00005076 LLT NarrowTy) {
5077 MachineIRBuilder &B = MIRBuilder;
5078 unsigned SrcParts = Src1Regs.size();
5079 unsigned DstParts = DstRegs.size();
5080
5081 unsigned DstIdx = 0; // Low bits of the result.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005082 Register FactorSum =
Petar Avramovic0b17e592019-03-11 10:00:17 +00005083 B.buildMul(NarrowTy, Src1Regs[DstIdx], Src2Regs[DstIdx]).getReg(0);
5084 DstRegs[DstIdx] = FactorSum;
5085
5086 unsigned CarrySumPrevDstIdx;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00005087 SmallVector<Register, 4> Factors;
Petar Avramovic0b17e592019-03-11 10:00:17 +00005088
5089 for (DstIdx = 1; DstIdx < DstParts; DstIdx++) {
5090 // Collect low parts of muls for DstIdx.
5091 for (unsigned i = DstIdx + 1 < SrcParts ? 0 : DstIdx - SrcParts + 1;
5092 i <= std::min(DstIdx, SrcParts - 1); ++i) {
5093 MachineInstrBuilder Mul =
5094 B.buildMul(NarrowTy, Src1Regs[DstIdx - i], Src2Regs[i]);
5095 Factors.push_back(Mul.getReg(0));
5096 }
5097 // Collect high parts of muls from previous DstIdx.
5098 for (unsigned i = DstIdx < SrcParts ? 0 : DstIdx - SrcParts;
5099 i <= std::min(DstIdx - 1, SrcParts - 1); ++i) {
5100 MachineInstrBuilder Umulh =
5101 B.buildUMulH(NarrowTy, Src1Regs[DstIdx - 1 - i], Src2Regs[i]);
5102 Factors.push_back(Umulh.getReg(0));
5103 }
Greg Bedwellb1c4b4d2019-10-28 14:28:00 +00005104 // Add CarrySum from additions calculated for previous DstIdx.
Petar Avramovic0b17e592019-03-11 10:00:17 +00005105 if (DstIdx != 1) {
5106 Factors.push_back(CarrySumPrevDstIdx);
5107 }
5108
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005109 Register CarrySum;
Petar Avramovic0b17e592019-03-11 10:00:17 +00005110 // Add all factors and accumulate all carries into CarrySum.
5111 if (DstIdx != DstParts - 1) {
5112 MachineInstrBuilder Uaddo =
Jay Foad24688f82021-10-04 20:25:42 +01005113 B.buildUAddo(NarrowTy, LLT::scalar(1), Factors[0], Factors[1]);
Petar Avramovic0b17e592019-03-11 10:00:17 +00005114 FactorSum = Uaddo.getReg(0);
5115 CarrySum = B.buildZExt(NarrowTy, Uaddo.getReg(1)).getReg(0);
5116 for (unsigned i = 2; i < Factors.size(); ++i) {
5117 MachineInstrBuilder Uaddo =
Jay Foad24688f82021-10-04 20:25:42 +01005118 B.buildUAddo(NarrowTy, LLT::scalar(1), FactorSum, Factors[i]);
Petar Avramovic0b17e592019-03-11 10:00:17 +00005119 FactorSum = Uaddo.getReg(0);
5120 MachineInstrBuilder Carry = B.buildZExt(NarrowTy, Uaddo.getReg(1));
5121 CarrySum = B.buildAdd(NarrowTy, CarrySum, Carry).getReg(0);
5122 }
5123 } else {
5124 // Since value for the next index is not calculated, neither is CarrySum.
5125 FactorSum = B.buildAdd(NarrowTy, Factors[0], Factors[1]).getReg(0);
5126 for (unsigned i = 2; i < Factors.size(); ++i)
5127 FactorSum = B.buildAdd(NarrowTy, FactorSum, Factors[i]).getReg(0);
5128 }
5129
5130 CarrySumPrevDstIdx = CarrySum;
5131 DstRegs[DstIdx] = FactorSum;
5132 Factors.clear();
5133 }
5134}
5135
Matt Arsenault18ec3822019-02-11 22:00:39 +00005136LegalizerHelper::LegalizeResult
Cassie Jones362463882021-02-14 14:37:55 -05005137LegalizerHelper::narrowScalarAddSub(MachineInstr &MI, unsigned TypeIdx,
5138 LLT NarrowTy) {
5139 if (TypeIdx != 0)
5140 return UnableToLegalize;
5141
Cassie Jones97a1cdb2021-02-14 14:42:46 -05005142 Register DstReg = MI.getOperand(0).getReg();
5143 LLT DstType = MRI.getType(DstReg);
5144 // FIXME: add support for vector types
5145 if (DstType.isVector())
5146 return UnableToLegalize;
5147
Cassie Jonese1532642021-02-22 17:11:23 -05005148 unsigned Opcode = MI.getOpcode();
5149 unsigned OpO, OpE, OpF;
5150 switch (Opcode) {
5151 case TargetOpcode::G_SADDO:
Cassie Jones8f956a52021-02-22 17:11:35 -05005152 case TargetOpcode::G_SADDE:
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005153 case TargetOpcode::G_UADDO:
Cassie Jones8f956a52021-02-22 17:11:35 -05005154 case TargetOpcode::G_UADDE:
Cassie Jones362463882021-02-14 14:37:55 -05005155 case TargetOpcode::G_ADD:
5156 OpO = TargetOpcode::G_UADDO;
5157 OpE = TargetOpcode::G_UADDE;
Cassie Jonese1532642021-02-22 17:11:23 -05005158 OpF = TargetOpcode::G_UADDE;
Cassie Jones8f956a52021-02-22 17:11:35 -05005159 if (Opcode == TargetOpcode::G_SADDO || Opcode == TargetOpcode::G_SADDE)
Cassie Jonese1532642021-02-22 17:11:23 -05005160 OpF = TargetOpcode::G_SADDE;
Cassie Jones362463882021-02-14 14:37:55 -05005161 break;
Cassie Jonese1532642021-02-22 17:11:23 -05005162 case TargetOpcode::G_SSUBO:
Cassie Jones8f956a52021-02-22 17:11:35 -05005163 case TargetOpcode::G_SSUBE:
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005164 case TargetOpcode::G_USUBO:
Cassie Jones8f956a52021-02-22 17:11:35 -05005165 case TargetOpcode::G_USUBE:
Cassie Jones362463882021-02-14 14:37:55 -05005166 case TargetOpcode::G_SUB:
5167 OpO = TargetOpcode::G_USUBO;
5168 OpE = TargetOpcode::G_USUBE;
Cassie Jonese1532642021-02-22 17:11:23 -05005169 OpF = TargetOpcode::G_USUBE;
Cassie Jones8f956a52021-02-22 17:11:35 -05005170 if (Opcode == TargetOpcode::G_SSUBO || Opcode == TargetOpcode::G_SSUBE)
Cassie Jonese1532642021-02-22 17:11:23 -05005171 OpF = TargetOpcode::G_SSUBE;
Cassie Jones362463882021-02-14 14:37:55 -05005172 break;
5173 default:
5174 llvm_unreachable("Unexpected add/sub opcode!");
5175 }
5176
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005177 // 1 for a plain add/sub, 2 if this is an operation with a carry-out.
5178 unsigned NumDefs = MI.getNumExplicitDefs();
5179 Register Src1 = MI.getOperand(NumDefs).getReg();
5180 Register Src2 = MI.getOperand(NumDefs + 1).getReg();
Justin Bogner4271e1d2021-03-02 14:46:03 -08005181 Register CarryDst, CarryIn;
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005182 if (NumDefs == 2)
5183 CarryDst = MI.getOperand(1).getReg();
Cassie Jones8f956a52021-02-22 17:11:35 -05005184 if (MI.getNumOperands() == NumDefs + 3)
5185 CarryIn = MI.getOperand(NumDefs + 2).getReg();
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005186
Justin Bogner4271e1d2021-03-02 14:46:03 -08005187 LLT RegTy = MRI.getType(MI.getOperand(0).getReg());
5188 LLT LeftoverTy, DummyTy;
5189 SmallVector<Register, 2> Src1Regs, Src2Regs, Src1Left, Src2Left, DstRegs;
5190 extractParts(Src1, RegTy, NarrowTy, LeftoverTy, Src1Regs, Src1Left);
5191 extractParts(Src2, RegTy, NarrowTy, DummyTy, Src2Regs, Src2Left);
Cassie Jones362463882021-02-14 14:37:55 -05005192
Justin Bogner4271e1d2021-03-02 14:46:03 -08005193 int NarrowParts = Src1Regs.size();
5194 for (int I = 0, E = Src1Left.size(); I != E; ++I) {
5195 Src1Regs.push_back(Src1Left[I]);
5196 Src2Regs.push_back(Src2Left[I]);
5197 }
5198 DstRegs.reserve(Src1Regs.size());
5199
5200 for (int i = 0, e = Src1Regs.size(); i != e; ++i) {
5201 Register DstReg =
5202 MRI.createGenericVirtualRegister(MRI.getType(Src1Regs[i]));
Cassie Jones362463882021-02-14 14:37:55 -05005203 Register CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005204 // Forward the final carry-out to the destination register
Justin Bogner4271e1d2021-03-02 14:46:03 -08005205 if (i == e - 1 && CarryDst)
Cassie Jonesc63b33b2021-02-22 17:10:58 -05005206 CarryOut = CarryDst;
Cassie Jones362463882021-02-14 14:37:55 -05005207
Cassie Jones8f956a52021-02-22 17:11:35 -05005208 if (!CarryIn) {
Cassie Jones362463882021-02-14 14:37:55 -05005209 MIRBuilder.buildInstr(OpO, {DstReg, CarryOut},
5210 {Src1Regs[i], Src2Regs[i]});
Justin Bogner4271e1d2021-03-02 14:46:03 -08005211 } else if (i == e - 1) {
Cassie Jonese1532642021-02-22 17:11:23 -05005212 MIRBuilder.buildInstr(OpF, {DstReg, CarryOut},
5213 {Src1Regs[i], Src2Regs[i], CarryIn});
5214 } else {
Cassie Jones362463882021-02-14 14:37:55 -05005215 MIRBuilder.buildInstr(OpE, {DstReg, CarryOut},
5216 {Src1Regs[i], Src2Regs[i], CarryIn});
5217 }
5218
5219 DstRegs.push_back(DstReg);
5220 CarryIn = CarryOut;
5221 }
Justin Bogner4271e1d2021-03-02 14:46:03 -08005222 insertParts(MI.getOperand(0).getReg(), RegTy, NarrowTy,
serge-sans-paille38818b62023-01-04 08:28:45 +01005223 ArrayRef(DstRegs).take_front(NarrowParts), LeftoverTy,
5224 ArrayRef(DstRegs).drop_front(NarrowParts));
Justin Bogner4271e1d2021-03-02 14:46:03 -08005225
Cassie Jones362463882021-02-14 14:37:55 -05005226 MI.eraseFromParent();
5227 return Legalized;
5228}
5229
5230LegalizerHelper::LegalizeResult
Petar Avramovic0b17e592019-03-11 10:00:17 +00005231LegalizerHelper::narrowScalarMul(MachineInstr &MI, LLT NarrowTy) {
Amara Emerson719024a2023-02-23 16:35:39 -08005232 auto [DstReg, Src1, Src2] = MI.getFirst3Regs();
Petar Avramovic0b17e592019-03-11 10:00:17 +00005233
Matt Arsenault211e89d2019-01-27 00:52:51 +00005234 LLT Ty = MRI.getType(DstReg);
Jay Foad24688f82021-10-04 20:25:42 +01005235 if (Ty.isVector())
Matt Arsenault211e89d2019-01-27 00:52:51 +00005236 return UnableToLegalize;
5237
Jay Foad0a031f52021-10-05 10:47:54 +01005238 unsigned Size = Ty.getSizeInBits();
Jay Foad24688f82021-10-04 20:25:42 +01005239 unsigned NarrowSize = NarrowTy.getSizeInBits();
Jay Foad0a031f52021-10-05 10:47:54 +01005240 if (Size % NarrowSize != 0)
Jay Foad24688f82021-10-04 20:25:42 +01005241 return UnableToLegalize;
5242
Jay Foad0a031f52021-10-05 10:47:54 +01005243 unsigned NumParts = Size / NarrowSize;
Petar Avramovic5229f472019-03-11 10:08:44 +00005244 bool IsMulHigh = MI.getOpcode() == TargetOpcode::G_UMULH;
Jay Foad0a031f52021-10-05 10:47:54 +01005245 unsigned DstTmpParts = NumParts * (IsMulHigh ? 2 : 1);
Matt Arsenault211e89d2019-01-27 00:52:51 +00005246
Matt Arsenaultde8451f2020-02-04 10:34:22 -05005247 SmallVector<Register, 2> Src1Parts, Src2Parts;
5248 SmallVector<Register, 2> DstTmpRegs(DstTmpParts);
Jay Foad0a031f52021-10-05 10:47:54 +01005249 extractParts(Src1, NarrowTy, NumParts, Src1Parts);
5250 extractParts(Src2, NarrowTy, NumParts, Src2Parts);
Petar Avramovic5229f472019-03-11 10:08:44 +00005251 multiplyRegisters(DstTmpRegs, Src1Parts, Src2Parts, NarrowTy);
Matt Arsenault211e89d2019-01-27 00:52:51 +00005252
Petar Avramovic5229f472019-03-11 10:08:44 +00005253 // Take only high half of registers if this is high mul.
Jay Foad0a031f52021-10-05 10:47:54 +01005254 ArrayRef<Register> DstRegs(&DstTmpRegs[DstTmpParts - NumParts], NumParts);
Diana Picusf95a5fb2023-01-09 11:59:00 +01005255 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Matt Arsenault211e89d2019-01-27 00:52:51 +00005256 MI.eraseFromParent();
5257 return Legalized;
5258}
5259
Matt Arsenault1cf713662019-02-12 14:54:52 +00005260LegalizerHelper::LegalizeResult
Matt Arsenault83a25a12021-03-26 17:29:36 -04005261LegalizerHelper::narrowScalarFPTOI(MachineInstr &MI, unsigned TypeIdx,
5262 LLT NarrowTy) {
5263 if (TypeIdx != 0)
5264 return UnableToLegalize;
5265
5266 bool IsSigned = MI.getOpcode() == TargetOpcode::G_FPTOSI;
5267
5268 Register Src = MI.getOperand(1).getReg();
5269 LLT SrcTy = MRI.getType(Src);
5270
5271 // If all finite floats fit into the narrowed integer type, we can just swap
5272 // out the result type. This is practically only useful for conversions from
5273 // half to at least 16-bits, so just handle the one case.
5274 if (SrcTy.getScalarType() != LLT::scalar(16) ||
Simon Pilgrimbc980762021-04-20 17:19:15 +01005275 NarrowTy.getScalarSizeInBits() < (IsSigned ? 17u : 16u))
Matt Arsenault83a25a12021-03-26 17:29:36 -04005276 return UnableToLegalize;
5277
5278 Observer.changingInstr(MI);
5279 narrowScalarDst(MI, NarrowTy, 0,
5280 IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT);
5281 Observer.changedInstr(MI);
5282 return Legalized;
5283}
5284
5285LegalizerHelper::LegalizeResult
Matt Arsenault1cf713662019-02-12 14:54:52 +00005286LegalizerHelper::narrowScalarExtract(MachineInstr &MI, unsigned TypeIdx,
5287 LLT NarrowTy) {
5288 if (TypeIdx != 1)
5289 return UnableToLegalize;
5290
5291 uint64_t NarrowSize = NarrowTy.getSizeInBits();
5292
5293 int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
5294 // FIXME: add support for when SizeOp1 isn't an exact multiple of
5295 // NarrowSize.
5296 if (SizeOp1 % NarrowSize != 0)
5297 return UnableToLegalize;
5298 int NumParts = SizeOp1 / NarrowSize;
5299
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00005300 SmallVector<Register, 2> SrcRegs, DstRegs;
Matt Arsenault1cf713662019-02-12 14:54:52 +00005301 SmallVector<uint64_t, 2> Indexes;
5302 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
5303
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005304 Register OpReg = MI.getOperand(0).getReg();
Matt Arsenault1cf713662019-02-12 14:54:52 +00005305 uint64_t OpStart = MI.getOperand(2).getImm();
5306 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
5307 for (int i = 0; i < NumParts; ++i) {
5308 unsigned SrcStart = i * NarrowSize;
5309
5310 if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) {
5311 // No part of the extract uses this subregister, ignore it.
5312 continue;
5313 } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
5314 // The entire subregister is extracted, forward the value.
5315 DstRegs.push_back(SrcRegs[i]);
5316 continue;
5317 }
5318
5319 // OpSegStart is where this destination segment would start in OpReg if it
5320 // extended infinitely in both directions.
5321 int64_t ExtractOffset;
5322 uint64_t SegSize;
5323 if (OpStart < SrcStart) {
5324 ExtractOffset = 0;
5325 SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart);
5326 } else {
5327 ExtractOffset = OpStart - SrcStart;
5328 SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize);
5329 }
5330
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005331 Register SegReg = SrcRegs[i];
Matt Arsenault1cf713662019-02-12 14:54:52 +00005332 if (ExtractOffset != 0 || SegSize != NarrowSize) {
5333 // A genuine extract is needed.
5334 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
5335 MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset);
5336 }
5337
5338 DstRegs.push_back(SegReg);
5339 }
5340
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005341 Register DstReg = MI.getOperand(0).getReg();
Dominik Montada6b966232020-03-12 09:03:08 +01005342 if (MRI.getType(DstReg).isVector())
Matt Arsenault1cf713662019-02-12 14:54:52 +00005343 MIRBuilder.buildBuildVector(DstReg, DstRegs);
Dominik Montada6b966232020-03-12 09:03:08 +01005344 else if (DstRegs.size() > 1)
Diana Picusf95a5fb2023-01-09 11:59:00 +01005345 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Dominik Montada6b966232020-03-12 09:03:08 +01005346 else
5347 MIRBuilder.buildCopy(DstReg, DstRegs[0]);
Matt Arsenault1cf713662019-02-12 14:54:52 +00005348 MI.eraseFromParent();
5349 return Legalized;
5350}
5351
5352LegalizerHelper::LegalizeResult
5353LegalizerHelper::narrowScalarInsert(MachineInstr &MI, unsigned TypeIdx,
5354 LLT NarrowTy) {
5355 // FIXME: Don't know how to handle secondary types yet.
5356 if (TypeIdx != 0)
5357 return UnableToLegalize;
5358
Justin Bogner2a7e7592021-03-02 09:49:15 -08005359 SmallVector<Register, 2> SrcRegs, LeftoverRegs, DstRegs;
Matt Arsenault1cf713662019-02-12 14:54:52 +00005360 SmallVector<uint64_t, 2> Indexes;
Justin Bogner2a7e7592021-03-02 09:49:15 -08005361 LLT RegTy = MRI.getType(MI.getOperand(0).getReg());
5362 LLT LeftoverTy;
5363 extractParts(MI.getOperand(1).getReg(), RegTy, NarrowTy, LeftoverTy, SrcRegs,
5364 LeftoverRegs);
Matt Arsenault1cf713662019-02-12 14:54:52 +00005365
Justin Bogner2a7e7592021-03-02 09:49:15 -08005366 for (Register Reg : LeftoverRegs)
5367 SrcRegs.push_back(Reg);
5368
5369 uint64_t NarrowSize = NarrowTy.getSizeInBits();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005370 Register OpReg = MI.getOperand(2).getReg();
Matt Arsenault1cf713662019-02-12 14:54:52 +00005371 uint64_t OpStart = MI.getOperand(3).getImm();
5372 uint64_t OpSize = MRI.getType(OpReg).getSizeInBits();
Justin Bogner2a7e7592021-03-02 09:49:15 -08005373 for (int I = 0, E = SrcRegs.size(); I != E; ++I) {
5374 unsigned DstStart = I * NarrowSize;
Matt Arsenault1cf713662019-02-12 14:54:52 +00005375
Justin Bogner2a7e7592021-03-02 09:49:15 -08005376 if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
Matt Arsenault1cf713662019-02-12 14:54:52 +00005377 // The entire subregister is defined by this insert, forward the new
5378 // value.
5379 DstRegs.push_back(OpReg);
5380 continue;
5381 }
5382
Justin Bogner2a7e7592021-03-02 09:49:15 -08005383 Register SrcReg = SrcRegs[I];
5384 if (MRI.getType(SrcRegs[I]) == LeftoverTy) {
5385 // The leftover reg is smaller than NarrowTy, so we need to extend it.
5386 SrcReg = MRI.createGenericVirtualRegister(NarrowTy);
5387 MIRBuilder.buildAnyExt(SrcReg, SrcRegs[I]);
5388 }
5389
5390 if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
5391 // No part of the insert affects this subregister, forward the original.
5392 DstRegs.push_back(SrcReg);
5393 continue;
5394 }
5395
Matt Arsenault1cf713662019-02-12 14:54:52 +00005396 // OpSegStart is where this destination segment would start in OpReg if it
5397 // extended infinitely in both directions.
5398 int64_t ExtractOffset, InsertOffset;
5399 uint64_t SegSize;
5400 if (OpStart < DstStart) {
5401 InsertOffset = 0;
5402 ExtractOffset = DstStart - OpStart;
5403 SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart);
5404 } else {
5405 InsertOffset = OpStart - DstStart;
5406 ExtractOffset = 0;
5407 SegSize =
5408 std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart);
5409 }
5410
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005411 Register SegReg = OpReg;
Matt Arsenault1cf713662019-02-12 14:54:52 +00005412 if (ExtractOffset != 0 || SegSize != OpSize) {
5413 // A genuine extract is needed.
5414 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
5415 MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset);
5416 }
5417
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005418 Register DstReg = MRI.createGenericVirtualRegister(NarrowTy);
Justin Bogner2a7e7592021-03-02 09:49:15 -08005419 MIRBuilder.buildInsert(DstReg, SrcReg, SegReg, InsertOffset);
Matt Arsenault1cf713662019-02-12 14:54:52 +00005420 DstRegs.push_back(DstReg);
5421 }
5422
Justin Bogner2a7e7592021-03-02 09:49:15 -08005423 uint64_t WideSize = DstRegs.size() * NarrowSize;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005424 Register DstReg = MI.getOperand(0).getReg();
Justin Bogner2a7e7592021-03-02 09:49:15 -08005425 if (WideSize > RegTy.getSizeInBits()) {
5426 Register MergeReg = MRI.createGenericVirtualRegister(LLT::scalar(WideSize));
Diana Picusf95a5fb2023-01-09 11:59:00 +01005427 MIRBuilder.buildMergeLikeInstr(MergeReg, DstRegs);
Justin Bogner2a7e7592021-03-02 09:49:15 -08005428 MIRBuilder.buildTrunc(DstReg, MergeReg);
5429 } else
Diana Picusf95a5fb2023-01-09 11:59:00 +01005430 MIRBuilder.buildMergeLikeInstr(DstReg, DstRegs);
Justin Bogner2a7e7592021-03-02 09:49:15 -08005431
Matt Arsenault1cf713662019-02-12 14:54:52 +00005432 MI.eraseFromParent();
5433 return Legalized;
5434}
5435
Matt Arsenault211e89d2019-01-27 00:52:51 +00005436LegalizerHelper::LegalizeResult
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00005437LegalizerHelper::narrowScalarBasic(MachineInstr &MI, unsigned TypeIdx,
5438 LLT NarrowTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005439 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00005440 LLT DstTy = MRI.getType(DstReg);
5441
5442 assert(MI.getNumOperands() == 3 && TypeIdx == 0);
5443
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00005444 SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
5445 SmallVector<Register, 4> Src0Regs, Src0LeftoverRegs;
5446 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00005447 LLT LeftoverTy;
5448 if (!extractParts(MI.getOperand(1).getReg(), DstTy, NarrowTy, LeftoverTy,
5449 Src0Regs, Src0LeftoverRegs))
5450 return UnableToLegalize;
5451
5452 LLT Unused;
5453 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, Unused,
5454 Src1Regs, Src1LeftoverRegs))
5455 llvm_unreachable("inconsistent extractParts result");
5456
5457 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
5458 auto Inst = MIRBuilder.buildInstr(MI.getOpcode(), {NarrowTy},
5459 {Src0Regs[I], Src1Regs[I]});
Jay Foadb482e1b2020-01-23 11:51:35 +00005460 DstRegs.push_back(Inst.getReg(0));
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00005461 }
5462
5463 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
5464 auto Inst = MIRBuilder.buildInstr(
5465 MI.getOpcode(),
5466 {LeftoverTy}, {Src0LeftoverRegs[I], Src1LeftoverRegs[I]});
Jay Foadb482e1b2020-01-23 11:51:35 +00005467 DstLeftoverRegs.push_back(Inst.getReg(0));
Matt Arsenault9e0eeba2019-04-10 17:07:56 +00005468 }
5469
5470 insertParts(DstReg, DstTy, NarrowTy, DstRegs,
5471 LeftoverTy, DstLeftoverRegs);
5472
5473 MI.eraseFromParent();
5474 return Legalized;
5475}
5476
5477LegalizerHelper::LegalizeResult
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05005478LegalizerHelper::narrowScalarExt(MachineInstr &MI, unsigned TypeIdx,
5479 LLT NarrowTy) {
5480 if (TypeIdx != 0)
5481 return UnableToLegalize;
5482
Amara Emerson719024a2023-02-23 16:35:39 -08005483 auto [DstReg, SrcReg] = MI.getFirst2Regs();
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05005484
Matt Arsenaulta66d2812020-01-10 10:41:29 -05005485 LLT DstTy = MRI.getType(DstReg);
5486 if (DstTy.isVector())
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05005487 return UnableToLegalize;
5488
Matt Arsenaulta66d2812020-01-10 10:41:29 -05005489 SmallVector<Register, 8> Parts;
5490 LLT GCDTy = extractGCDType(Parts, DstTy, NarrowTy, SrcReg);
Matt Arsenaultcd7650c2020-01-11 19:05:06 -05005491 LLT LCMTy = buildLCMMergePieces(DstTy, NarrowTy, GCDTy, Parts, MI.getOpcode());
5492 buildWidenedRemergeToDst(DstReg, LCMTy, Parts);
5493
Matt Arsenaultbe31a7b2020-01-10 11:02:18 -05005494 MI.eraseFromParent();
5495 return Legalized;
5496}
5497
5498LegalizerHelper::LegalizeResult
Matt Arsenault81511e52019-02-05 00:13:44 +00005499LegalizerHelper::narrowScalarSelect(MachineInstr &MI, unsigned TypeIdx,
5500 LLT NarrowTy) {
5501 if (TypeIdx != 0)
5502 return UnableToLegalize;
5503
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005504 Register CondReg = MI.getOperand(1).getReg();
Matt Arsenault81511e52019-02-05 00:13:44 +00005505 LLT CondTy = MRI.getType(CondReg);
5506 if (CondTy.isVector()) // TODO: Handle vselect
5507 return UnableToLegalize;
5508
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005509 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault81511e52019-02-05 00:13:44 +00005510 LLT DstTy = MRI.getType(DstReg);
5511
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00005512 SmallVector<Register, 4> DstRegs, DstLeftoverRegs;
5513 SmallVector<Register, 4> Src1Regs, Src1LeftoverRegs;
5514 SmallVector<Register, 4> Src2Regs, Src2LeftoverRegs;
Matt Arsenault81511e52019-02-05 00:13:44 +00005515 LLT LeftoverTy;
5516 if (!extractParts(MI.getOperand(2).getReg(), DstTy, NarrowTy, LeftoverTy,
5517 Src1Regs, Src1LeftoverRegs))
5518 return UnableToLegalize;
5519
5520 LLT Unused;
5521 if (!extractParts(MI.getOperand(3).getReg(), DstTy, NarrowTy, Unused,
5522 Src2Regs, Src2LeftoverRegs))
5523 llvm_unreachable("inconsistent extractParts result");
5524
5525 for (unsigned I = 0, E = Src1Regs.size(); I != E; ++I) {
5526 auto Select = MIRBuilder.buildSelect(NarrowTy,
5527 CondReg, Src1Regs[I], Src2Regs[I]);
Jay Foadb482e1b2020-01-23 11:51:35 +00005528 DstRegs.push_back(Select.getReg(0));
Matt Arsenault81511e52019-02-05 00:13:44 +00005529 }
5530
5531 for (unsigned I = 0, E = Src1LeftoverRegs.size(); I != E; ++I) {
5532 auto Select = MIRBuilder.buildSelect(
5533 LeftoverTy, CondReg, Src1LeftoverRegs[I], Src2LeftoverRegs[I]);
Jay Foadb482e1b2020-01-23 11:51:35 +00005534 DstLeftoverRegs.push_back(Select.getReg(0));
Matt Arsenault81511e52019-02-05 00:13:44 +00005535 }
5536
5537 insertParts(DstReg, DstTy, NarrowTy, DstRegs,
5538 LeftoverTy, DstLeftoverRegs);
5539
5540 MI.eraseFromParent();
5541 return Legalized;
5542}
5543
5544LegalizerHelper::LegalizeResult
Petar Avramovic2b66d322020-01-27 09:43:38 +01005545LegalizerHelper::narrowScalarCTLZ(MachineInstr &MI, unsigned TypeIdx,
5546 LLT NarrowTy) {
5547 if (TypeIdx != 1)
5548 return UnableToLegalize;
5549
Amara Emerson719024a2023-02-23 16:35:39 -08005550 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramovic2b66d322020-01-27 09:43:38 +01005551 unsigned NarrowSize = NarrowTy.getSizeInBits();
5552
5553 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
Matt Arsenault312a9d12020-02-07 12:24:15 -05005554 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF;
5555
Petar Avramovic2b66d322020-01-27 09:43:38 +01005556 MachineIRBuilder &B = MIRBuilder;
Matt Arsenault6135f5e2020-02-07 11:55:39 -05005557 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
Petar Avramovic2b66d322020-01-27 09:43:38 +01005558 // ctlz(Hi:Lo) -> Hi == 0 ? (NarrowSize + ctlz(Lo)) : ctlz(Hi)
5559 auto C_0 = B.buildConstant(NarrowTy, 0);
5560 auto HiIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
5561 UnmergeSrc.getReg(1), C_0);
Matt Arsenault312a9d12020-02-07 12:24:15 -05005562 auto LoCTLZ = IsUndef ?
5563 B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0)) :
5564 B.buildCTLZ(DstTy, UnmergeSrc.getReg(0));
Matt Arsenault6135f5e2020-02-07 11:55:39 -05005565 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
5566 auto HiIsZeroCTLZ = B.buildAdd(DstTy, LoCTLZ, C_NarrowSize);
5567 auto HiCTLZ = B.buildCTLZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1));
5568 B.buildSelect(DstReg, HiIsZero, HiIsZeroCTLZ, HiCTLZ);
Petar Avramovic2b66d322020-01-27 09:43:38 +01005569
5570 MI.eraseFromParent();
5571 return Legalized;
5572 }
5573
5574 return UnableToLegalize;
5575}
5576
5577LegalizerHelper::LegalizeResult
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01005578LegalizerHelper::narrowScalarCTTZ(MachineInstr &MI, unsigned TypeIdx,
5579 LLT NarrowTy) {
5580 if (TypeIdx != 1)
5581 return UnableToLegalize;
5582
Amara Emerson719024a2023-02-23 16:35:39 -08005583 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01005584 unsigned NarrowSize = NarrowTy.getSizeInBits();
5585
5586 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
Matt Arsenault312a9d12020-02-07 12:24:15 -05005587 const bool IsUndef = MI.getOpcode() == TargetOpcode::G_CTTZ_ZERO_UNDEF;
5588
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01005589 MachineIRBuilder &B = MIRBuilder;
Matt Arsenault6135f5e2020-02-07 11:55:39 -05005590 auto UnmergeSrc = B.buildUnmerge(NarrowTy, SrcReg);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01005591 // cttz(Hi:Lo) -> Lo == 0 ? (cttz(Hi) + NarrowSize) : cttz(Lo)
5592 auto C_0 = B.buildConstant(NarrowTy, 0);
5593 auto LoIsZero = B.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1),
5594 UnmergeSrc.getReg(0), C_0);
Matt Arsenault312a9d12020-02-07 12:24:15 -05005595 auto HiCTTZ = IsUndef ?
5596 B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(1)) :
5597 B.buildCTTZ(DstTy, UnmergeSrc.getReg(1));
Matt Arsenault6135f5e2020-02-07 11:55:39 -05005598 auto C_NarrowSize = B.buildConstant(DstTy, NarrowSize);
5599 auto LoIsZeroCTTZ = B.buildAdd(DstTy, HiCTTZ, C_NarrowSize);
5600 auto LoCTTZ = B.buildCTTZ_ZERO_UNDEF(DstTy, UnmergeSrc.getReg(0));
5601 B.buildSelect(DstReg, LoIsZero, LoIsZeroCTTZ, LoCTTZ);
Petar Avramovic8bc7ba52020-01-27 09:51:06 +01005602
5603 MI.eraseFromParent();
5604 return Legalized;
5605 }
5606
5607 return UnableToLegalize;
5608}
5609
5610LegalizerHelper::LegalizeResult
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01005611LegalizerHelper::narrowScalarCTPOP(MachineInstr &MI, unsigned TypeIdx,
5612 LLT NarrowTy) {
5613 if (TypeIdx != 1)
5614 return UnableToLegalize;
5615
Amara Emerson719024a2023-02-23 16:35:39 -08005616 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01005617 unsigned NarrowSize = NarrowTy.getSizeInBits();
5618
5619 if (SrcTy.isScalar() && SrcTy.getSizeInBits() == 2 * NarrowSize) {
5620 auto UnmergeSrc = MIRBuilder.buildUnmerge(NarrowTy, MI.getOperand(1));
5621
Matt Arsenault3b198512020-02-06 22:29:23 -05005622 auto LoCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(0));
5623 auto HiCTPOP = MIRBuilder.buildCTPOP(DstTy, UnmergeSrc.getReg(1));
Jon Roelofsf2e8e462021-07-26 16:42:20 -07005624 MIRBuilder.buildAdd(DstReg, HiCTPOP, LoCTPOP);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01005625
5626 MI.eraseFromParent();
5627 return Legalized;
5628 }
5629
5630 return UnableToLegalize;
5631}
5632
5633LegalizerHelper::LegalizeResult
Matt Arsenaulteece6ba2023-04-26 22:02:42 -04005634LegalizerHelper::narrowScalarFLDEXP(MachineInstr &MI, unsigned TypeIdx,
5635 LLT NarrowTy) {
5636 if (TypeIdx != 1)
5637 return UnableToLegalize;
5638
5639 MachineIRBuilder &B = MIRBuilder;
5640 Register ExpReg = MI.getOperand(2).getReg();
5641 LLT ExpTy = MRI.getType(ExpReg);
5642
5643 unsigned ClampSize = NarrowTy.getScalarSizeInBits();
5644
5645 // Clamp the exponent to the range of the target type.
5646 auto MinExp = B.buildConstant(ExpTy, minIntN(ClampSize));
5647 auto ClampMin = B.buildSMax(ExpTy, ExpReg, MinExp);
5648 auto MaxExp = B.buildConstant(ExpTy, maxIntN(ClampSize));
5649 auto Clamp = B.buildSMin(ExpTy, ClampMin, MaxExp);
5650
5651 auto Trunc = B.buildTrunc(NarrowTy, Clamp);
5652 Observer.changingInstr(MI);
5653 MI.getOperand(2).setReg(Trunc.getReg(0));
5654 Observer.changedInstr(MI);
5655 return Legalized;
5656}
5657
5658LegalizerHelper::LegalizeResult
Matt Arsenaulta1282922020-07-15 11:10:54 -04005659LegalizerHelper::lowerBitCount(MachineInstr &MI) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005660 unsigned Opc = MI.getOpcode();
Matt Arsenaulta679f272020-07-19 12:29:48 -04005661 const auto &TII = MIRBuilder.getTII();
Diana Picus0528e2c2018-11-26 11:07:02 +00005662 auto isSupported = [this](const LegalityQuery &Q) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005663 auto QAction = LI.getAction(Q).Action;
Diana Picus0528e2c2018-11-26 11:07:02 +00005664 return QAction == Legal || QAction == Libcall || QAction == Custom;
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005665 };
5666 switch (Opc) {
5667 default:
5668 return UnableToLegalize;
5669 case TargetOpcode::G_CTLZ_ZERO_UNDEF: {
5670 // This trivially expands to CTLZ.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00005671 Observer.changingInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005672 MI.setDesc(TII.get(TargetOpcode::G_CTLZ));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00005673 Observer.changedInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005674 return Legalized;
5675 }
5676 case TargetOpcode::G_CTLZ: {
Amara Emerson719024a2023-02-23 16:35:39 -08005677 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault8de2dad2020-02-06 21:11:52 -05005678 unsigned Len = SrcTy.getSizeInBits();
5679
5680 if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
Diana Picus0528e2c2018-11-26 11:07:02 +00005681 // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero.
Matt Arsenault8de2dad2020-02-06 21:11:52 -05005682 auto CtlzZU = MIRBuilder.buildCTLZ_ZERO_UNDEF(DstTy, SrcReg);
5683 auto ZeroSrc = MIRBuilder.buildConstant(SrcTy, 0);
5684 auto ICmp = MIRBuilder.buildICmp(
5685 CmpInst::ICMP_EQ, SrcTy.changeElementSize(1), SrcReg, ZeroSrc);
5686 auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
5687 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CtlzZU);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005688 MI.eraseFromParent();
5689 return Legalized;
5690 }
5691 // for now, we do this:
5692 // NewLen = NextPowerOf2(Len);
5693 // x = x | (x >> 1);
5694 // x = x | (x >> 2);
5695 // ...
5696 // x = x | (x >>16);
5697 // x = x | (x >>32); // for 64-bit input
5698 // Upto NewLen/2
5699 // return Len - popcount(x);
5700 //
5701 // Ref: "Hacker's Delight" by Henry Warren
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00005702 Register Op = SrcReg;
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005703 unsigned NewLen = PowerOf2Ceil(Len);
5704 for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) {
Matt Arsenault8de2dad2020-02-06 21:11:52 -05005705 auto MIBShiftAmt = MIRBuilder.buildConstant(SrcTy, 1ULL << i);
5706 auto MIBOp = MIRBuilder.buildOr(
5707 SrcTy, Op, MIRBuilder.buildLShr(SrcTy, Op, MIBShiftAmt));
Jay Foadb482e1b2020-01-23 11:51:35 +00005708 Op = MIBOp.getReg(0);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005709 }
Matt Arsenault8de2dad2020-02-06 21:11:52 -05005710 auto MIBPop = MIRBuilder.buildCTPOP(DstTy, Op);
5711 MIRBuilder.buildSub(MI.getOperand(0), MIRBuilder.buildConstant(DstTy, Len),
Jay Foad63f73542020-01-16 12:37:00 +00005712 MIBPop);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005713 MI.eraseFromParent();
5714 return Legalized;
5715 }
5716 case TargetOpcode::G_CTTZ_ZERO_UNDEF: {
5717 // This trivially expands to CTTZ.
Daniel Sandersd001e0e2018-12-12 23:48:13 +00005718 Observer.changingInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005719 MI.setDesc(TII.get(TargetOpcode::G_CTTZ));
Aditya Nandakumarf75d4f32018-12-05 20:14:52 +00005720 Observer.changedInstr(MI);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005721 return Legalized;
5722 }
5723 case TargetOpcode::G_CTTZ: {
Amara Emerson719024a2023-02-23 16:35:39 -08005724 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault8de2dad2020-02-06 21:11:52 -05005725
5726 unsigned Len = SrcTy.getSizeInBits();
5727 if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {DstTy, SrcTy}})) {
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005728 // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with
5729 // zero.
Matt Arsenault8de2dad2020-02-06 21:11:52 -05005730 auto CttzZU = MIRBuilder.buildCTTZ_ZERO_UNDEF(DstTy, SrcReg);
5731 auto Zero = MIRBuilder.buildConstant(SrcTy, 0);
5732 auto ICmp = MIRBuilder.buildICmp(
5733 CmpInst::ICMP_EQ, DstTy.changeElementSize(1), SrcReg, Zero);
5734 auto LenConst = MIRBuilder.buildConstant(DstTy, Len);
5735 MIRBuilder.buildSelect(DstReg, ICmp, LenConst, CttzZU);
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005736 MI.eraseFromParent();
5737 return Legalized;
5738 }
5739 // for now, we use: { return popcount(~x & (x - 1)); }
5740 // unless the target has ctlz but not ctpop, in which case we use:
5741 // { return 32 - nlz(~x & (x-1)); }
5742 // Ref: "Hacker's Delight" by Henry Warren
Matt Arsenaulta1282922020-07-15 11:10:54 -04005743 auto MIBCstNeg1 = MIRBuilder.buildConstant(SrcTy, -1);
5744 auto MIBNot = MIRBuilder.buildXor(SrcTy, SrcReg, MIBCstNeg1);
Jay Foad28bb43b2020-01-16 12:09:48 +00005745 auto MIBTmp = MIRBuilder.buildAnd(
Matt Arsenaulta1282922020-07-15 11:10:54 -04005746 SrcTy, MIBNot, MIRBuilder.buildAdd(SrcTy, SrcReg, MIBCstNeg1));
5747 if (!isSupported({TargetOpcode::G_CTPOP, {SrcTy, SrcTy}}) &&
5748 isSupported({TargetOpcode::G_CTLZ, {SrcTy, SrcTy}})) {
5749 auto MIBCstLen = MIRBuilder.buildConstant(SrcTy, Len);
Jay Foad63f73542020-01-16 12:37:00 +00005750 MIRBuilder.buildSub(MI.getOperand(0), MIBCstLen,
Matt Arsenaulta1282922020-07-15 11:10:54 -04005751 MIRBuilder.buildCTLZ(SrcTy, MIBTmp));
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005752 MI.eraseFromParent();
5753 return Legalized;
5754 }
5755 MI.setDesc(TII.get(TargetOpcode::G_CTPOP));
Jay Foadb482e1b2020-01-23 11:51:35 +00005756 MI.getOperand(1).setReg(MIBTmp.getReg(0));
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005757 return Legalized;
5758 }
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01005759 case TargetOpcode::G_CTPOP: {
Matt Arsenaulta1282922020-07-15 11:10:54 -04005760 Register SrcReg = MI.getOperand(1).getReg();
5761 LLT Ty = MRI.getType(SrcReg);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01005762 unsigned Size = Ty.getSizeInBits();
5763 MachineIRBuilder &B = MIRBuilder;
5764
5765 // Count set bits in blocks of 2 bits. Default approach would be
5766 // B2Count = { val & 0x55555555 } + { (val >> 1) & 0x55555555 }
5767 // We use following formula instead:
5768 // B2Count = val - { (val >> 1) & 0x55555555 }
5769 // since it gives same result in blocks of 2 with one instruction less.
5770 auto C_1 = B.buildConstant(Ty, 1);
Matt Arsenaulta1282922020-07-15 11:10:54 -04005771 auto B2Set1LoTo1Hi = B.buildLShr(Ty, SrcReg, C_1);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01005772 APInt B2Mask1HiTo0 = APInt::getSplat(Size, APInt(8, 0x55));
5773 auto C_B2Mask1HiTo0 = B.buildConstant(Ty, B2Mask1HiTo0);
5774 auto B2Count1Hi = B.buildAnd(Ty, B2Set1LoTo1Hi, C_B2Mask1HiTo0);
Matt Arsenaulta1282922020-07-15 11:10:54 -04005775 auto B2Count = B.buildSub(Ty, SrcReg, B2Count1Hi);
Petar Avramoviccbf03aee2020-01-27 09:59:50 +01005776
5777 // In order to get count in blocks of 4 add values from adjacent block of 2.
5778 // B4Count = { B2Count & 0x33333333 } + { (B2Count >> 2) & 0x33333333 }
5779 auto C_2 = B.buildConstant(Ty, 2);
5780 auto B4Set2LoTo2Hi = B.buildLShr(Ty, B2Count, C_2);
5781 APInt B4Mask2HiTo0 = APInt::getSplat(Size, APInt(8, 0x33));
5782 auto C_B4Mask2HiTo0 = B.buildConstant(Ty, B4Mask2HiTo0);
5783 auto B4HiB2Count = B.buildAnd(Ty, B4Set2LoTo2Hi, C_B4Mask2HiTo0);
5784 auto B4LoB2Count = B.buildAnd(Ty, B2Count, C_B4Mask2HiTo0);
5785 auto B4Count = B.buildAdd(Ty, B4HiB2Count, B4LoB2Count);
5786
5787 // For count in blocks of 8 bits we don't have to mask high 4 bits before
5788 // addition since count value sits in range {0,...,8} and 4 bits are enough
5789 // to hold such binary values. After addition high 4 bits still hold count
5790 // of set bits in high 4 bit block, set them to zero and get 8 bit result.
5791 // B8Count = { B4Count + (B4Count >> 4) } & 0x0F0F0F0F
5792 auto C_4 = B.buildConstant(Ty, 4);
5793 auto B8HiB4Count = B.buildLShr(Ty, B4Count, C_4);
5794 auto B8CountDirty4Hi = B.buildAdd(Ty, B8HiB4Count, B4Count);
5795 APInt B8Mask4HiTo0 = APInt::getSplat(Size, APInt(8, 0x0F));
5796 auto C_B8Mask4HiTo0 = B.buildConstant(Ty, B8Mask4HiTo0);
5797 auto B8Count = B.buildAnd(Ty, B8CountDirty4Hi, C_B8Mask4HiTo0);
5798
5799 assert(Size<=128 && "Scalar size is too large for CTPOP lower algorithm");
5800 // 8 bits can hold CTPOP result of 128 bit int or smaller. Mul with this
5801 // bitmask will set 8 msb in ResTmp to sum of all B8Counts in 8 bit blocks.
5802 auto MulMask = B.buildConstant(Ty, APInt::getSplat(Size, APInt(8, 0x01)));
5803 auto ResTmp = B.buildMul(Ty, B8Count, MulMask);
5804
5805 // Shift count result from 8 high bits to low bits.
5806 auto C_SizeM8 = B.buildConstant(Ty, Size - 8);
5807 B.buildLShr(MI.getOperand(0).getReg(), ResTmp, C_SizeM8);
5808
5809 MI.eraseFromParent();
5810 return Legalized;
5811 }
Aditya Nandakumarc0333f72018-08-21 17:30:31 +00005812 }
5813}
Matt Arsenault02b5ca82019-05-17 23:05:13 +00005814
Matt Arsenaultb24436a2020-03-19 22:48:13 -04005815// Check that (every element of) Reg is undef or not an exact multiple of BW.
5816static bool isNonZeroModBitWidthOrUndef(const MachineRegisterInfo &MRI,
5817 Register Reg, unsigned BW) {
5818 return matchUnaryPredicate(
5819 MRI, Reg,
5820 [=](const Constant *C) {
5821 // Null constant here means an undef.
5822 const ConstantInt *CI = dyn_cast_or_null<ConstantInt>(C);
5823 return !CI || CI->getValue().urem(BW) != 0;
5824 },
5825 /*AllowUndefs*/ true);
5826}
5827
5828LegalizerHelper::LegalizeResult
5829LegalizerHelper::lowerFunnelShiftWithInverse(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08005830 auto [Dst, X, Y, Z] = MI.getFirst4Regs();
Matt Arsenaultb24436a2020-03-19 22:48:13 -04005831 LLT Ty = MRI.getType(Dst);
5832 LLT ShTy = MRI.getType(Z);
5833
5834 unsigned BW = Ty.getScalarSizeInBits();
Matt Arsenault14b03b42021-03-29 17:26:49 -04005835
5836 if (!isPowerOf2_32(BW))
5837 return UnableToLegalize;
5838
Matt Arsenaultb24436a2020-03-19 22:48:13 -04005839 const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL;
5840 unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL;
5841
5842 if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) {
5843 // fshl X, Y, Z -> fshr X, Y, -Z
5844 // fshr X, Y, Z -> fshl X, Y, -Z
5845 auto Zero = MIRBuilder.buildConstant(ShTy, 0);
5846 Z = MIRBuilder.buildSub(Ty, Zero, Z).getReg(0);
5847 } else {
5848 // fshl X, Y, Z -> fshr (srl X, 1), (fshr X, Y, 1), ~Z
5849 // fshr X, Y, Z -> fshl (fshl X, Y, 1), (shl Y, 1), ~Z
5850 auto One = MIRBuilder.buildConstant(ShTy, 1);
5851 if (IsFSHL) {
5852 Y = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0);
5853 X = MIRBuilder.buildLShr(Ty, X, One).getReg(0);
5854 } else {
5855 X = MIRBuilder.buildInstr(RevOpcode, {Ty}, {X, Y, One}).getReg(0);
5856 Y = MIRBuilder.buildShl(Ty, Y, One).getReg(0);
5857 }
5858
5859 Z = MIRBuilder.buildNot(ShTy, Z).getReg(0);
5860 }
5861
5862 MIRBuilder.buildInstr(RevOpcode, {Dst}, {X, Y, Z});
5863 MI.eraseFromParent();
5864 return Legalized;
5865}
5866
5867LegalizerHelper::LegalizeResult
5868LegalizerHelper::lowerFunnelShiftAsShifts(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08005869 auto [Dst, X, Y, Z] = MI.getFirst4Regs();
Matt Arsenaultb24436a2020-03-19 22:48:13 -04005870 LLT Ty = MRI.getType(Dst);
5871 LLT ShTy = MRI.getType(Z);
5872
5873 const unsigned BW = Ty.getScalarSizeInBits();
5874 const bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL;
5875
5876 Register ShX, ShY;
5877 Register ShAmt, InvShAmt;
5878
5879 // FIXME: Emit optimized urem by constant instead of letting it expand later.
5880 if (isNonZeroModBitWidthOrUndef(MRI, Z, BW)) {
5881 // fshl: X << C | Y >> (BW - C)
5882 // fshr: X << (BW - C) | Y >> C
5883 // where C = Z % BW is not zero
5884 auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW);
5885 ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0);
5886 InvShAmt = MIRBuilder.buildSub(ShTy, BitWidthC, ShAmt).getReg(0);
5887 ShX = MIRBuilder.buildShl(Ty, X, IsFSHL ? ShAmt : InvShAmt).getReg(0);
5888 ShY = MIRBuilder.buildLShr(Ty, Y, IsFSHL ? InvShAmt : ShAmt).getReg(0);
5889 } else {
5890 // fshl: X << (Z % BW) | Y >> 1 >> (BW - 1 - (Z % BW))
5891 // fshr: X << 1 << (BW - 1 - (Z % BW)) | Y >> (Z % BW)
5892 auto Mask = MIRBuilder.buildConstant(ShTy, BW - 1);
5893 if (isPowerOf2_32(BW)) {
5894 // Z % BW -> Z & (BW - 1)
5895 ShAmt = MIRBuilder.buildAnd(ShTy, Z, Mask).getReg(0);
5896 // (BW - 1) - (Z % BW) -> ~Z & (BW - 1)
5897 auto NotZ = MIRBuilder.buildNot(ShTy, Z);
5898 InvShAmt = MIRBuilder.buildAnd(ShTy, NotZ, Mask).getReg(0);
5899 } else {
5900 auto BitWidthC = MIRBuilder.buildConstant(ShTy, BW);
5901 ShAmt = MIRBuilder.buildURem(ShTy, Z, BitWidthC).getReg(0);
5902 InvShAmt = MIRBuilder.buildSub(ShTy, Mask, ShAmt).getReg(0);
5903 }
5904
5905 auto One = MIRBuilder.buildConstant(ShTy, 1);
5906 if (IsFSHL) {
5907 ShX = MIRBuilder.buildShl(Ty, X, ShAmt).getReg(0);
5908 auto ShY1 = MIRBuilder.buildLShr(Ty, Y, One);
5909 ShY = MIRBuilder.buildLShr(Ty, ShY1, InvShAmt).getReg(0);
5910 } else {
5911 auto ShX1 = MIRBuilder.buildShl(Ty, X, One);
5912 ShX = MIRBuilder.buildShl(Ty, ShX1, InvShAmt).getReg(0);
5913 ShY = MIRBuilder.buildLShr(Ty, Y, ShAmt).getReg(0);
5914 }
5915 }
5916
5917 MIRBuilder.buildOr(Dst, ShX, ShY);
5918 MI.eraseFromParent();
5919 return Legalized;
5920}
5921
5922LegalizerHelper::LegalizeResult
5923LegalizerHelper::lowerFunnelShift(MachineInstr &MI) {
5924 // These operations approximately do the following (while avoiding undefined
5925 // shifts by BW):
5926 // G_FSHL: (X << (Z % BW)) | (Y >> (BW - (Z % BW)))
5927 // G_FSHR: (X << (BW - (Z % BW))) | (Y >> (Z % BW))
5928 Register Dst = MI.getOperand(0).getReg();
5929 LLT Ty = MRI.getType(Dst);
5930 LLT ShTy = MRI.getType(MI.getOperand(3).getReg());
5931
5932 bool IsFSHL = MI.getOpcode() == TargetOpcode::G_FSHL;
5933 unsigned RevOpcode = IsFSHL ? TargetOpcode::G_FSHR : TargetOpcode::G_FSHL;
Matt Arsenault14b03b42021-03-29 17:26:49 -04005934
5935 // TODO: Use smarter heuristic that accounts for vector legalization.
Matt Arsenaultb24436a2020-03-19 22:48:13 -04005936 if (LI.getAction({RevOpcode, {Ty, ShTy}}).Action == Lower)
5937 return lowerFunnelShiftAsShifts(MI);
Matt Arsenault14b03b42021-03-29 17:26:49 -04005938
5939 // This only works for powers of 2, fallback to shifts if it fails.
5940 LegalizerHelper::LegalizeResult Result = lowerFunnelShiftWithInverse(MI);
5941 if (Result == UnableToLegalize)
5942 return lowerFunnelShiftAsShifts(MI);
5943 return Result;
Matt Arsenaultb24436a2020-03-19 22:48:13 -04005944}
5945
Amara Emersonf5e9be62021-03-26 15:27:15 -07005946LegalizerHelper::LegalizeResult
5947LegalizerHelper::lowerRotateWithReverseRotate(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08005948 auto [Dst, DstTy, Src, SrcTy, Amt, AmtTy] = MI.getFirst3RegLLTs();
Amara Emersonf5e9be62021-03-26 15:27:15 -07005949 auto Zero = MIRBuilder.buildConstant(AmtTy, 0);
5950 bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL;
5951 unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL;
5952 auto Neg = MIRBuilder.buildSub(AmtTy, Zero, Amt);
5953 MIRBuilder.buildInstr(RevRot, {Dst}, {Src, Neg});
5954 MI.eraseFromParent();
5955 return Legalized;
5956}
5957
5958LegalizerHelper::LegalizeResult LegalizerHelper::lowerRotate(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08005959 auto [Dst, DstTy, Src, SrcTy, Amt, AmtTy] = MI.getFirst3RegLLTs();
Amara Emersonf5e9be62021-03-26 15:27:15 -07005960
5961 unsigned EltSizeInBits = DstTy.getScalarSizeInBits();
5962 bool IsLeft = MI.getOpcode() == TargetOpcode::G_ROTL;
5963
5964 MIRBuilder.setInstrAndDebugLoc(MI);
5965
5966 // If a rotate in the other direction is supported, use it.
5967 unsigned RevRot = IsLeft ? TargetOpcode::G_ROTR : TargetOpcode::G_ROTL;
5968 if (LI.isLegalOrCustom({RevRot, {DstTy, SrcTy}}) &&
5969 isPowerOf2_32(EltSizeInBits))
5970 return lowerRotateWithReverseRotate(MI);
5971
Mirko Brkusanin5263bf52021-09-07 16:18:19 +02005972 // If a funnel shift is supported, use it.
5973 unsigned FShOpc = IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR;
5974 unsigned RevFsh = !IsLeft ? TargetOpcode::G_FSHL : TargetOpcode::G_FSHR;
5975 bool IsFShLegal = false;
5976 if ((IsFShLegal = LI.isLegalOrCustom({FShOpc, {DstTy, AmtTy}})) ||
5977 LI.isLegalOrCustom({RevFsh, {DstTy, AmtTy}})) {
5978 auto buildFunnelShift = [&](unsigned Opc, Register R1, Register R2,
5979 Register R3) {
5980 MIRBuilder.buildInstr(Opc, {R1}, {R2, R2, R3});
5981 MI.eraseFromParent();
5982 return Legalized;
5983 };
5984 // If a funnel shift in the other direction is supported, use it.
5985 if (IsFShLegal) {
5986 return buildFunnelShift(FShOpc, Dst, Src, Amt);
5987 } else if (isPowerOf2_32(EltSizeInBits)) {
5988 Amt = MIRBuilder.buildNeg(DstTy, Amt).getReg(0);
5989 return buildFunnelShift(RevFsh, Dst, Src, Amt);
5990 }
5991 }
5992
Amara Emersonf5e9be62021-03-26 15:27:15 -07005993 auto Zero = MIRBuilder.buildConstant(AmtTy, 0);
5994 unsigned ShOpc = IsLeft ? TargetOpcode::G_SHL : TargetOpcode::G_LSHR;
5995 unsigned RevShiftOpc = IsLeft ? TargetOpcode::G_LSHR : TargetOpcode::G_SHL;
5996 auto BitWidthMinusOneC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits - 1);
5997 Register ShVal;
5998 Register RevShiftVal;
5999 if (isPowerOf2_32(EltSizeInBits)) {
6000 // (rotl x, c) -> x << (c & (w - 1)) | x >> (-c & (w - 1))
6001 // (rotr x, c) -> x >> (c & (w - 1)) | x << (-c & (w - 1))
6002 auto NegAmt = MIRBuilder.buildSub(AmtTy, Zero, Amt);
6003 auto ShAmt = MIRBuilder.buildAnd(AmtTy, Amt, BitWidthMinusOneC);
6004 ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0);
6005 auto RevAmt = MIRBuilder.buildAnd(AmtTy, NegAmt, BitWidthMinusOneC);
6006 RevShiftVal =
6007 MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, RevAmt}).getReg(0);
6008 } else {
6009 // (rotl x, c) -> x << (c % w) | x >> 1 >> (w - 1 - (c % w))
6010 // (rotr x, c) -> x >> (c % w) | x << 1 << (w - 1 - (c % w))
6011 auto BitWidthC = MIRBuilder.buildConstant(AmtTy, EltSizeInBits);
6012 auto ShAmt = MIRBuilder.buildURem(AmtTy, Amt, BitWidthC);
6013 ShVal = MIRBuilder.buildInstr(ShOpc, {DstTy}, {Src, ShAmt}).getReg(0);
6014 auto RevAmt = MIRBuilder.buildSub(AmtTy, BitWidthMinusOneC, ShAmt);
6015 auto One = MIRBuilder.buildConstant(AmtTy, 1);
6016 auto Inner = MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Src, One});
6017 RevShiftVal =
6018 MIRBuilder.buildInstr(RevShiftOpc, {DstTy}, {Inner, RevAmt}).getReg(0);
6019 }
6020 MIRBuilder.buildOr(Dst, ShVal, RevShiftVal);
6021 MI.eraseFromParent();
6022 return Legalized;
6023}
6024
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006025// Expand s32 = G_UITOFP s64 using bit operations to an IEEE float
6026// representation.
6027LegalizerHelper::LegalizeResult
6028LegalizerHelper::lowerU64ToF32BitOps(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006029 auto [Dst, Src] = MI.getFirst2Regs();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006030 const LLT S64 = LLT::scalar(64);
6031 const LLT S32 = LLT::scalar(32);
6032 const LLT S1 = LLT::scalar(1);
6033
6034 assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S32);
6035
6036 // unsigned cul2f(ulong u) {
6037 // uint lz = clz(u);
6038 // uint e = (u != 0) ? 127U + 63U - lz : 0;
6039 // u = (u << lz) & 0x7fffffffffffffffUL;
6040 // ulong t = u & 0xffffffffffUL;
6041 // uint v = (e << 23) | (uint)(u >> 40);
6042 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
6043 // return as_float(v + r);
6044 // }
6045
6046 auto Zero32 = MIRBuilder.buildConstant(S32, 0);
6047 auto Zero64 = MIRBuilder.buildConstant(S64, 0);
6048
6049 auto LZ = MIRBuilder.buildCTLZ_ZERO_UNDEF(S32, Src);
6050
6051 auto K = MIRBuilder.buildConstant(S32, 127U + 63U);
6052 auto Sub = MIRBuilder.buildSub(S32, K, LZ);
6053
6054 auto NotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, Src, Zero64);
6055 auto E = MIRBuilder.buildSelect(S32, NotZero, Sub, Zero32);
6056
6057 auto Mask0 = MIRBuilder.buildConstant(S64, (-1ULL) >> 1);
6058 auto ShlLZ = MIRBuilder.buildShl(S64, Src, LZ);
6059
6060 auto U = MIRBuilder.buildAnd(S64, ShlLZ, Mask0);
6061
6062 auto Mask1 = MIRBuilder.buildConstant(S64, 0xffffffffffULL);
6063 auto T = MIRBuilder.buildAnd(S64, U, Mask1);
6064
6065 auto UShl = MIRBuilder.buildLShr(S64, U, MIRBuilder.buildConstant(S64, 40));
6066 auto ShlE = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 23));
6067 auto V = MIRBuilder.buildOr(S32, ShlE, MIRBuilder.buildTrunc(S32, UShl));
6068
6069 auto C = MIRBuilder.buildConstant(S64, 0x8000000000ULL);
6070 auto RCmp = MIRBuilder.buildICmp(CmpInst::ICMP_UGT, S1, T, C);
6071 auto TCmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, T, C);
6072 auto One = MIRBuilder.buildConstant(S32, 1);
6073
6074 auto VTrunc1 = MIRBuilder.buildAnd(S32, V, One);
6075 auto Select0 = MIRBuilder.buildSelect(S32, TCmp, VTrunc1, Zero32);
6076 auto R = MIRBuilder.buildSelect(S32, RCmp, One, Select0);
6077 MIRBuilder.buildAdd(Dst, V, R);
6078
Matt Arsenault350ee7fb2020-06-12 10:20:07 -04006079 MI.eraseFromParent();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006080 return Legalized;
6081}
6082
Matt Arsenaulta1282922020-07-15 11:10:54 -04006083LegalizerHelper::LegalizeResult LegalizerHelper::lowerUITOFP(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006084 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006085
Matt Arsenaultbc276c62019-11-15 11:59:12 +05306086 if (SrcTy == LLT::scalar(1)) {
6087 auto True = MIRBuilder.buildFConstant(DstTy, 1.0);
6088 auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
6089 MIRBuilder.buildSelect(Dst, Src, True, False);
6090 MI.eraseFromParent();
6091 return Legalized;
6092 }
6093
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006094 if (SrcTy != LLT::scalar(64))
6095 return UnableToLegalize;
6096
6097 if (DstTy == LLT::scalar(32)) {
6098 // TODO: SelectionDAG has several alternative expansions to port which may
6099 // be more reasonble depending on the available instructions. If a target
6100 // has sitofp, does not have CTLZ, or can efficiently use f64 as an
6101 // intermediate type, this is probably worse.
6102 return lowerU64ToF32BitOps(MI);
6103 }
6104
6105 return UnableToLegalize;
6106}
6107
Matt Arsenaulta1282922020-07-15 11:10:54 -04006108LegalizerHelper::LegalizeResult LegalizerHelper::lowerSITOFP(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006109 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006110
6111 const LLT S64 = LLT::scalar(64);
6112 const LLT S32 = LLT::scalar(32);
6113 const LLT S1 = LLT::scalar(1);
6114
Matt Arsenaultbc276c62019-11-15 11:59:12 +05306115 if (SrcTy == S1) {
6116 auto True = MIRBuilder.buildFConstant(DstTy, -1.0);
6117 auto False = MIRBuilder.buildFConstant(DstTy, 0.0);
6118 MIRBuilder.buildSelect(Dst, Src, True, False);
6119 MI.eraseFromParent();
6120 return Legalized;
6121 }
6122
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006123 if (SrcTy != S64)
6124 return UnableToLegalize;
6125
6126 if (DstTy == S32) {
6127 // signed cl2f(long l) {
6128 // long s = l >> 63;
6129 // float r = cul2f((l + s) ^ s);
6130 // return s ? -r : r;
6131 // }
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00006132 Register L = Src;
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006133 auto SignBit = MIRBuilder.buildConstant(S64, 63);
6134 auto S = MIRBuilder.buildAShr(S64, L, SignBit);
6135
6136 auto LPlusS = MIRBuilder.buildAdd(S64, L, S);
6137 auto Xor = MIRBuilder.buildXor(S64, LPlusS, S);
6138 auto R = MIRBuilder.buildUITOFP(S32, Xor);
6139
6140 auto RNeg = MIRBuilder.buildFNeg(S32, R);
6141 auto SignNotZero = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, S,
6142 MIRBuilder.buildConstant(S64, 0));
6143 MIRBuilder.buildSelect(Dst, SignNotZero, RNeg, R);
Matt Arsenault350ee7fb2020-06-12 10:20:07 -04006144 MI.eraseFromParent();
Matt Arsenault02b5ca82019-05-17 23:05:13 +00006145 return Legalized;
6146 }
6147
6148 return UnableToLegalize;
6149}
Matt Arsenault6f74f552019-07-01 17:18:03 +00006150
Matt Arsenaulta1282922020-07-15 11:10:54 -04006151LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOUI(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006152 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Petar Avramovic6412b562019-08-30 05:44:02 +00006153 const LLT S64 = LLT::scalar(64);
6154 const LLT S32 = LLT::scalar(32);
6155
6156 if (SrcTy != S64 && SrcTy != S32)
6157 return UnableToLegalize;
6158 if (DstTy != S32 && DstTy != S64)
6159 return UnableToLegalize;
6160
6161 // FPTOSI gives same result as FPTOUI for positive signed integers.
6162 // FPTOUI needs to deal with fp values that convert to unsigned integers
6163 // greater or equal to 2^31 for float or 2^63 for double. For brevity 2^Exp.
6164
6165 APInt TwoPExpInt = APInt::getSignMask(DstTy.getSizeInBits());
6166 APFloat TwoPExpFP(SrcTy.getSizeInBits() == 32 ? APFloat::IEEEsingle()
6167 : APFloat::IEEEdouble(),
Chris Lattner735f4672021-09-08 22:13:13 -07006168 APInt::getZero(SrcTy.getSizeInBits()));
Petar Avramovic6412b562019-08-30 05:44:02 +00006169 TwoPExpFP.convertFromAPInt(TwoPExpInt, false, APFloat::rmNearestTiesToEven);
6170
6171 MachineInstrBuilder FPTOSI = MIRBuilder.buildFPTOSI(DstTy, Src);
6172
6173 MachineInstrBuilder Threshold = MIRBuilder.buildFConstant(SrcTy, TwoPExpFP);
6174 // For fp Value greater or equal to Threshold(2^Exp), we use FPTOSI on
6175 // (Value - 2^Exp) and add 2^Exp by setting highest bit in result to 1.
6176 MachineInstrBuilder FSub = MIRBuilder.buildFSub(SrcTy, Src, Threshold);
6177 MachineInstrBuilder ResLowBits = MIRBuilder.buildFPTOSI(DstTy, FSub);
6178 MachineInstrBuilder ResHighBit = MIRBuilder.buildConstant(DstTy, TwoPExpInt);
6179 MachineInstrBuilder Res = MIRBuilder.buildXor(DstTy, ResLowBits, ResHighBit);
6180
Matt Arsenault1060b9e2020-01-04 17:06:47 -05006181 const LLT S1 = LLT::scalar(1);
6182
Petar Avramovic6412b562019-08-30 05:44:02 +00006183 MachineInstrBuilder FCMP =
Matt Arsenault1060b9e2020-01-04 17:06:47 -05006184 MIRBuilder.buildFCmp(CmpInst::FCMP_ULT, S1, Src, Threshold);
Petar Avramovic6412b562019-08-30 05:44:02 +00006185 MIRBuilder.buildSelect(Dst, FCMP, FPTOSI, Res);
6186
6187 MI.eraseFromParent();
6188 return Legalized;
6189}
6190
Matt Arsenaultea956682020-01-04 17:09:48 -05006191LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPTOSI(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006192 auto [Dst, DstTy, Src, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenaultea956682020-01-04 17:09:48 -05006193 const LLT S64 = LLT::scalar(64);
6194 const LLT S32 = LLT::scalar(32);
6195
6196 // FIXME: Only f32 to i64 conversions are supported.
6197 if (SrcTy.getScalarType() != S32 || DstTy.getScalarType() != S64)
6198 return UnableToLegalize;
6199
6200 // Expand f32 -> i64 conversion
6201 // This algorithm comes from compiler-rt's implementation of fixsfdi:
xgupta94fac812021-02-01 12:54:21 +05306202 // https://github.com/llvm/llvm-project/blob/main/compiler-rt/lib/builtins/fixsfdi.c
Matt Arsenaultea956682020-01-04 17:09:48 -05006203
6204 unsigned SrcEltBits = SrcTy.getScalarSizeInBits();
6205
6206 auto ExponentMask = MIRBuilder.buildConstant(SrcTy, 0x7F800000);
6207 auto ExponentLoBit = MIRBuilder.buildConstant(SrcTy, 23);
6208
6209 auto AndExpMask = MIRBuilder.buildAnd(SrcTy, Src, ExponentMask);
6210 auto ExponentBits = MIRBuilder.buildLShr(SrcTy, AndExpMask, ExponentLoBit);
6211
6212 auto SignMask = MIRBuilder.buildConstant(SrcTy,
6213 APInt::getSignMask(SrcEltBits));
6214 auto AndSignMask = MIRBuilder.buildAnd(SrcTy, Src, SignMask);
6215 auto SignLowBit = MIRBuilder.buildConstant(SrcTy, SrcEltBits - 1);
6216 auto Sign = MIRBuilder.buildAShr(SrcTy, AndSignMask, SignLowBit);
6217 Sign = MIRBuilder.buildSExt(DstTy, Sign);
6218
6219 auto MantissaMask = MIRBuilder.buildConstant(SrcTy, 0x007FFFFF);
6220 auto AndMantissaMask = MIRBuilder.buildAnd(SrcTy, Src, MantissaMask);
6221 auto K = MIRBuilder.buildConstant(SrcTy, 0x00800000);
6222
6223 auto R = MIRBuilder.buildOr(SrcTy, AndMantissaMask, K);
6224 R = MIRBuilder.buildZExt(DstTy, R);
6225
6226 auto Bias = MIRBuilder.buildConstant(SrcTy, 127);
6227 auto Exponent = MIRBuilder.buildSub(SrcTy, ExponentBits, Bias);
6228 auto SubExponent = MIRBuilder.buildSub(SrcTy, Exponent, ExponentLoBit);
6229 auto ExponentSub = MIRBuilder.buildSub(SrcTy, ExponentLoBit, Exponent);
6230
6231 auto Shl = MIRBuilder.buildShl(DstTy, R, SubExponent);
6232 auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub);
6233
6234 const LLT S1 = LLT::scalar(1);
6235 auto CmpGt = MIRBuilder.buildICmp(CmpInst::ICMP_SGT,
6236 S1, Exponent, ExponentLoBit);
6237
6238 R = MIRBuilder.buildSelect(DstTy, CmpGt, Shl, Srl);
6239
6240 auto XorSign = MIRBuilder.buildXor(DstTy, R, Sign);
6241 auto Ret = MIRBuilder.buildSub(DstTy, XorSign, Sign);
6242
6243 auto ZeroSrcTy = MIRBuilder.buildConstant(SrcTy, 0);
6244
6245 auto ExponentLt0 = MIRBuilder.buildICmp(CmpInst::ICMP_SLT,
6246 S1, Exponent, ZeroSrcTy);
6247
6248 auto ZeroDstTy = MIRBuilder.buildConstant(DstTy, 0);
6249 MIRBuilder.buildSelect(Dst, ExponentLt0, ZeroDstTy, Ret);
6250
6251 MI.eraseFromParent();
6252 return Legalized;
6253}
6254
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05006255// f64 -> f16 conversion using round-to-nearest-even rounding mode.
6256LegalizerHelper::LegalizeResult
6257LegalizerHelper::lowerFPTRUNC_F64_TO_F16(MachineInstr &MI) {
Ivan Kosarev15e77492023-07-12 11:19:36 +01006258 const LLT S1 = LLT::scalar(1);
6259 const LLT S16 = LLT::scalar(16);
6260 const LLT S32 = LLT::scalar(32);
6261 const LLT S64 = LLT::scalar(64);
6262
Amara Emerson719024a2023-02-23 16:35:39 -08006263 auto [Dst, Src] = MI.getFirst2Regs();
Ivan Kosarev15e77492023-07-12 11:19:36 +01006264 assert(MRI.getType(Dst).getScalarType() == S16 &&
6265 MRI.getType(Src).getScalarType() == S64);
6266
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05006267 if (MRI.getType(Src).isVector()) // TODO: Handle vectors directly.
6268 return UnableToLegalize;
6269
Ivan Kosarev15e77492023-07-12 11:19:36 +01006270 if (MIRBuilder.getMF().getTarget().Options.UnsafeFPMath) {
6271 unsigned Flags = MI.getFlags();
6272 auto Src32 = MIRBuilder.buildFPTrunc(S32, Src, Flags);
6273 MIRBuilder.buildFPTrunc(Dst, Src32, Flags);
6274 MI.eraseFromParent();
6275 return Legalized;
6276 }
6277
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05006278 const unsigned ExpMask = 0x7ff;
6279 const unsigned ExpBiasf64 = 1023;
6280 const unsigned ExpBiasf16 = 15;
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05006281
6282 auto Unmerge = MIRBuilder.buildUnmerge(S32, Src);
6283 Register U = Unmerge.getReg(0);
6284 Register UH = Unmerge.getReg(1);
6285
6286 auto E = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 20));
Petar Avramovicbd3d9512020-06-11 17:55:59 +02006287 E = MIRBuilder.buildAnd(S32, E, MIRBuilder.buildConstant(S32, ExpMask));
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05006288
6289 // Subtract the fp64 exponent bias (1023) to get the real exponent and
6290 // add the f16 bias (15) to get the biased exponent for the f16 format.
6291 E = MIRBuilder.buildAdd(
6292 S32, E, MIRBuilder.buildConstant(S32, -ExpBiasf64 + ExpBiasf16));
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05006293
6294 auto M = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 8));
6295 M = MIRBuilder.buildAnd(S32, M, MIRBuilder.buildConstant(S32, 0xffe));
6296
6297 auto MaskedSig = MIRBuilder.buildAnd(S32, UH,
6298 MIRBuilder.buildConstant(S32, 0x1ff));
6299 MaskedSig = MIRBuilder.buildOr(S32, MaskedSig, U);
6300
6301 auto Zero = MIRBuilder.buildConstant(S32, 0);
6302 auto SigCmpNE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, MaskedSig, Zero);
6303 auto Lo40Set = MIRBuilder.buildZExt(S32, SigCmpNE0);
6304 M = MIRBuilder.buildOr(S32, M, Lo40Set);
6305
6306 // (M != 0 ? 0x0200 : 0) | 0x7c00;
6307 auto Bits0x200 = MIRBuilder.buildConstant(S32, 0x0200);
6308 auto CmpM_NE0 = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1, M, Zero);
6309 auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero);
6310
6311 auto Bits0x7c00 = MIRBuilder.buildConstant(S32, 0x7c00);
6312 auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00);
6313
6314 // N = M | (E << 12);
6315 auto EShl12 = MIRBuilder.buildShl(S32, E, MIRBuilder.buildConstant(S32, 12));
6316 auto N = MIRBuilder.buildOr(S32, M, EShl12);
6317
6318 // B = clamp(1-E, 0, 13);
6319 auto One = MIRBuilder.buildConstant(S32, 1);
6320 auto OneSubExp = MIRBuilder.buildSub(S32, One, E);
6321 auto B = MIRBuilder.buildSMax(S32, OneSubExp, Zero);
6322 B = MIRBuilder.buildSMin(S32, B, MIRBuilder.buildConstant(S32, 13));
6323
6324 auto SigSetHigh = MIRBuilder.buildOr(S32, M,
6325 MIRBuilder.buildConstant(S32, 0x1000));
6326
6327 auto D = MIRBuilder.buildLShr(S32, SigSetHigh, B);
6328 auto D0 = MIRBuilder.buildShl(S32, D, B);
6329
6330 auto D0_NE_SigSetHigh = MIRBuilder.buildICmp(CmpInst::ICMP_NE, S1,
6331 D0, SigSetHigh);
6332 auto D1 = MIRBuilder.buildZExt(S32, D0_NE_SigSetHigh);
6333 D = MIRBuilder.buildOr(S32, D, D1);
6334
6335 auto CmpELtOne = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, S1, E, One);
6336 auto V = MIRBuilder.buildSelect(S32, CmpELtOne, D, N);
6337
6338 auto VLow3 = MIRBuilder.buildAnd(S32, V, MIRBuilder.buildConstant(S32, 7));
6339 V = MIRBuilder.buildLShr(S32, V, MIRBuilder.buildConstant(S32, 2));
6340
6341 auto VLow3Eq3 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1, VLow3,
6342 MIRBuilder.buildConstant(S32, 3));
6343 auto V0 = MIRBuilder.buildZExt(S32, VLow3Eq3);
6344
6345 auto VLow3Gt5 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1, VLow3,
6346 MIRBuilder.buildConstant(S32, 5));
6347 auto V1 = MIRBuilder.buildZExt(S32, VLow3Gt5);
6348
6349 V1 = MIRBuilder.buildOr(S32, V0, V1);
6350 V = MIRBuilder.buildAdd(S32, V, V1);
6351
6352 auto CmpEGt30 = MIRBuilder.buildICmp(CmpInst::ICMP_SGT, S1,
6353 E, MIRBuilder.buildConstant(S32, 30));
6354 V = MIRBuilder.buildSelect(S32, CmpEGt30,
6355 MIRBuilder.buildConstant(S32, 0x7c00), V);
6356
6357 auto CmpEGt1039 = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, S1,
6358 E, MIRBuilder.buildConstant(S32, 1039));
6359 V = MIRBuilder.buildSelect(S32, CmpEGt1039, I, V);
6360
6361 // Extract the sign bit.
6362 auto Sign = MIRBuilder.buildLShr(S32, UH, MIRBuilder.buildConstant(S32, 16));
6363 Sign = MIRBuilder.buildAnd(S32, Sign, MIRBuilder.buildConstant(S32, 0x8000));
6364
6365 // Insert the sign bit
6366 V = MIRBuilder.buildOr(S32, Sign, V);
6367
6368 MIRBuilder.buildTrunc(Dst, V);
6369 MI.eraseFromParent();
6370 return Legalized;
6371}
6372
6373LegalizerHelper::LegalizeResult
Matt Arsenaulta1282922020-07-15 11:10:54 -04006374LegalizerHelper::lowerFPTRUNC(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006375 auto [DstTy, SrcTy] = MI.getFirst2LLTs();
Matt Arsenaultbfbfa182020-01-18 10:08:11 -05006376 const LLT S64 = LLT::scalar(64);
6377 const LLT S16 = LLT::scalar(16);
6378
6379 if (DstTy.getScalarType() == S16 && SrcTy.getScalarType() == S64)
6380 return lowerFPTRUNC_F64_TO_F16(MI);
6381
6382 return UnableToLegalize;
6383}
6384
Matt Arsenault7cd8a022020-07-17 11:01:15 -04006385// TODO: If RHS is a constant SelectionDAGBuilder expands this into a
6386// multiplication tree.
6387LegalizerHelper::LegalizeResult LegalizerHelper::lowerFPOWI(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006388 auto [Dst, Src0, Src1] = MI.getFirst3Regs();
Matt Arsenault7cd8a022020-07-17 11:01:15 -04006389 LLT Ty = MRI.getType(Dst);
6390
6391 auto CvtSrc1 = MIRBuilder.buildSITOFP(Ty, Src1);
6392 MIRBuilder.buildFPow(Dst, Src0, CvtSrc1, MI.getFlags());
6393 MI.eraseFromParent();
6394 return Legalized;
6395}
6396
Matt Arsenault6f74f552019-07-01 17:18:03 +00006397static CmpInst::Predicate minMaxToCompare(unsigned Opc) {
6398 switch (Opc) {
6399 case TargetOpcode::G_SMIN:
6400 return CmpInst::ICMP_SLT;
6401 case TargetOpcode::G_SMAX:
6402 return CmpInst::ICMP_SGT;
6403 case TargetOpcode::G_UMIN:
6404 return CmpInst::ICMP_ULT;
6405 case TargetOpcode::G_UMAX:
6406 return CmpInst::ICMP_UGT;
6407 default:
6408 llvm_unreachable("not in integer min/max");
6409 }
6410}
6411
Matt Arsenaulta1282922020-07-15 11:10:54 -04006412LegalizerHelper::LegalizeResult LegalizerHelper::lowerMinMax(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006413 auto [Dst, Src0, Src1] = MI.getFirst3Regs();
Matt Arsenault6f74f552019-07-01 17:18:03 +00006414
6415 const CmpInst::Predicate Pred = minMaxToCompare(MI.getOpcode());
6416 LLT CmpType = MRI.getType(Dst).changeElementSize(1);
6417
6418 auto Cmp = MIRBuilder.buildICmp(Pred, CmpType, Src0, Src1);
6419 MIRBuilder.buildSelect(Dst, Cmp, Src0, Src1);
6420
6421 MI.eraseFromParent();
6422 return Legalized;
6423}
Matt Arsenaultb1843e12019-07-09 23:34:29 +00006424
6425LegalizerHelper::LegalizeResult
Matt Arsenaulta1282922020-07-15 11:10:54 -04006426LegalizerHelper::lowerFCopySign(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006427 auto [Dst, DstTy, Src0, Src0Ty, Src1, Src1Ty] = MI.getFirst3RegLLTs();
Matt Arsenaultb1843e12019-07-09 23:34:29 +00006428 const int Src0Size = Src0Ty.getScalarSizeInBits();
6429 const int Src1Size = Src1Ty.getScalarSizeInBits();
6430
6431 auto SignBitMask = MIRBuilder.buildConstant(
6432 Src0Ty, APInt::getSignMask(Src0Size));
6433
6434 auto NotSignBitMask = MIRBuilder.buildConstant(
6435 Src0Ty, APInt::getLowBitsSet(Src0Size, Src0Size - 1));
6436
Jay Foad5cf64122021-01-29 14:41:58 +00006437 Register And0 = MIRBuilder.buildAnd(Src0Ty, Src0, NotSignBitMask).getReg(0);
6438 Register And1;
Matt Arsenaultb1843e12019-07-09 23:34:29 +00006439 if (Src0Ty == Src1Ty) {
Jay Foad5cf64122021-01-29 14:41:58 +00006440 And1 = MIRBuilder.buildAnd(Src1Ty, Src1, SignBitMask).getReg(0);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00006441 } else if (Src0Size > Src1Size) {
6442 auto ShiftAmt = MIRBuilder.buildConstant(Src0Ty, Src0Size - Src1Size);
6443 auto Zext = MIRBuilder.buildZExt(Src0Ty, Src1);
6444 auto Shift = MIRBuilder.buildShl(Src0Ty, Zext, ShiftAmt);
Jay Foad5cf64122021-01-29 14:41:58 +00006445 And1 = MIRBuilder.buildAnd(Src0Ty, Shift, SignBitMask).getReg(0);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00006446 } else {
6447 auto ShiftAmt = MIRBuilder.buildConstant(Src1Ty, Src1Size - Src0Size);
6448 auto Shift = MIRBuilder.buildLShr(Src1Ty, Src1, ShiftAmt);
6449 auto Trunc = MIRBuilder.buildTrunc(Src0Ty, Shift);
Jay Foad5cf64122021-01-29 14:41:58 +00006450 And1 = MIRBuilder.buildAnd(Src0Ty, Trunc, SignBitMask).getReg(0);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00006451 }
6452
6453 // Be careful about setting nsz/nnan/ninf on every instruction, since the
6454 // constants are a nan and -0.0, but the final result should preserve
6455 // everything.
Jay Foad5cf64122021-01-29 14:41:58 +00006456 unsigned Flags = MI.getFlags();
6457 MIRBuilder.buildOr(Dst, And0, And1, Flags);
Matt Arsenaultb1843e12019-07-09 23:34:29 +00006458
6459 MI.eraseFromParent();
6460 return Legalized;
6461}
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00006462
6463LegalizerHelper::LegalizeResult
6464LegalizerHelper::lowerFMinNumMaxNum(MachineInstr &MI) {
6465 unsigned NewOp = MI.getOpcode() == TargetOpcode::G_FMINNUM ?
6466 TargetOpcode::G_FMINNUM_IEEE : TargetOpcode::G_FMAXNUM_IEEE;
6467
Amara Emerson719024a2023-02-23 16:35:39 -08006468 auto [Dst, Src0, Src1] = MI.getFirst3Regs();
Matt Arsenault6ce1b4f2019-07-10 16:31:19 +00006469 LLT Ty = MRI.getType(Dst);
6470
6471 if (!MI.getFlag(MachineInstr::FmNoNans)) {
6472 // Insert canonicalizes if it's possible we need to quiet to get correct
6473 // sNaN behavior.
6474
6475 // Note this must be done here, and not as an optimization combine in the
6476 // absence of a dedicate quiet-snan instruction as we're using an
6477 // omni-purpose G_FCANONICALIZE.
6478 if (!isKnownNeverSNaN(Src0, MRI))
6479 Src0 = MIRBuilder.buildFCanonicalize(Ty, Src0, MI.getFlags()).getReg(0);
6480
6481 if (!isKnownNeverSNaN(Src1, MRI))
6482 Src1 = MIRBuilder.buildFCanonicalize(Ty, Src1, MI.getFlags()).getReg(0);
6483 }
6484
6485 // If there are no nans, it's safe to simply replace this with the non-IEEE
6486 // version.
6487 MIRBuilder.buildInstr(NewOp, {Dst}, {Src0, Src1}, MI.getFlags());
6488 MI.eraseFromParent();
6489 return Legalized;
6490}
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006491
Matt Arsenault4d339182019-09-13 00:44:35 +00006492LegalizerHelper::LegalizeResult LegalizerHelper::lowerFMad(MachineInstr &MI) {
6493 // Expand G_FMAD a, b, c -> G_FADD (G_FMUL a, b), c
6494 Register DstReg = MI.getOperand(0).getReg();
6495 LLT Ty = MRI.getType(DstReg);
6496 unsigned Flags = MI.getFlags();
6497
6498 auto Mul = MIRBuilder.buildFMul(Ty, MI.getOperand(1), MI.getOperand(2),
6499 Flags);
6500 MIRBuilder.buildFAdd(DstReg, Mul, MI.getOperand(3), Flags);
6501 MI.eraseFromParent();
6502 return Legalized;
6503}
6504
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006505LegalizerHelper::LegalizeResult
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05006506LegalizerHelper::lowerIntrinsicRound(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006507 auto [DstReg, X] = MI.getFirst2Regs();
Matt Arsenault19a03502020-03-14 14:52:48 -04006508 const unsigned Flags = MI.getFlags();
6509 const LLT Ty = MRI.getType(DstReg);
6510 const LLT CondTy = Ty.changeElementSize(1);
6511
6512 // round(x) =>
6513 // t = trunc(x);
6514 // d = fabs(x - t);
6515 // o = copysign(1.0f, x);
6516 // return t + (d >= 0.5 ? o : 0.0);
6517
6518 auto T = MIRBuilder.buildIntrinsicTrunc(Ty, X, Flags);
6519
6520 auto Diff = MIRBuilder.buildFSub(Ty, X, T, Flags);
6521 auto AbsDiff = MIRBuilder.buildFAbs(Ty, Diff, Flags);
6522 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
6523 auto One = MIRBuilder.buildFConstant(Ty, 1.0);
6524 auto Half = MIRBuilder.buildFConstant(Ty, 0.5);
6525 auto SignOne = MIRBuilder.buildFCopysign(Ty, One, X);
6526
6527 auto Cmp = MIRBuilder.buildFCmp(CmpInst::FCMP_OGE, CondTy, AbsDiff, Half,
6528 Flags);
6529 auto Sel = MIRBuilder.buildSelect(Ty, Cmp, SignOne, Zero, Flags);
6530
6531 MIRBuilder.buildFAdd(DstReg, T, Sel, Flags);
6532
6533 MI.eraseFromParent();
6534 return Legalized;
6535}
6536
Amara Emerson719024a2023-02-23 16:35:39 -08006537LegalizerHelper::LegalizeResult LegalizerHelper::lowerFFloor(MachineInstr &MI) {
6538 auto [DstReg, SrcReg] = MI.getFirst2Regs();
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05006539 unsigned Flags = MI.getFlags();
6540 LLT Ty = MRI.getType(DstReg);
6541 const LLT CondTy = Ty.changeElementSize(1);
6542
6543 // result = trunc(src);
6544 // if (src < 0.0 && src != result)
6545 // result += -1.0.
6546
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05006547 auto Trunc = MIRBuilder.buildIntrinsicTrunc(Ty, SrcReg, Flags);
Matt Arsenault19a03502020-03-14 14:52:48 -04006548 auto Zero = MIRBuilder.buildFConstant(Ty, 0.0);
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05006549
6550 auto Lt0 = MIRBuilder.buildFCmp(CmpInst::FCMP_OLT, CondTy,
6551 SrcReg, Zero, Flags);
6552 auto NeTrunc = MIRBuilder.buildFCmp(CmpInst::FCMP_ONE, CondTy,
6553 SrcReg, Trunc, Flags);
6554 auto And = MIRBuilder.buildAnd(CondTy, Lt0, NeTrunc);
6555 auto AddVal = MIRBuilder.buildSITOFP(Ty, And);
6556
Matt Arsenault19a03502020-03-14 14:52:48 -04006557 MIRBuilder.buildFAdd(DstReg, Trunc, AddVal, Flags);
Matt Arsenaultf3de8ab2019-12-24 14:49:31 -05006558 MI.eraseFromParent();
6559 return Legalized;
6560}
6561
6562LegalizerHelper::LegalizeResult
Matt Arsenault69999602020-03-29 15:51:54 -04006563LegalizerHelper::lowerMergeValues(MachineInstr &MI) {
6564 const unsigned NumOps = MI.getNumOperands();
Amara Emerson719024a2023-02-23 16:35:39 -08006565 auto [DstReg, DstTy, Src0Reg, Src0Ty] = MI.getFirst2RegLLTs();
6566 unsigned PartSize = Src0Ty.getSizeInBits();
Matt Arsenault69999602020-03-29 15:51:54 -04006567
6568 LLT WideTy = LLT::scalar(DstTy.getSizeInBits());
6569 Register ResultReg = MIRBuilder.buildZExt(WideTy, Src0Reg).getReg(0);
6570
6571 for (unsigned I = 2; I != NumOps; ++I) {
6572 const unsigned Offset = (I - 1) * PartSize;
6573
6574 Register SrcReg = MI.getOperand(I).getReg();
6575 auto ZextInput = MIRBuilder.buildZExt(WideTy, SrcReg);
6576
6577 Register NextResult = I + 1 == NumOps && WideTy == DstTy ? DstReg :
6578 MRI.createGenericVirtualRegister(WideTy);
6579
6580 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, Offset);
6581 auto Shl = MIRBuilder.buildShl(WideTy, ZextInput, ShiftAmt);
6582 MIRBuilder.buildOr(NextResult, ResultReg, Shl);
6583 ResultReg = NextResult;
6584 }
6585
6586 if (DstTy.isPointer()) {
6587 if (MIRBuilder.getDataLayout().isNonIntegralAddressSpace(
6588 DstTy.getAddressSpace())) {
6589 LLVM_DEBUG(dbgs() << "Not casting nonintegral address space\n");
6590 return UnableToLegalize;
6591 }
6592
6593 MIRBuilder.buildIntToPtr(DstReg, ResultReg);
6594 }
6595
6596 MI.eraseFromParent();
6597 return Legalized;
6598}
6599
6600LegalizerHelper::LegalizeResult
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006601LegalizerHelper::lowerUnmergeValues(MachineInstr &MI) {
6602 const unsigned NumDst = MI.getNumOperands() - 1;
Matt Arsenault3af85fa2020-03-29 18:04:53 -04006603 Register SrcReg = MI.getOperand(NumDst).getReg();
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006604 Register Dst0Reg = MI.getOperand(0).getReg();
6605 LLT DstTy = MRI.getType(Dst0Reg);
Matt Arsenault3af85fa2020-03-29 18:04:53 -04006606 if (DstTy.isPointer())
6607 return UnableToLegalize; // TODO
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006608
Matt Arsenault3af85fa2020-03-29 18:04:53 -04006609 SrcReg = coerceToScalar(SrcReg);
6610 if (!SrcReg)
6611 return UnableToLegalize;
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006612
6613 // Expand scalarizing unmerge as bitcast to integer and shift.
Matt Arsenault3af85fa2020-03-29 18:04:53 -04006614 LLT IntTy = MRI.getType(SrcReg);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006615
Matt Arsenault3af85fa2020-03-29 18:04:53 -04006616 MIRBuilder.buildTrunc(Dst0Reg, SrcReg);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006617
Matt Arsenault3af85fa2020-03-29 18:04:53 -04006618 const unsigned DstSize = DstTy.getSizeInBits();
6619 unsigned Offset = DstSize;
6620 for (unsigned I = 1; I != NumDst; ++I, Offset += DstSize) {
6621 auto ShiftAmt = MIRBuilder.buildConstant(IntTy, Offset);
6622 auto Shift = MIRBuilder.buildLShr(IntTy, SrcReg, ShiftAmt);
6623 MIRBuilder.buildTrunc(MI.getOperand(I), Shift);
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006624 }
6625
Matt Arsenault3af85fa2020-03-29 18:04:53 -04006626 MI.eraseFromParent();
6627 return Legalized;
Matt Arsenaultd9d30a42019-08-01 19:10:05 +00006628}
Matt Arsenault690645b2019-08-13 16:09:07 +00006629
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006630/// Lower a vector extract or insert by writing the vector to a stack temporary
6631/// and reloading the element or vector.
Matt Arsenault0b7de792020-07-26 21:25:10 -04006632///
6633/// %dst = G_EXTRACT_VECTOR_ELT %vec, %idx
6634/// =>
6635/// %stack_temp = G_FRAME_INDEX
6636/// G_STORE %vec, %stack_temp
6637/// %idx = clamp(%idx, %vec.getNumElements())
6638/// %element_ptr = G_PTR_ADD %stack_temp, %idx
6639/// %dst = G_LOAD %element_ptr
6640LegalizerHelper::LegalizeResult
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006641LegalizerHelper::lowerExtractInsertVectorElt(MachineInstr &MI) {
Matt Arsenault0b7de792020-07-26 21:25:10 -04006642 Register DstReg = MI.getOperand(0).getReg();
6643 Register SrcVec = MI.getOperand(1).getReg();
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006644 Register InsertVal;
6645 if (MI.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT)
6646 InsertVal = MI.getOperand(2).getReg();
6647
6648 Register Idx = MI.getOperand(MI.getNumOperands() - 1).getReg();
6649
Matt Arsenault0b7de792020-07-26 21:25:10 -04006650 LLT VecTy = MRI.getType(SrcVec);
6651 LLT EltTy = VecTy.getElementType();
Petar Avramovic29f88b92021-12-23 14:09:51 +01006652 unsigned NumElts = VecTy.getNumElements();
6653
6654 int64_t IdxVal;
6655 if (mi_match(Idx, MRI, m_ICst(IdxVal)) && IdxVal <= NumElts) {
6656 SmallVector<Register, 8> SrcRegs;
6657 extractParts(SrcVec, EltTy, NumElts, SrcRegs);
6658
6659 if (InsertVal) {
6660 SrcRegs[IdxVal] = MI.getOperand(2).getReg();
Diana Picusf95a5fb2023-01-09 11:59:00 +01006661 MIRBuilder.buildMergeLikeInstr(DstReg, SrcRegs);
Petar Avramovic29f88b92021-12-23 14:09:51 +01006662 } else {
6663 MIRBuilder.buildCopy(DstReg, SrcRegs[IdxVal]);
6664 }
6665
6666 MI.eraseFromParent();
6667 return Legalized;
6668 }
6669
Matt Arsenault0b7de792020-07-26 21:25:10 -04006670 if (!EltTy.isByteSized()) { // Not implemented.
6671 LLVM_DEBUG(dbgs() << "Can't handle non-byte element vectors yet\n");
6672 return UnableToLegalize;
6673 }
6674
6675 unsigned EltBytes = EltTy.getSizeInBytes();
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006676 Align VecAlign = getStackTemporaryAlignment(VecTy);
6677 Align EltAlign;
Matt Arsenault0b7de792020-07-26 21:25:10 -04006678
6679 MachinePointerInfo PtrInfo;
6680 auto StackTemp = createStackTemporary(TypeSize::Fixed(VecTy.getSizeInBytes()),
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006681 VecAlign, PtrInfo);
6682 MIRBuilder.buildStore(SrcVec, StackTemp, PtrInfo, VecAlign);
Matt Arsenault0b7de792020-07-26 21:25:10 -04006683
6684 // Get the pointer to the element, and be sure not to hit undefined behavior
6685 // if the index is out of bounds.
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006686 Register EltPtr = getVectorElementPointer(StackTemp.getReg(0), VecTy, Idx);
Matt Arsenault0b7de792020-07-26 21:25:10 -04006687
Matt Arsenault0b7de792020-07-26 21:25:10 -04006688 if (mi_match(Idx, MRI, m_ICst(IdxVal))) {
6689 int64_t Offset = IdxVal * EltBytes;
6690 PtrInfo = PtrInfo.getWithOffset(Offset);
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006691 EltAlign = commonAlignment(VecAlign, Offset);
Matt Arsenault0b7de792020-07-26 21:25:10 -04006692 } else {
6693 // We lose information with a variable offset.
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006694 EltAlign = getStackTemporaryAlignment(EltTy);
6695 PtrInfo = MachinePointerInfo(MRI.getType(EltPtr).getAddressSpace());
Matt Arsenault0b7de792020-07-26 21:25:10 -04006696 }
6697
Matt Arsenault1ad051dd2020-07-27 21:13:40 -04006698 if (InsertVal) {
6699 // Write the inserted element
6700 MIRBuilder.buildStore(InsertVal, EltPtr, PtrInfo, EltAlign);
6701
6702 // Reload the whole vector.
6703 MIRBuilder.buildLoad(DstReg, StackTemp, PtrInfo, VecAlign);
6704 } else {
6705 MIRBuilder.buildLoad(DstReg, EltPtr, PtrInfo, EltAlign);
6706 }
6707
Matt Arsenault0b7de792020-07-26 21:25:10 -04006708 MI.eraseFromParent();
6709 return Legalized;
6710}
6711
Matt Arsenault690645b2019-08-13 16:09:07 +00006712LegalizerHelper::LegalizeResult
6713LegalizerHelper::lowerShuffleVector(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006714 auto [DstReg, DstTy, Src0Reg, Src0Ty, Src1Reg, Src1Ty] =
6715 MI.getFirst3RegLLTs();
Matt Arsenault690645b2019-08-13 16:09:07 +00006716 LLT IdxTy = LLT::scalar(32);
6717
Eli Friedmane68e4cb2020-01-13 15:32:45 -08006718 ArrayRef<int> Mask = MI.getOperand(3).getShuffleMask();
Matt Arsenault690645b2019-08-13 16:09:07 +00006719
Amara Emersonc8092302019-08-16 18:06:53 +00006720 if (DstTy.isScalar()) {
6721 if (Src0Ty.isVector())
6722 return UnableToLegalize;
6723
6724 // This is just a SELECT.
6725 assert(Mask.size() == 1 && "Expected a single mask element");
6726 Register Val;
6727 if (Mask[0] < 0 || Mask[0] > 1)
6728 Val = MIRBuilder.buildUndef(DstTy).getReg(0);
6729 else
6730 Val = Mask[0] == 0 ? Src0Reg : Src1Reg;
6731 MIRBuilder.buildCopy(DstReg, Val);
6732 MI.eraseFromParent();
6733 return Legalized;
6734 }
6735
Matt Arsenault690645b2019-08-13 16:09:07 +00006736 Register Undef;
6737 SmallVector<Register, 32> BuildVec;
Amara Emersonc8092302019-08-16 18:06:53 +00006738 LLT EltTy = DstTy.getElementType();
Matt Arsenault690645b2019-08-13 16:09:07 +00006739
6740 for (int Idx : Mask) {
6741 if (Idx < 0) {
6742 if (!Undef.isValid())
6743 Undef = MIRBuilder.buildUndef(EltTy).getReg(0);
6744 BuildVec.push_back(Undef);
6745 continue;
6746 }
6747
Aditya Nandakumar615eee62019-08-13 21:49:11 +00006748 if (Src0Ty.isScalar()) {
6749 BuildVec.push_back(Idx == 0 ? Src0Reg : Src1Reg);
6750 } else {
Aditya Nandakumarc65ac862019-08-14 01:23:33 +00006751 int NumElts = Src0Ty.getNumElements();
Aditya Nandakumar615eee62019-08-13 21:49:11 +00006752 Register SrcVec = Idx < NumElts ? Src0Reg : Src1Reg;
6753 int ExtractIdx = Idx < NumElts ? Idx : Idx - NumElts;
6754 auto IdxK = MIRBuilder.buildConstant(IdxTy, ExtractIdx);
6755 auto Extract = MIRBuilder.buildExtractVectorElement(EltTy, SrcVec, IdxK);
6756 BuildVec.push_back(Extract.getReg(0));
6757 }
Matt Arsenault690645b2019-08-13 16:09:07 +00006758 }
6759
6760 MIRBuilder.buildBuildVector(DstReg, BuildVec);
6761 MI.eraseFromParent();
6762 return Legalized;
6763}
Amara Emersone20b91c2019-08-27 19:54:27 +00006764
6765LegalizerHelper::LegalizeResult
6766LegalizerHelper::lowerDynStackAlloc(MachineInstr &MI) {
Matt Arsenault3866e0a2020-05-30 10:54:43 -04006767 const auto &MF = *MI.getMF();
6768 const auto &TFI = *MF.getSubtarget().getFrameLowering();
6769 if (TFI.getStackGrowthDirection() == TargetFrameLowering::StackGrowsUp)
6770 return UnableToLegalize;
6771
Amara Emersone20b91c2019-08-27 19:54:27 +00006772 Register Dst = MI.getOperand(0).getReg();
6773 Register AllocSize = MI.getOperand(1).getReg();
Guillaume Chatelet9f5c7862020-04-03 08:10:59 +00006774 Align Alignment = assumeAligned(MI.getOperand(2).getImm());
Amara Emersone20b91c2019-08-27 19:54:27 +00006775
Amara Emersone20b91c2019-08-27 19:54:27 +00006776 LLT PtrTy = MRI.getType(Dst);
6777 LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits());
6778
Amara Emersone20b91c2019-08-27 19:54:27 +00006779 Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
6780 auto SPTmp = MIRBuilder.buildCopy(PtrTy, SPReg);
6781 SPTmp = MIRBuilder.buildCast(IntPtrTy, SPTmp);
6782
6783 // Subtract the final alloc from the SP. We use G_PTRTOINT here so we don't
6784 // have to generate an extra instruction to negate the alloc and then use
Daniel Sanderse74c5b92019-11-01 13:18:00 -07006785 // G_PTR_ADD to add the negative offset.
Amara Emersone20b91c2019-08-27 19:54:27 +00006786 auto Alloc = MIRBuilder.buildSub(IntPtrTy, SPTmp, AllocSize);
Guillaume Chatelet9f5c7862020-04-03 08:10:59 +00006787 if (Alignment > Align(1)) {
6788 APInt AlignMask(IntPtrTy.getSizeInBits(), Alignment.value(), true);
Amara Emersone20b91c2019-08-27 19:54:27 +00006789 AlignMask.negate();
6790 auto AlignCst = MIRBuilder.buildConstant(IntPtrTy, AlignMask);
6791 Alloc = MIRBuilder.buildAnd(IntPtrTy, Alloc, AlignCst);
6792 }
6793
6794 SPTmp = MIRBuilder.buildCast(PtrTy, Alloc);
6795 MIRBuilder.buildCopy(SPReg, SPTmp);
6796 MIRBuilder.buildCopy(Dst, SPTmp);
6797
6798 MI.eraseFromParent();
6799 return Legalized;
6800}
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00006801
6802LegalizerHelper::LegalizeResult
6803LegalizerHelper::lowerExtract(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006804 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00006805 unsigned Offset = MI.getOperand(2).getImm();
6806
Petar Avramovic29f88b92021-12-23 14:09:51 +01006807 // Extract sub-vector or one element
6808 if (SrcTy.isVector()) {
6809 unsigned SrcEltSize = SrcTy.getElementType().getSizeInBits();
6810 unsigned DstSize = DstTy.getSizeInBits();
6811
6812 if ((Offset % SrcEltSize == 0) && (DstSize % SrcEltSize == 0) &&
6813 (Offset + DstSize <= SrcTy.getSizeInBits())) {
6814 // Unmerge and allow access to each Src element for the artifact combiner.
Amara Emerson719024a2023-02-23 16:35:39 -08006815 auto Unmerge = MIRBuilder.buildUnmerge(SrcTy.getElementType(), SrcReg);
Petar Avramovic29f88b92021-12-23 14:09:51 +01006816
6817 // Take element(s) we need to extract and copy it (merge them).
6818 SmallVector<Register, 8> SubVectorElts;
6819 for (unsigned Idx = Offset / SrcEltSize;
6820 Idx < (Offset + DstSize) / SrcEltSize; ++Idx) {
6821 SubVectorElts.push_back(Unmerge.getReg(Idx));
6822 }
6823 if (SubVectorElts.size() == 1)
Amara Emerson719024a2023-02-23 16:35:39 -08006824 MIRBuilder.buildCopy(DstReg, SubVectorElts[0]);
Petar Avramovic29f88b92021-12-23 14:09:51 +01006825 else
Amara Emerson719024a2023-02-23 16:35:39 -08006826 MIRBuilder.buildMergeLikeInstr(DstReg, SubVectorElts);
Petar Avramovic29f88b92021-12-23 14:09:51 +01006827
6828 MI.eraseFromParent();
6829 return Legalized;
6830 }
6831 }
6832
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00006833 if (DstTy.isScalar() &&
6834 (SrcTy.isScalar() ||
6835 (SrcTy.isVector() && DstTy == SrcTy.getElementType()))) {
6836 LLT SrcIntTy = SrcTy;
6837 if (!SrcTy.isScalar()) {
6838 SrcIntTy = LLT::scalar(SrcTy.getSizeInBits());
Amara Emerson719024a2023-02-23 16:35:39 -08006839 SrcReg = MIRBuilder.buildBitcast(SrcIntTy, SrcReg).getReg(0);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00006840 }
6841
6842 if (Offset == 0)
Amara Emerson719024a2023-02-23 16:35:39 -08006843 MIRBuilder.buildTrunc(DstReg, SrcReg);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00006844 else {
6845 auto ShiftAmt = MIRBuilder.buildConstant(SrcIntTy, Offset);
Amara Emerson719024a2023-02-23 16:35:39 -08006846 auto Shr = MIRBuilder.buildLShr(SrcIntTy, SrcReg, ShiftAmt);
6847 MIRBuilder.buildTrunc(DstReg, Shr);
Matt Arsenaulta5b9c752019-10-06 01:37:35 +00006848 }
6849
6850 MI.eraseFromParent();
6851 return Legalized;
6852 }
6853
6854 return UnableToLegalize;
6855}
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00006856
6857LegalizerHelper::LegalizeResult LegalizerHelper::lowerInsert(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006858 auto [Dst, Src, InsertSrc] = MI.getFirst3Regs();
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00006859 uint64_t Offset = MI.getOperand(3).getImm();
6860
6861 LLT DstTy = MRI.getType(Src);
6862 LLT InsertTy = MRI.getType(InsertSrc);
6863
Petar Avramovic29f88b92021-12-23 14:09:51 +01006864 // Insert sub-vector or one element
6865 if (DstTy.isVector() && !InsertTy.isPointer()) {
6866 LLT EltTy = DstTy.getElementType();
6867 unsigned EltSize = EltTy.getSizeInBits();
6868 unsigned InsertSize = InsertTy.getSizeInBits();
6869
6870 if ((Offset % EltSize == 0) && (InsertSize % EltSize == 0) &&
6871 (Offset + InsertSize <= DstTy.getSizeInBits())) {
6872 auto UnmergeSrc = MIRBuilder.buildUnmerge(EltTy, Src);
6873 SmallVector<Register, 8> DstElts;
6874 unsigned Idx = 0;
6875 // Elements from Src before insert start Offset
6876 for (; Idx < Offset / EltSize; ++Idx) {
6877 DstElts.push_back(UnmergeSrc.getReg(Idx));
6878 }
6879
6880 // Replace elements in Src with elements from InsertSrc
6881 if (InsertTy.getSizeInBits() > EltSize) {
6882 auto UnmergeInsertSrc = MIRBuilder.buildUnmerge(EltTy, InsertSrc);
6883 for (unsigned i = 0; Idx < (Offset + InsertSize) / EltSize;
6884 ++Idx, ++i) {
6885 DstElts.push_back(UnmergeInsertSrc.getReg(i));
6886 }
6887 } else {
6888 DstElts.push_back(InsertSrc);
6889 ++Idx;
6890 }
6891
6892 // Remaining elements from Src after insert
6893 for (; Idx < DstTy.getNumElements(); ++Idx) {
6894 DstElts.push_back(UnmergeSrc.getReg(Idx));
6895 }
6896
Diana Picusf95a5fb2023-01-09 11:59:00 +01006897 MIRBuilder.buildMergeLikeInstr(Dst, DstElts);
Petar Avramovic29f88b92021-12-23 14:09:51 +01006898 MI.eraseFromParent();
6899 return Legalized;
6900 }
6901 }
6902
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01006903 if (InsertTy.isVector() ||
6904 (DstTy.isVector() && DstTy.getElementType() != InsertTy))
6905 return UnableToLegalize;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00006906
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01006907 const DataLayout &DL = MIRBuilder.getDataLayout();
6908 if ((DstTy.isPointer() &&
6909 DL.isNonIntegralAddressSpace(DstTy.getAddressSpace())) ||
6910 (InsertTy.isPointer() &&
6911 DL.isNonIntegralAddressSpace(InsertTy.getAddressSpace()))) {
6912 LLVM_DEBUG(dbgs() << "Not casting non-integral address space integer\n");
6913 return UnableToLegalize;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00006914 }
6915
Dominik Montada8ff2dcb12020-03-11 12:18:59 +01006916 LLT IntDstTy = DstTy;
6917
6918 if (!DstTy.isScalar()) {
6919 IntDstTy = LLT::scalar(DstTy.getSizeInBits());
6920 Src = MIRBuilder.buildCast(IntDstTy, Src).getReg(0);
6921 }
6922
6923 if (!InsertTy.isScalar()) {
6924 const LLT IntInsertTy = LLT::scalar(InsertTy.getSizeInBits());
6925 InsertSrc = MIRBuilder.buildPtrToInt(IntInsertTy, InsertSrc).getReg(0);
6926 }
6927
6928 Register ExtInsSrc = MIRBuilder.buildZExt(IntDstTy, InsertSrc).getReg(0);
6929 if (Offset != 0) {
6930 auto ShiftAmt = MIRBuilder.buildConstant(IntDstTy, Offset);
6931 ExtInsSrc = MIRBuilder.buildShl(IntDstTy, ExtInsSrc, ShiftAmt).getReg(0);
6932 }
6933
6934 APInt MaskVal = APInt::getBitsSetWithWrap(
6935 DstTy.getSizeInBits(), Offset + InsertTy.getSizeInBits(), Offset);
6936
6937 auto Mask = MIRBuilder.buildConstant(IntDstTy, MaskVal);
6938 auto MaskedSrc = MIRBuilder.buildAnd(IntDstTy, Src, Mask);
6939 auto Or = MIRBuilder.buildOr(IntDstTy, MaskedSrc, ExtInsSrc);
6940
6941 MIRBuilder.buildCast(Dst, Or);
6942 MI.eraseFromParent();
6943 return Legalized;
Matt Arsenault4bcdcad2019-10-07 19:13:27 +00006944}
Matt Arsenault34ed76e2019-10-16 20:46:32 +00006945
6946LegalizerHelper::LegalizeResult
6947LegalizerHelper::lowerSADDO_SSUBO(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006948 auto [Dst0, Dst0Ty, Dst1, Dst1Ty, LHS, LHSTy, RHS, RHSTy] =
6949 MI.getFirst4RegLLTs();
Matt Arsenault34ed76e2019-10-16 20:46:32 +00006950 const bool IsAdd = MI.getOpcode() == TargetOpcode::G_SADDO;
6951
Amara Emerson719024a2023-02-23 16:35:39 -08006952 LLT Ty = Dst0Ty;
6953 LLT BoolTy = Dst1Ty;
Matt Arsenault34ed76e2019-10-16 20:46:32 +00006954
6955 if (IsAdd)
6956 MIRBuilder.buildAdd(Dst0, LHS, RHS);
6957 else
6958 MIRBuilder.buildSub(Dst0, LHS, RHS);
6959
6960 // TODO: If SADDSAT/SSUBSAT is legal, compare results to detect overflow.
6961
6962 auto Zero = MIRBuilder.buildConstant(Ty, 0);
6963
6964 // For an addition, the result should be less than one of the operands (LHS)
6965 // if and only if the other operand (RHS) is negative, otherwise there will
6966 // be overflow.
6967 // For a subtraction, the result should be less than one of the operands
6968 // (LHS) if and only if the other operand (RHS) is (non-zero) positive,
6969 // otherwise there will be overflow.
6970 auto ResultLowerThanLHS =
6971 MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, Dst0, LHS);
6972 auto ConditionRHS = MIRBuilder.buildICmp(
6973 IsAdd ? CmpInst::ICMP_SLT : CmpInst::ICMP_SGT, BoolTy, RHS, Zero);
6974
6975 MIRBuilder.buildXor(Dst1, ConditionRHS, ResultLowerThanLHS);
6976 MI.eraseFromParent();
6977 return Legalized;
6978}
Petar Avramovic94a24e72019-12-30 11:13:22 +01006979
6980LegalizerHelper::LegalizeResult
Jay Foadb35833b2020-07-12 14:18:45 -04006981LegalizerHelper::lowerAddSubSatToMinMax(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08006982 auto [Res, LHS, RHS] = MI.getFirst3Regs();
Jay Foadb35833b2020-07-12 14:18:45 -04006983 LLT Ty = MRI.getType(Res);
6984 bool IsSigned;
6985 bool IsAdd;
6986 unsigned BaseOp;
6987 switch (MI.getOpcode()) {
6988 default:
6989 llvm_unreachable("unexpected addsat/subsat opcode");
6990 case TargetOpcode::G_UADDSAT:
6991 IsSigned = false;
6992 IsAdd = true;
6993 BaseOp = TargetOpcode::G_ADD;
6994 break;
6995 case TargetOpcode::G_SADDSAT:
6996 IsSigned = true;
6997 IsAdd = true;
6998 BaseOp = TargetOpcode::G_ADD;
6999 break;
7000 case TargetOpcode::G_USUBSAT:
7001 IsSigned = false;
7002 IsAdd = false;
7003 BaseOp = TargetOpcode::G_SUB;
7004 break;
7005 case TargetOpcode::G_SSUBSAT:
7006 IsSigned = true;
7007 IsAdd = false;
7008 BaseOp = TargetOpcode::G_SUB;
7009 break;
7010 }
7011
7012 if (IsSigned) {
7013 // sadd.sat(a, b) ->
7014 // hi = 0x7fffffff - smax(a, 0)
7015 // lo = 0x80000000 - smin(a, 0)
7016 // a + smin(smax(lo, b), hi)
7017 // ssub.sat(a, b) ->
7018 // lo = smax(a, -1) - 0x7fffffff
7019 // hi = smin(a, -1) - 0x80000000
7020 // a - smin(smax(lo, b), hi)
7021 // TODO: AMDGPU can use a "median of 3" instruction here:
7022 // a +/- med3(lo, b, hi)
7023 uint64_t NumBits = Ty.getScalarSizeInBits();
7024 auto MaxVal =
7025 MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(NumBits));
7026 auto MinVal =
7027 MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits));
7028 MachineInstrBuilder Hi, Lo;
7029 if (IsAdd) {
7030 auto Zero = MIRBuilder.buildConstant(Ty, 0);
7031 Hi = MIRBuilder.buildSub(Ty, MaxVal, MIRBuilder.buildSMax(Ty, LHS, Zero));
7032 Lo = MIRBuilder.buildSub(Ty, MinVal, MIRBuilder.buildSMin(Ty, LHS, Zero));
7033 } else {
7034 auto NegOne = MIRBuilder.buildConstant(Ty, -1);
7035 Lo = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMax(Ty, LHS, NegOne),
7036 MaxVal);
7037 Hi = MIRBuilder.buildSub(Ty, MIRBuilder.buildSMin(Ty, LHS, NegOne),
7038 MinVal);
7039 }
7040 auto RHSClamped =
7041 MIRBuilder.buildSMin(Ty, MIRBuilder.buildSMax(Ty, Lo, RHS), Hi);
7042 MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, RHSClamped});
7043 } else {
7044 // uadd.sat(a, b) -> a + umin(~a, b)
7045 // usub.sat(a, b) -> a - umin(a, b)
7046 Register Not = IsAdd ? MIRBuilder.buildNot(Ty, LHS).getReg(0) : LHS;
7047 auto Min = MIRBuilder.buildUMin(Ty, Not, RHS);
7048 MIRBuilder.buildInstr(BaseOp, {Res}, {LHS, Min});
7049 }
7050
7051 MI.eraseFromParent();
7052 return Legalized;
7053}
7054
7055LegalizerHelper::LegalizeResult
7056LegalizerHelper::lowerAddSubSatToAddoSubo(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007057 auto [Res, LHS, RHS] = MI.getFirst3Regs();
Jay Foadb35833b2020-07-12 14:18:45 -04007058 LLT Ty = MRI.getType(Res);
7059 LLT BoolTy = Ty.changeElementSize(1);
7060 bool IsSigned;
7061 bool IsAdd;
7062 unsigned OverflowOp;
7063 switch (MI.getOpcode()) {
7064 default:
7065 llvm_unreachable("unexpected addsat/subsat opcode");
7066 case TargetOpcode::G_UADDSAT:
7067 IsSigned = false;
7068 IsAdd = true;
7069 OverflowOp = TargetOpcode::G_UADDO;
7070 break;
7071 case TargetOpcode::G_SADDSAT:
7072 IsSigned = true;
7073 IsAdd = true;
7074 OverflowOp = TargetOpcode::G_SADDO;
7075 break;
7076 case TargetOpcode::G_USUBSAT:
7077 IsSigned = false;
7078 IsAdd = false;
7079 OverflowOp = TargetOpcode::G_USUBO;
7080 break;
7081 case TargetOpcode::G_SSUBSAT:
7082 IsSigned = true;
7083 IsAdd = false;
7084 OverflowOp = TargetOpcode::G_SSUBO;
7085 break;
7086 }
7087
7088 auto OverflowRes =
7089 MIRBuilder.buildInstr(OverflowOp, {Ty, BoolTy}, {LHS, RHS});
7090 Register Tmp = OverflowRes.getReg(0);
7091 Register Ov = OverflowRes.getReg(1);
7092 MachineInstrBuilder Clamp;
7093 if (IsSigned) {
7094 // sadd.sat(a, b) ->
7095 // {tmp, ov} = saddo(a, b)
7096 // ov ? (tmp >>s 31) + 0x80000000 : r
7097 // ssub.sat(a, b) ->
7098 // {tmp, ov} = ssubo(a, b)
7099 // ov ? (tmp >>s 31) + 0x80000000 : r
7100 uint64_t NumBits = Ty.getScalarSizeInBits();
7101 auto ShiftAmount = MIRBuilder.buildConstant(Ty, NumBits - 1);
7102 auto Sign = MIRBuilder.buildAShr(Ty, Tmp, ShiftAmount);
7103 auto MinVal =
7104 MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(NumBits));
7105 Clamp = MIRBuilder.buildAdd(Ty, Sign, MinVal);
7106 } else {
7107 // uadd.sat(a, b) ->
7108 // {tmp, ov} = uaddo(a, b)
7109 // ov ? 0xffffffff : tmp
7110 // usub.sat(a, b) ->
7111 // {tmp, ov} = usubo(a, b)
7112 // ov ? 0 : tmp
7113 Clamp = MIRBuilder.buildConstant(Ty, IsAdd ? -1 : 0);
7114 }
7115 MIRBuilder.buildSelect(Res, Ov, Clamp, Tmp);
7116
7117 MI.eraseFromParent();
7118 return Legalized;
7119}
7120
7121LegalizerHelper::LegalizeResult
Bevin Hansson5de6c562020-07-16 17:02:04 +02007122LegalizerHelper::lowerShlSat(MachineInstr &MI) {
7123 assert((MI.getOpcode() == TargetOpcode::G_SSHLSAT ||
7124 MI.getOpcode() == TargetOpcode::G_USHLSAT) &&
7125 "Expected shlsat opcode!");
7126 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SSHLSAT;
Amara Emerson719024a2023-02-23 16:35:39 -08007127 auto [Res, LHS, RHS] = MI.getFirst3Regs();
Bevin Hansson5de6c562020-07-16 17:02:04 +02007128 LLT Ty = MRI.getType(Res);
7129 LLT BoolTy = Ty.changeElementSize(1);
7130
7131 unsigned BW = Ty.getScalarSizeInBits();
7132 auto Result = MIRBuilder.buildShl(Ty, LHS, RHS);
7133 auto Orig = IsSigned ? MIRBuilder.buildAShr(Ty, Result, RHS)
7134 : MIRBuilder.buildLShr(Ty, Result, RHS);
7135
7136 MachineInstrBuilder SatVal;
7137 if (IsSigned) {
7138 auto SatMin = MIRBuilder.buildConstant(Ty, APInt::getSignedMinValue(BW));
7139 auto SatMax = MIRBuilder.buildConstant(Ty, APInt::getSignedMaxValue(BW));
7140 auto Cmp = MIRBuilder.buildICmp(CmpInst::ICMP_SLT, BoolTy, LHS,
7141 MIRBuilder.buildConstant(Ty, 0));
7142 SatVal = MIRBuilder.buildSelect(Ty, Cmp, SatMin, SatMax);
7143 } else {
7144 SatVal = MIRBuilder.buildConstant(Ty, APInt::getMaxValue(BW));
7145 }
Mirko Brkusanin4cf6dd52020-11-16 17:43:15 +01007146 auto Ov = MIRBuilder.buildICmp(CmpInst::ICMP_NE, BoolTy, LHS, Orig);
Bevin Hansson5de6c562020-07-16 17:02:04 +02007147 MIRBuilder.buildSelect(Res, Ov, SatVal, Result);
7148
7149 MI.eraseFromParent();
7150 return Legalized;
7151}
7152
Amara Emerson719024a2023-02-23 16:35:39 -08007153LegalizerHelper::LegalizeResult LegalizerHelper::lowerBswap(MachineInstr &MI) {
7154 auto [Dst, Src] = MI.getFirst2Regs();
Petar Avramovic94a24e72019-12-30 11:13:22 +01007155 const LLT Ty = MRI.getType(Src);
Matt Arsenault2e773622020-02-14 11:51:57 -05007156 unsigned SizeInBytes = (Ty.getScalarSizeInBits() + 7) / 8;
Petar Avramovic94a24e72019-12-30 11:13:22 +01007157 unsigned BaseShiftAmt = (SizeInBytes - 1) * 8;
7158
7159 // Swap most and least significant byte, set remaining bytes in Res to zero.
7160 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt);
7161 auto LSByteShiftedLeft = MIRBuilder.buildShl(Ty, Src, ShiftAmt);
7162 auto MSByteShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
7163 auto Res = MIRBuilder.buildOr(Ty, MSByteShiftedRight, LSByteShiftedLeft);
7164
7165 // Set i-th high/low byte in Res to i-th low/high byte from Src.
7166 for (unsigned i = 1; i < SizeInBytes / 2; ++i) {
7167 // AND with Mask leaves byte i unchanged and sets remaining bytes to 0.
7168 APInt APMask(SizeInBytes * 8, 0xFF << (i * 8));
7169 auto Mask = MIRBuilder.buildConstant(Ty, APMask);
7170 auto ShiftAmt = MIRBuilder.buildConstant(Ty, BaseShiftAmt - 16 * i);
7171 // Low byte shifted left to place of high byte: (Src & Mask) << ShiftAmt.
7172 auto LoByte = MIRBuilder.buildAnd(Ty, Src, Mask);
7173 auto LoShiftedLeft = MIRBuilder.buildShl(Ty, LoByte, ShiftAmt);
7174 Res = MIRBuilder.buildOr(Ty, Res, LoShiftedLeft);
7175 // High byte shifted right to place of low byte: (Src >> ShiftAmt) & Mask.
7176 auto SrcShiftedRight = MIRBuilder.buildLShr(Ty, Src, ShiftAmt);
7177 auto HiShiftedRight = MIRBuilder.buildAnd(Ty, SrcShiftedRight, Mask);
7178 Res = MIRBuilder.buildOr(Ty, Res, HiShiftedRight);
7179 }
7180 Res.getInstr()->getOperand(0).setReg(Dst);
7181
7182 MI.eraseFromParent();
7183 return Legalized;
7184}
Petar Avramovic98f72a52019-12-30 18:06:29 +01007185
7186//{ (Src & Mask) >> N } | { (Src << N) & Mask }
7187static MachineInstrBuilder SwapN(unsigned N, DstOp Dst, MachineIRBuilder &B,
7188 MachineInstrBuilder Src, APInt Mask) {
7189 const LLT Ty = Dst.getLLTTy(*B.getMRI());
7190 MachineInstrBuilder C_N = B.buildConstant(Ty, N);
7191 MachineInstrBuilder MaskLoNTo0 = B.buildConstant(Ty, Mask);
7192 auto LHS = B.buildLShr(Ty, B.buildAnd(Ty, Src, MaskLoNTo0), C_N);
7193 auto RHS = B.buildAnd(Ty, B.buildShl(Ty, Src, C_N), MaskLoNTo0);
7194 return B.buildOr(Dst, LHS, RHS);
7195}
7196
7197LegalizerHelper::LegalizeResult
7198LegalizerHelper::lowerBitreverse(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007199 auto [Dst, Src] = MI.getFirst2Regs();
Petar Avramovic98f72a52019-12-30 18:06:29 +01007200 const LLT Ty = MRI.getType(Src);
7201 unsigned Size = Ty.getSizeInBits();
7202
7203 MachineInstrBuilder BSWAP =
7204 MIRBuilder.buildInstr(TargetOpcode::G_BSWAP, {Ty}, {Src});
7205
7206 // swap high and low 4 bits in 8 bit blocks 7654|3210 -> 3210|7654
7207 // [(val & 0xF0F0F0F0) >> 4] | [(val & 0x0F0F0F0F) << 4]
7208 // -> [(val & 0xF0F0F0F0) >> 4] | [(val << 4) & 0xF0F0F0F0]
7209 MachineInstrBuilder Swap4 =
7210 SwapN(4, Ty, MIRBuilder, BSWAP, APInt::getSplat(Size, APInt(8, 0xF0)));
7211
7212 // swap high and low 2 bits in 4 bit blocks 32|10 76|54 -> 10|32 54|76
7213 // [(val & 0xCCCCCCCC) >> 2] & [(val & 0x33333333) << 2]
7214 // -> [(val & 0xCCCCCCCC) >> 2] & [(val << 2) & 0xCCCCCCCC]
7215 MachineInstrBuilder Swap2 =
7216 SwapN(2, Ty, MIRBuilder, Swap4, APInt::getSplat(Size, APInt(8, 0xCC)));
7217
7218 // swap high and low 1 bit in 2 bit blocks 1|0 3|2 5|4 7|6 -> 0|1 2|3 4|5 6|7
7219 // [(val & 0xAAAAAAAA) >> 1] & [(val & 0x55555555) << 1]
7220 // -> [(val & 0xAAAAAAAA) >> 1] & [(val << 1) & 0xAAAAAAAA]
7221 SwapN(1, Dst, MIRBuilder, Swap2, APInt::getSplat(Size, APInt(8, 0xAA)));
7222
7223 MI.eraseFromParent();
7224 return Legalized;
7225}
Matt Arsenault0ea3c722019-12-27 19:26:51 -05007226
7227LegalizerHelper::LegalizeResult
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05007228LegalizerHelper::lowerReadWriteRegister(MachineInstr &MI) {
Matt Arsenault0ea3c722019-12-27 19:26:51 -05007229 MachineFunction &MF = MIRBuilder.getMF();
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05007230
7231 bool IsRead = MI.getOpcode() == TargetOpcode::G_READ_REGISTER;
7232 int NameOpIdx = IsRead ? 1 : 0;
7233 int ValRegIndex = IsRead ? 0 : 1;
7234
7235 Register ValReg = MI.getOperand(ValRegIndex).getReg();
7236 const LLT Ty = MRI.getType(ValReg);
7237 const MDString *RegStr = cast<MDString>(
7238 cast<MDNode>(MI.getOperand(NameOpIdx).getMetadata())->getOperand(0));
7239
Matt Arsenaultadbcc8e2020-07-31 11:41:05 -04007240 Register PhysReg = TLI.getRegisterByName(RegStr->getString().data(), Ty, MF);
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05007241 if (!PhysReg.isValid())
Matt Arsenault0ea3c722019-12-27 19:26:51 -05007242 return UnableToLegalize;
7243
Matt Arsenaultc5c1bb32020-01-12 13:29:44 -05007244 if (IsRead)
7245 MIRBuilder.buildCopy(ValReg, PhysReg);
7246 else
7247 MIRBuilder.buildCopy(PhysReg, ValReg);
7248
Matt Arsenault0ea3c722019-12-27 19:26:51 -05007249 MI.eraseFromParent();
7250 return Legalized;
7251}
Pushpinder Singh41d66692020-08-10 05:47:50 -04007252
7253LegalizerHelper::LegalizeResult
7254LegalizerHelper::lowerSMULH_UMULH(MachineInstr &MI) {
7255 bool IsSigned = MI.getOpcode() == TargetOpcode::G_SMULH;
7256 unsigned ExtOp = IsSigned ? TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT;
7257 Register Result = MI.getOperand(0).getReg();
7258 LLT OrigTy = MRI.getType(Result);
7259 auto SizeInBits = OrigTy.getScalarSizeInBits();
7260 LLT WideTy = OrigTy.changeElementSize(SizeInBits * 2);
7261
7262 auto LHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(1)});
7263 auto RHS = MIRBuilder.buildInstr(ExtOp, {WideTy}, {MI.getOperand(2)});
7264 auto Mul = MIRBuilder.buildMul(WideTy, LHS, RHS);
7265 unsigned ShiftOp = IsSigned ? TargetOpcode::G_ASHR : TargetOpcode::G_LSHR;
7266
7267 auto ShiftAmt = MIRBuilder.buildConstant(WideTy, SizeInBits);
7268 auto Shifted = MIRBuilder.buildInstr(ShiftOp, {WideTy}, {Mul, ShiftAmt});
7269 MIRBuilder.buildTrunc(Result, Shifted);
7270
7271 MI.eraseFromParent();
7272 return Legalized;
7273}
Amara Emerson08232192020-09-26 10:02:39 -07007274
Janek van Oirschot587747d2022-12-06 20:36:07 +00007275LegalizerHelper::LegalizeResult
7276LegalizerHelper::lowerISFPCLASS(MachineInstr &MI) {
Amara Emerson719024a2023-02-23 16:35:39 -08007277 auto [DstReg, DstTy, SrcReg, SrcTy] = MI.getFirst2RegLLTs();
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04007278 FPClassTest Mask = static_cast<FPClassTest>(MI.getOperand(2).getImm());
Janek van Oirschot587747d2022-12-06 20:36:07 +00007279
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04007280 if (Mask == fcNone) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00007281 MIRBuilder.buildConstant(DstReg, 0);
7282 MI.eraseFromParent();
7283 return Legalized;
7284 }
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04007285 if (Mask == fcAllFlags) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00007286 MIRBuilder.buildConstant(DstReg, 1);
7287 MI.eraseFromParent();
7288 return Legalized;
7289 }
7290
Matt Arsenault61820f82023-02-02 10:28:05 -04007291 // TODO: Try inverting the test with getInvertedFPClassTest like the DAG
7292 // version
7293
Janek van Oirschot587747d2022-12-06 20:36:07 +00007294 unsigned BitSize = SrcTy.getScalarSizeInBits();
7295 const fltSemantics &Semantics = getFltSemanticForLLT(SrcTy.getScalarType());
7296
7297 LLT IntTy = LLT::scalar(BitSize);
7298 if (SrcTy.isVector())
7299 IntTy = LLT::vector(SrcTy.getElementCount(), IntTy);
7300 auto AsInt = MIRBuilder.buildCopy(IntTy, SrcReg);
7301
7302 // Various masks.
7303 APInt SignBit = APInt::getSignMask(BitSize);
7304 APInt ValueMask = APInt::getSignedMaxValue(BitSize); // All bits but sign.
7305 APInt Inf = APFloat::getInf(Semantics).bitcastToAPInt(); // Exp and int bit.
7306 APInt ExpMask = Inf;
7307 APInt AllOneMantissa = APFloat::getLargest(Semantics).bitcastToAPInt() & ~Inf;
7308 APInt QNaNBitMask =
7309 APInt::getOneBitSet(BitSize, AllOneMantissa.getActiveBits() - 1);
Kazu Hiratab7ffd962023-02-19 22:54:23 -08007310 APInt InvertionMask = APInt::getAllOnes(DstTy.getScalarSizeInBits());
Janek van Oirschot587747d2022-12-06 20:36:07 +00007311
7312 auto SignBitC = MIRBuilder.buildConstant(IntTy, SignBit);
7313 auto ValueMaskC = MIRBuilder.buildConstant(IntTy, ValueMask);
7314 auto InfC = MIRBuilder.buildConstant(IntTy, Inf);
7315 auto ExpMaskC = MIRBuilder.buildConstant(IntTy, ExpMask);
7316 auto ZeroC = MIRBuilder.buildConstant(IntTy, 0);
7317
7318 auto Abs = MIRBuilder.buildAnd(IntTy, AsInt, ValueMaskC);
7319 auto Sign =
7320 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_NE, DstTy, AsInt, Abs);
7321
7322 auto Res = MIRBuilder.buildConstant(DstTy, 0);
Amara Emerson719024a2023-02-23 16:35:39 -08007323 // Clang doesn't support capture of structured bindings:
7324 LLT DstTyCopy = DstTy;
Janek van Oirschot587747d2022-12-06 20:36:07 +00007325 const auto appendToRes = [&](MachineInstrBuilder ToAppend) {
Amara Emerson719024a2023-02-23 16:35:39 -08007326 Res = MIRBuilder.buildOr(DstTyCopy, Res, ToAppend);
Janek van Oirschot587747d2022-12-06 20:36:07 +00007327 };
7328
7329 // Tests that involve more than one class should be processed first.
7330 if ((Mask & fcFinite) == fcFinite) {
7331 // finite(V) ==> abs(V) u< exp_mask
7332 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, Abs,
7333 ExpMaskC));
7334 Mask &= ~fcFinite;
7335 } else if ((Mask & fcFinite) == fcPosFinite) {
7336 // finite(V) && V > 0 ==> V u< exp_mask
7337 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, AsInt,
7338 ExpMaskC));
7339 Mask &= ~fcPosFinite;
7340 } else if ((Mask & fcFinite) == fcNegFinite) {
7341 // finite(V) && V < 0 ==> abs(V) u< exp_mask && signbit == 1
7342 auto Cmp = MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, Abs,
7343 ExpMaskC);
7344 auto And = MIRBuilder.buildAnd(DstTy, Cmp, Sign);
7345 appendToRes(And);
7346 Mask &= ~fcNegFinite;
7347 }
7348
Matt Arsenault61820f82023-02-02 10:28:05 -04007349 if (FPClassTest PartialCheck = Mask & (fcZero | fcSubnormal)) {
7350 // fcZero | fcSubnormal => test all exponent bits are 0
7351 // TODO: Handle sign bit specific cases
7352 // TODO: Handle inverted case
7353 if (PartialCheck == (fcZero | fcSubnormal)) {
7354 auto ExpBits = MIRBuilder.buildAnd(IntTy, AsInt, ExpMaskC);
7355 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
7356 ExpBits, ZeroC));
7357 Mask &= ~PartialCheck;
7358 }
7359 }
7360
Janek van Oirschot587747d2022-12-06 20:36:07 +00007361 // Check for individual classes.
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04007362 if (FPClassTest PartialCheck = Mask & fcZero) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00007363 if (PartialCheck == fcPosZero)
7364 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
7365 AsInt, ZeroC));
7366 else if (PartialCheck == fcZero)
7367 appendToRes(
7368 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, Abs, ZeroC));
7369 else // fcNegZero
7370 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
7371 AsInt, SignBitC));
7372 }
7373
Matt Arsenault9356ec12023-02-02 10:14:36 -04007374 if (FPClassTest PartialCheck = Mask & fcSubnormal) {
7375 // issubnormal(V) ==> unsigned(abs(V) - 1) u< (all mantissa bits set)
7376 // issubnormal(V) && V>0 ==> unsigned(V - 1) u< (all mantissa bits set)
7377 auto V = (PartialCheck == fcPosSubnormal) ? AsInt : Abs;
7378 auto OneC = MIRBuilder.buildConstant(IntTy, 1);
7379 auto VMinusOne = MIRBuilder.buildSub(IntTy, V, OneC);
7380 auto SubnormalRes =
7381 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, VMinusOne,
7382 MIRBuilder.buildConstant(IntTy, AllOneMantissa));
7383 if (PartialCheck == fcNegSubnormal)
7384 SubnormalRes = MIRBuilder.buildAnd(DstTy, SubnormalRes, Sign);
7385 appendToRes(SubnormalRes);
7386 }
7387
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04007388 if (FPClassTest PartialCheck = Mask & fcInf) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00007389 if (PartialCheck == fcPosInf)
7390 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
7391 AsInt, InfC));
7392 else if (PartialCheck == fcInf)
7393 appendToRes(
7394 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy, Abs, InfC));
7395 else { // fcNegInf
7396 APInt NegInf = APFloat::getInf(Semantics, true).bitcastToAPInt();
7397 auto NegInfC = MIRBuilder.buildConstant(IntTy, NegInf);
7398 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_EQ, DstTy,
7399 AsInt, NegInfC));
7400 }
7401 }
7402
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04007403 if (FPClassTest PartialCheck = Mask & fcNan) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00007404 auto InfWithQnanBitC = MIRBuilder.buildConstant(IntTy, Inf | QNaNBitMask);
7405 if (PartialCheck == fcNan) {
7406 // isnan(V) ==> abs(V) u> int(inf)
7407 appendToRes(
7408 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGT, DstTy, Abs, InfC));
7409 } else if (PartialCheck == fcQNan) {
7410 // isquiet(V) ==> abs(V) u>= (unsigned(Inf) | quiet_bit)
7411 appendToRes(MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGE, DstTy, Abs,
7412 InfWithQnanBitC));
7413 } else { // fcSNan
7414 // issignaling(V) ==> abs(V) u> unsigned(Inf) &&
7415 // abs(V) u< (unsigned(Inf) | quiet_bit)
7416 auto IsNan =
7417 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_UGT, DstTy, Abs, InfC);
7418 auto IsNotQnan = MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy,
7419 Abs, InfWithQnanBitC);
7420 appendToRes(MIRBuilder.buildAnd(DstTy, IsNan, IsNotQnan));
7421 }
7422 }
7423
Matt Arsenault61f2f2c2023-03-17 09:21:57 -04007424 if (FPClassTest PartialCheck = Mask & fcNormal) {
Janek van Oirschot587747d2022-12-06 20:36:07 +00007425 // isnormal(V) ==> (0 u< exp u< max_exp) ==> (unsigned(exp-1) u<
7426 // (max_exp-1))
7427 APInt ExpLSB = ExpMask & ~(ExpMask.shl(1));
7428 auto ExpMinusOne = MIRBuilder.buildSub(
7429 IntTy, Abs, MIRBuilder.buildConstant(IntTy, ExpLSB));
7430 APInt MaxExpMinusOne = ExpMask - ExpLSB;
7431 auto NormalRes =
7432 MIRBuilder.buildICmp(CmpInst::Predicate::ICMP_ULT, DstTy, ExpMinusOne,
7433 MIRBuilder.buildConstant(IntTy, MaxExpMinusOne));
7434 if (PartialCheck == fcNegNormal)
7435 NormalRes = MIRBuilder.buildAnd(DstTy, NormalRes, Sign);
7436 else if (PartialCheck == fcPosNormal) {
7437 auto PosSign = MIRBuilder.buildXor(
7438 DstTy, Sign, MIRBuilder.buildConstant(DstTy, InvertionMask));
7439 NormalRes = MIRBuilder.buildAnd(DstTy, NormalRes, PosSign);
7440 }
7441 appendToRes(NormalRes);
7442 }
7443
7444 MIRBuilder.buildCopy(DstReg, Res);
7445 MI.eraseFromParent();
7446 return Legalized;
7447}
7448
Amara Emerson08232192020-09-26 10:02:39 -07007449LegalizerHelper::LegalizeResult LegalizerHelper::lowerSelect(MachineInstr &MI) {
7450 // Implement vector G_SELECT in terms of XOR, AND, OR.
Amara Emerson719024a2023-02-23 16:35:39 -08007451 auto [DstReg, DstTy, MaskReg, MaskTy, Op1Reg, Op1Ty, Op2Reg, Op2Ty] =
7452 MI.getFirst4RegLLTs();
Amara Emerson08232192020-09-26 10:02:39 -07007453 if (!DstTy.isVector())
7454 return UnableToLegalize;
7455
Amara Emersonf24f4692022-09-11 16:28:44 +01007456 bool IsEltPtr = DstTy.getElementType().isPointer();
7457 if (IsEltPtr) {
7458 LLT ScalarPtrTy = LLT::scalar(DstTy.getScalarSizeInBits());
7459 LLT NewTy = DstTy.changeElementType(ScalarPtrTy);
7460 Op1Reg = MIRBuilder.buildPtrToInt(NewTy, Op1Reg).getReg(0);
7461 Op2Reg = MIRBuilder.buildPtrToInt(NewTy, Op2Reg).getReg(0);
7462 DstTy = NewTy;
7463 }
7464
Amara Emerson87ff1562020-11-17 12:09:31 -08007465 if (MaskTy.isScalar()) {
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04007466 // Turn the scalar condition into a vector condition mask.
7467
Amara Emerson87ff1562020-11-17 12:09:31 -08007468 Register MaskElt = MaskReg;
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04007469
7470 // The condition was potentially zero extended before, but we want a sign
7471 // extended boolean.
Amara Emerson78833a42022-09-20 00:21:55 +01007472 if (MaskTy != LLT::scalar(1))
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04007473 MaskElt = MIRBuilder.buildSExtInReg(MaskTy, MaskElt, 1).getReg(0);
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04007474
7475 // Continue the sign extension (or truncate) to match the data type.
7476 MaskElt = MIRBuilder.buildSExtOrTrunc(DstTy.getElementType(),
7477 MaskElt).getReg(0);
7478
7479 // Generate a vector splat idiom.
Amara Emerson87ff1562020-11-17 12:09:31 -08007480 auto ShufSplat = MIRBuilder.buildShuffleSplat(DstTy, MaskElt);
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04007481 MaskReg = ShufSplat.getReg(0);
7482 MaskTy = DstTy;
Amara Emerson87ff1562020-11-17 12:09:31 -08007483 }
7484
Matt Arsenault3f2cc7c2022-04-11 21:11:26 -04007485 if (MaskTy.getSizeInBits() != DstTy.getSizeInBits()) {
Amara Emerson08232192020-09-26 10:02:39 -07007486 return UnableToLegalize;
Amara Emerson87ff1562020-11-17 12:09:31 -08007487 }
Amara Emerson08232192020-09-26 10:02:39 -07007488
7489 auto NotMask = MIRBuilder.buildNot(MaskTy, MaskReg);
7490 auto NewOp1 = MIRBuilder.buildAnd(MaskTy, Op1Reg, MaskReg);
7491 auto NewOp2 = MIRBuilder.buildAnd(MaskTy, Op2Reg, NotMask);
Amara Emersonf24f4692022-09-11 16:28:44 +01007492 if (IsEltPtr) {
7493 auto Or = MIRBuilder.buildOr(DstTy, NewOp1, NewOp2);
7494 MIRBuilder.buildIntToPtr(DstReg, Or);
7495 } else {
7496 MIRBuilder.buildOr(DstReg, NewOp1, NewOp2);
7497 }
Amara Emerson08232192020-09-26 10:02:39 -07007498 MI.eraseFromParent();
7499 return Legalized;
Kazu Hiratae3d3dbd332021-01-10 09:24:56 -08007500}
Christudasan Devadasan4c6ab482021-03-10 18:03:10 +05307501
7502LegalizerHelper::LegalizeResult LegalizerHelper::lowerDIVREM(MachineInstr &MI) {
7503 // Split DIVREM into individual instructions.
7504 unsigned Opcode = MI.getOpcode();
7505
7506 MIRBuilder.buildInstr(
7507 Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SDIV
7508 : TargetOpcode::G_UDIV,
7509 {MI.getOperand(0).getReg()}, {MI.getOperand(2), MI.getOperand(3)});
7510 MIRBuilder.buildInstr(
7511 Opcode == TargetOpcode::G_SDIVREM ? TargetOpcode::G_SREM
7512 : TargetOpcode::G_UREM,
7513 {MI.getOperand(1).getReg()}, {MI.getOperand(2), MI.getOperand(3)});
7514 MI.eraseFromParent();
7515 return Legalized;
7516}
Mirko Brkusanin35ef4c92021-06-03 18:09:45 +02007517
7518LegalizerHelper::LegalizeResult
7519LegalizerHelper::lowerAbsToAddXor(MachineInstr &MI) {
7520 // Expand %res = G_ABS %a into:
7521 // %v1 = G_ASHR %a, scalar_size-1
7522 // %v2 = G_ADD %a, %v1
7523 // %res = G_XOR %v2, %v1
7524 LLT DstTy = MRI.getType(MI.getOperand(0).getReg());
7525 Register OpReg = MI.getOperand(1).getReg();
7526 auto ShiftAmt =
7527 MIRBuilder.buildConstant(DstTy, DstTy.getScalarSizeInBits() - 1);
7528 auto Shift = MIRBuilder.buildAShr(DstTy, OpReg, ShiftAmt);
7529 auto Add = MIRBuilder.buildAdd(DstTy, OpReg, Shift);
7530 MIRBuilder.buildXor(MI.getOperand(0).getReg(), Add, Shift);
7531 MI.eraseFromParent();
7532 return Legalized;
7533}
7534
7535LegalizerHelper::LegalizeResult
7536LegalizerHelper::lowerAbsToMaxNeg(MachineInstr &MI) {
7537 // Expand %res = G_ABS %a into:
7538 // %v1 = G_CONSTANT 0
7539 // %v2 = G_SUB %v1, %a
7540 // %res = G_SMAX %a, %v2
7541 Register SrcReg = MI.getOperand(1).getReg();
7542 LLT Ty = MRI.getType(SrcReg);
7543 auto Zero = MIRBuilder.buildConstant(Ty, 0).getReg(0);
7544 auto Sub = MIRBuilder.buildSub(Ty, Zero, SrcReg).getReg(0);
7545 MIRBuilder.buildSMax(MI.getOperand(0), SrcReg, Sub);
7546 MI.eraseFromParent();
7547 return Legalized;
7548}
Jessica Paquette791006f2021-08-17 10:39:18 -07007549
Amara Emerson95ac3d12021-08-18 00:19:58 -07007550LegalizerHelper::LegalizeResult
7551LegalizerHelper::lowerVectorReduction(MachineInstr &MI) {
7552 Register SrcReg = MI.getOperand(1).getReg();
7553 LLT SrcTy = MRI.getType(SrcReg);
7554 LLT DstTy = MRI.getType(SrcReg);
7555
7556 // The source could be a scalar if the IR type was <1 x sN>.
7557 if (SrcTy.isScalar()) {
7558 if (DstTy.getSizeInBits() > SrcTy.getSizeInBits())
7559 return UnableToLegalize; // FIXME: handle extension.
7560 // This can be just a plain copy.
7561 Observer.changingInstr(MI);
7562 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::COPY));
7563 Observer.changedInstr(MI);
7564 return Legalized;
7565 }
David Green28027392023-06-11 10:25:24 +01007566 return UnableToLegalize;
Amara Emerson95ac3d12021-08-18 00:19:58 -07007567}
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007568
7569static bool shouldLowerMemFuncForSize(const MachineFunction &MF) {
7570 // On Darwin, -Os means optimize for size without hurting performance, so
7571 // only really optimize for size when -Oz (MinSize) is used.
7572 if (MF.getTarget().getTargetTriple().isOSDarwin())
7573 return MF.getFunction().hasMinSize();
7574 return MF.getFunction().hasOptSize();
7575}
7576
7577// Returns a list of types to use for memory op lowering in MemOps. A partial
7578// port of findOptimalMemOpLowering in TargetLowering.
7579static bool findGISelOptimalMemOpLowering(std::vector<LLT> &MemOps,
7580 unsigned Limit, const MemOp &Op,
7581 unsigned DstAS, unsigned SrcAS,
7582 const AttributeList &FuncAttributes,
7583 const TargetLowering &TLI) {
7584 if (Op.isMemcpyWithFixedDstAlign() && Op.getSrcAlign() < Op.getDstAlign())
7585 return false;
7586
7587 LLT Ty = TLI.getOptimalMemOpLLT(Op, FuncAttributes);
7588
7589 if (Ty == LLT()) {
7590 // Use the largest scalar type whose alignment constraints are satisfied.
7591 // We only need to check DstAlign here as SrcAlign is always greater or
7592 // equal to DstAlign (or zero).
7593 Ty = LLT::scalar(64);
7594 if (Op.isFixedDstAlign())
7595 while (Op.getDstAlign() < Ty.getSizeInBytes() &&
7596 !TLI.allowsMisalignedMemoryAccesses(Ty, DstAS, Op.getDstAlign()))
7597 Ty = LLT::scalar(Ty.getSizeInBytes());
7598 assert(Ty.getSizeInBits() > 0 && "Could not find valid type");
7599 // FIXME: check for the largest legal type we can load/store to.
7600 }
7601
7602 unsigned NumMemOps = 0;
7603 uint64_t Size = Op.size();
7604 while (Size) {
7605 unsigned TySize = Ty.getSizeInBytes();
7606 while (TySize > Size) {
7607 // For now, only use non-vector load / store's for the left-over pieces.
7608 LLT NewTy = Ty;
7609 // FIXME: check for mem op safety and legality of the types. Not all of
7610 // SDAGisms map cleanly to GISel concepts.
7611 if (NewTy.isVector())
7612 NewTy = NewTy.getSizeInBits() > 64 ? LLT::scalar(64) : LLT::scalar(32);
Kazu Hirataf20b5072023-01-28 09:06:31 -08007613 NewTy = LLT::scalar(llvm::bit_floor(NewTy.getSizeInBits() - 1));
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007614 unsigned NewTySize = NewTy.getSizeInBytes();
7615 assert(NewTySize > 0 && "Could not find appropriate type");
7616
7617 // If the new LLT cannot cover all of the remaining bits, then consider
7618 // issuing a (or a pair of) unaligned and overlapping load / store.
Stanislav Mekhanoshinbcaf31e2022-04-21 16:23:11 -07007619 unsigned Fast;
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007620 // Need to get a VT equivalent for allowMisalignedMemoryAccesses().
7621 MVT VT = getMVTForLLT(Ty);
7622 if (NumMemOps && Op.allowOverlap() && NewTySize < Size &&
7623 TLI.allowsMisalignedMemoryAccesses(
7624 VT, DstAS, Op.isFixedDstAlign() ? Op.getDstAlign() : Align(1),
7625 MachineMemOperand::MONone, &Fast) &&
7626 Fast)
7627 TySize = Size;
7628 else {
7629 Ty = NewTy;
7630 TySize = NewTySize;
7631 }
7632 }
7633
7634 if (++NumMemOps > Limit)
7635 return false;
7636
7637 MemOps.push_back(Ty);
7638 Size -= TySize;
7639 }
7640
7641 return true;
7642}
7643
7644static Type *getTypeForLLT(LLT Ty, LLVMContext &C) {
7645 if (Ty.isVector())
7646 return FixedVectorType::get(IntegerType::get(C, Ty.getScalarSizeInBits()),
7647 Ty.getNumElements());
7648 return IntegerType::get(C, Ty.getSizeInBits());
7649}
7650
7651// Get a vectorized representation of the memset value operand, GISel edition.
7652static Register getMemsetValue(Register Val, LLT Ty, MachineIRBuilder &MIB) {
7653 MachineRegisterInfo &MRI = *MIB.getMRI();
7654 unsigned NumBits = Ty.getScalarSizeInBits();
Petar Avramovicd477a7c2021-09-17 11:21:55 +02007655 auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007656 if (!Ty.isVector() && ValVRegAndVal) {
Jay Foad6bec3e92021-10-06 10:54:07 +01007657 APInt Scalar = ValVRegAndVal->Value.trunc(8);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007658 APInt SplatVal = APInt::getSplat(NumBits, Scalar);
7659 return MIB.buildConstant(Ty, SplatVal).getReg(0);
7660 }
7661
7662 // Extend the byte value to the larger type, and then multiply by a magic
7663 // value 0x010101... in order to replicate it across every byte.
7664 // Unless it's zero, in which case just emit a larger G_CONSTANT 0.
7665 if (ValVRegAndVal && ValVRegAndVal->Value == 0) {
7666 return MIB.buildConstant(Ty, 0).getReg(0);
7667 }
7668
7669 LLT ExtType = Ty.getScalarType();
7670 auto ZExt = MIB.buildZExtOrTrunc(ExtType, Val);
7671 if (NumBits > 8) {
7672 APInt Magic = APInt::getSplat(NumBits, APInt(8, 0x01));
7673 auto MagicMI = MIB.buildConstant(ExtType, Magic);
7674 Val = MIB.buildMul(ExtType, ZExt, MagicMI).getReg(0);
7675 }
7676
7677 // For vector types create a G_BUILD_VECTOR.
7678 if (Ty.isVector())
7679 Val = MIB.buildSplatVector(Ty, Val).getReg(0);
7680
7681 return Val;
7682}
7683
7684LegalizerHelper::LegalizeResult
7685LegalizerHelper::lowerMemset(MachineInstr &MI, Register Dst, Register Val,
7686 uint64_t KnownLen, Align Alignment,
7687 bool IsVolatile) {
7688 auto &MF = *MI.getParent()->getParent();
7689 const auto &TLI = *MF.getSubtarget().getTargetLowering();
7690 auto &DL = MF.getDataLayout();
7691 LLVMContext &C = MF.getFunction().getContext();
7692
7693 assert(KnownLen != 0 && "Have a zero length memset length!");
7694
7695 bool DstAlignCanChange = false;
7696 MachineFrameInfo &MFI = MF.getFrameInfo();
7697 bool OptSize = shouldLowerMemFuncForSize(MF);
7698
7699 MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI);
7700 if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex()))
7701 DstAlignCanChange = true;
7702
7703 unsigned Limit = TLI.getMaxStoresPerMemset(OptSize);
7704 std::vector<LLT> MemOps;
7705
7706 const auto &DstMMO = **MI.memoperands_begin();
7707 MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo();
7708
Petar Avramovicd477a7c2021-09-17 11:21:55 +02007709 auto ValVRegAndVal = getIConstantVRegValWithLookThrough(Val, MRI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007710 bool IsZeroVal = ValVRegAndVal && ValVRegAndVal->Value == 0;
7711
7712 if (!findGISelOptimalMemOpLowering(MemOps, Limit,
7713 MemOp::Set(KnownLen, DstAlignCanChange,
7714 Alignment,
7715 /*IsZeroMemset=*/IsZeroVal,
7716 /*IsVolatile=*/IsVolatile),
7717 DstPtrInfo.getAddrSpace(), ~0u,
7718 MF.getFunction().getAttributes(), TLI))
7719 return UnableToLegalize;
7720
7721 if (DstAlignCanChange) {
7722 // Get an estimate of the type from the LLT.
7723 Type *IRTy = getTypeForLLT(MemOps[0], C);
7724 Align NewAlign = DL.getABITypeAlign(IRTy);
7725 if (NewAlign > Alignment) {
7726 Alignment = NewAlign;
7727 unsigned FI = FIDef->getOperand(1).getIndex();
7728 // Give the stack frame object a larger alignment if needed.
7729 if (MFI.getObjectAlign(FI) < Alignment)
7730 MFI.setObjectAlignment(FI, Alignment);
7731 }
7732 }
7733
7734 MachineIRBuilder MIB(MI);
7735 // Find the largest store and generate the bit pattern for it.
7736 LLT LargestTy = MemOps[0];
7737 for (unsigned i = 1; i < MemOps.size(); i++)
7738 if (MemOps[i].getSizeInBits() > LargestTy.getSizeInBits())
7739 LargestTy = MemOps[i];
7740
7741 // The memset stored value is always defined as an s8, so in order to make it
7742 // work with larger store types we need to repeat the bit pattern across the
7743 // wider type.
7744 Register MemSetValue = getMemsetValue(Val, LargestTy, MIB);
7745
7746 if (!MemSetValue)
7747 return UnableToLegalize;
7748
7749 // Generate the stores. For each store type in the list, we generate the
7750 // matching store of that type to the destination address.
7751 LLT PtrTy = MRI.getType(Dst);
7752 unsigned DstOff = 0;
7753 unsigned Size = KnownLen;
7754 for (unsigned I = 0; I < MemOps.size(); I++) {
7755 LLT Ty = MemOps[I];
7756 unsigned TySize = Ty.getSizeInBytes();
7757 if (TySize > Size) {
7758 // Issuing an unaligned load / store pair that overlaps with the previous
7759 // pair. Adjust the offset accordingly.
7760 assert(I == MemOps.size() - 1 && I != 0);
7761 DstOff -= TySize - Size;
7762 }
7763
7764 // If this store is smaller than the largest store see whether we can get
7765 // the smaller value for free with a truncate.
7766 Register Value = MemSetValue;
7767 if (Ty.getSizeInBits() < LargestTy.getSizeInBits()) {
7768 MVT VT = getMVTForLLT(Ty);
7769 MVT LargestVT = getMVTForLLT(LargestTy);
7770 if (!LargestTy.isVector() && !Ty.isVector() &&
7771 TLI.isTruncateFree(LargestVT, VT))
7772 Value = MIB.buildTrunc(Ty, MemSetValue).getReg(0);
7773 else
7774 Value = getMemsetValue(Val, Ty, MIB);
7775 if (!Value)
7776 return UnableToLegalize;
7777 }
7778
7779 auto *StoreMMO = MF.getMachineMemOperand(&DstMMO, DstOff, Ty);
7780
7781 Register Ptr = Dst;
7782 if (DstOff != 0) {
7783 auto Offset =
7784 MIB.buildConstant(LLT::scalar(PtrTy.getSizeInBits()), DstOff);
7785 Ptr = MIB.buildPtrAdd(PtrTy, Dst, Offset).getReg(0);
7786 }
7787
7788 MIB.buildStore(Value, Ptr, *StoreMMO);
7789 DstOff += Ty.getSizeInBytes();
7790 Size -= TySize;
7791 }
7792
7793 MI.eraseFromParent();
7794 return Legalized;
7795}
7796
7797LegalizerHelper::LegalizeResult
7798LegalizerHelper::lowerMemcpyInline(MachineInstr &MI) {
7799 assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE);
7800
Amara Emerson719024a2023-02-23 16:35:39 -08007801 auto [Dst, Src, Len] = MI.getFirst3Regs();
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007802
7803 const auto *MMOIt = MI.memoperands_begin();
7804 const MachineMemOperand *MemOp = *MMOIt;
7805 bool IsVolatile = MemOp->isVolatile();
7806
7807 // See if this is a constant length copy
Petar Avramovicd477a7c2021-09-17 11:21:55 +02007808 auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007809 // FIXME: support dynamically sized G_MEMCPY_INLINE
Kazu Hirata5413bf12022-06-20 11:33:56 -07007810 assert(LenVRegAndVal &&
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007811 "inline memcpy with dynamic size is not yet supported");
7812 uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue();
7813 if (KnownLen == 0) {
7814 MI.eraseFromParent();
7815 return Legalized;
7816 }
7817
7818 const auto &DstMMO = **MI.memoperands_begin();
7819 const auto &SrcMMO = **std::next(MI.memoperands_begin());
7820 Align DstAlign = DstMMO.getBaseAlign();
7821 Align SrcAlign = SrcMMO.getBaseAlign();
7822
7823 return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign,
7824 IsVolatile);
7825}
7826
7827LegalizerHelper::LegalizeResult
7828LegalizerHelper::lowerMemcpyInline(MachineInstr &MI, Register Dst, Register Src,
7829 uint64_t KnownLen, Align DstAlign,
7830 Align SrcAlign, bool IsVolatile) {
7831 assert(MI.getOpcode() == TargetOpcode::G_MEMCPY_INLINE);
7832 return lowerMemcpy(MI, Dst, Src, KnownLen,
7833 std::numeric_limits<uint64_t>::max(), DstAlign, SrcAlign,
7834 IsVolatile);
7835}
7836
7837LegalizerHelper::LegalizeResult
7838LegalizerHelper::lowerMemcpy(MachineInstr &MI, Register Dst, Register Src,
7839 uint64_t KnownLen, uint64_t Limit, Align DstAlign,
7840 Align SrcAlign, bool IsVolatile) {
7841 auto &MF = *MI.getParent()->getParent();
7842 const auto &TLI = *MF.getSubtarget().getTargetLowering();
7843 auto &DL = MF.getDataLayout();
7844 LLVMContext &C = MF.getFunction().getContext();
7845
7846 assert(KnownLen != 0 && "Have a zero length memcpy length!");
7847
7848 bool DstAlignCanChange = false;
7849 MachineFrameInfo &MFI = MF.getFrameInfo();
Guillaume Chatelet3c126d52022-06-22 15:02:48 +00007850 Align Alignment = std::min(DstAlign, SrcAlign);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007851
7852 MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI);
7853 if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex()))
7854 DstAlignCanChange = true;
7855
7856 // FIXME: infer better src pointer alignment like SelectionDAG does here.
7857 // FIXME: also use the equivalent of isMemSrcFromConstant and alwaysinlining
7858 // if the memcpy is in a tail call position.
7859
7860 std::vector<LLT> MemOps;
7861
7862 const auto &DstMMO = **MI.memoperands_begin();
7863 const auto &SrcMMO = **std::next(MI.memoperands_begin());
7864 MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo();
7865 MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo();
7866
7867 if (!findGISelOptimalMemOpLowering(
7868 MemOps, Limit,
7869 MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign,
7870 IsVolatile),
7871 DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(),
7872 MF.getFunction().getAttributes(), TLI))
7873 return UnableToLegalize;
7874
7875 if (DstAlignCanChange) {
7876 // Get an estimate of the type from the LLT.
7877 Type *IRTy = getTypeForLLT(MemOps[0], C);
7878 Align NewAlign = DL.getABITypeAlign(IRTy);
7879
7880 // Don't promote to an alignment that would require dynamic stack
7881 // realignment.
7882 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
7883 if (!TRI->hasStackRealignment(MF))
7884 while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign))
Guillaume Chatelet03036062022-06-20 09:33:09 +00007885 NewAlign = NewAlign.previous();
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007886
7887 if (NewAlign > Alignment) {
7888 Alignment = NewAlign;
7889 unsigned FI = FIDef->getOperand(1).getIndex();
7890 // Give the stack frame object a larger alignment if needed.
7891 if (MFI.getObjectAlign(FI) < Alignment)
7892 MFI.setObjectAlignment(FI, Alignment);
7893 }
7894 }
7895
7896 LLVM_DEBUG(dbgs() << "Inlining memcpy: " << MI << " into loads & stores\n");
7897
7898 MachineIRBuilder MIB(MI);
7899 // Now we need to emit a pair of load and stores for each of the types we've
7900 // collected. I.e. for each type, generate a load from the source pointer of
7901 // that type width, and then generate a corresponding store to the dest buffer
7902 // of that value loaded. This can result in a sequence of loads and stores
7903 // mixed types, depending on what the target specifies as good types to use.
7904 unsigned CurrOffset = 0;
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007905 unsigned Size = KnownLen;
7906 for (auto CopyTy : MemOps) {
7907 // Issuing an unaligned load / store pair that overlaps with the previous
7908 // pair. Adjust the offset accordingly.
7909 if (CopyTy.getSizeInBytes() > Size)
7910 CurrOffset -= CopyTy.getSizeInBytes() - Size;
7911
7912 // Construct MMOs for the accesses.
7913 auto *LoadMMO =
7914 MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes());
7915 auto *StoreMMO =
7916 MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes());
7917
7918 // Create the load.
7919 Register LoadPtr = Src;
7920 Register Offset;
7921 if (CurrOffset != 0) {
Jameson Nash0332d102021-10-21 11:58:02 -04007922 LLT SrcTy = MRI.getType(Src);
7923 Offset = MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset)
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007924 .getReg(0);
Jameson Nash0332d102021-10-21 11:58:02 -04007925 LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007926 }
7927 auto LdVal = MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO);
7928
7929 // Create the store.
Jameson Nash0332d102021-10-21 11:58:02 -04007930 Register StorePtr = Dst;
7931 if (CurrOffset != 0) {
7932 LLT DstTy = MRI.getType(Dst);
7933 StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0);
7934 }
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007935 MIB.buildStore(LdVal, StorePtr, *StoreMMO);
7936 CurrOffset += CopyTy.getSizeInBytes();
7937 Size -= CopyTy.getSizeInBytes();
7938 }
7939
7940 MI.eraseFromParent();
7941 return Legalized;
7942}
7943
7944LegalizerHelper::LegalizeResult
7945LegalizerHelper::lowerMemmove(MachineInstr &MI, Register Dst, Register Src,
7946 uint64_t KnownLen, Align DstAlign, Align SrcAlign,
7947 bool IsVolatile) {
7948 auto &MF = *MI.getParent()->getParent();
7949 const auto &TLI = *MF.getSubtarget().getTargetLowering();
7950 auto &DL = MF.getDataLayout();
7951 LLVMContext &C = MF.getFunction().getContext();
7952
7953 assert(KnownLen != 0 && "Have a zero length memmove length!");
7954
7955 bool DstAlignCanChange = false;
7956 MachineFrameInfo &MFI = MF.getFrameInfo();
7957 bool OptSize = shouldLowerMemFuncForSize(MF);
Guillaume Chatelet3c126d52022-06-22 15:02:48 +00007958 Align Alignment = std::min(DstAlign, SrcAlign);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007959
7960 MachineInstr *FIDef = getOpcodeDef(TargetOpcode::G_FRAME_INDEX, Dst, MRI);
7961 if (FIDef && !MFI.isFixedObjectIndex(FIDef->getOperand(1).getIndex()))
7962 DstAlignCanChange = true;
7963
7964 unsigned Limit = TLI.getMaxStoresPerMemmove(OptSize);
7965 std::vector<LLT> MemOps;
7966
7967 const auto &DstMMO = **MI.memoperands_begin();
7968 const auto &SrcMMO = **std::next(MI.memoperands_begin());
7969 MachinePointerInfo DstPtrInfo = DstMMO.getPointerInfo();
7970 MachinePointerInfo SrcPtrInfo = SrcMMO.getPointerInfo();
7971
7972 // FIXME: SelectionDAG always passes false for 'AllowOverlap', apparently due
7973 // to a bug in it's findOptimalMemOpLowering implementation. For now do the
7974 // same thing here.
7975 if (!findGISelOptimalMemOpLowering(
7976 MemOps, Limit,
7977 MemOp::Copy(KnownLen, DstAlignCanChange, Alignment, SrcAlign,
7978 /*IsVolatile*/ true),
7979 DstPtrInfo.getAddrSpace(), SrcPtrInfo.getAddrSpace(),
7980 MF.getFunction().getAttributes(), TLI))
7981 return UnableToLegalize;
7982
7983 if (DstAlignCanChange) {
7984 // Get an estimate of the type from the LLT.
7985 Type *IRTy = getTypeForLLT(MemOps[0], C);
7986 Align NewAlign = DL.getABITypeAlign(IRTy);
7987
7988 // Don't promote to an alignment that would require dynamic stack
7989 // realignment.
7990 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
7991 if (!TRI->hasStackRealignment(MF))
7992 while (NewAlign > Alignment && DL.exceedsNaturalStackAlignment(NewAlign))
Guillaume Chatelet03036062022-06-20 09:33:09 +00007993 NewAlign = NewAlign.previous();
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02007994
7995 if (NewAlign > Alignment) {
7996 Alignment = NewAlign;
7997 unsigned FI = FIDef->getOperand(1).getIndex();
7998 // Give the stack frame object a larger alignment if needed.
7999 if (MFI.getObjectAlign(FI) < Alignment)
8000 MFI.setObjectAlignment(FI, Alignment);
8001 }
8002 }
8003
8004 LLVM_DEBUG(dbgs() << "Inlining memmove: " << MI << " into loads & stores\n");
8005
8006 MachineIRBuilder MIB(MI);
8007 // Memmove requires that we perform the loads first before issuing the stores.
8008 // Apart from that, this loop is pretty much doing the same thing as the
8009 // memcpy codegen function.
8010 unsigned CurrOffset = 0;
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008011 SmallVector<Register, 16> LoadVals;
8012 for (auto CopyTy : MemOps) {
8013 // Construct MMO for the load.
8014 auto *LoadMMO =
8015 MF.getMachineMemOperand(&SrcMMO, CurrOffset, CopyTy.getSizeInBytes());
8016
8017 // Create the load.
8018 Register LoadPtr = Src;
8019 if (CurrOffset != 0) {
Jameson Nash0332d102021-10-21 11:58:02 -04008020 LLT SrcTy = MRI.getType(Src);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008021 auto Offset =
Jameson Nash0332d102021-10-21 11:58:02 -04008022 MIB.buildConstant(LLT::scalar(SrcTy.getSizeInBits()), CurrOffset);
8023 LoadPtr = MIB.buildPtrAdd(SrcTy, Src, Offset).getReg(0);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008024 }
8025 LoadVals.push_back(MIB.buildLoad(CopyTy, LoadPtr, *LoadMMO).getReg(0));
8026 CurrOffset += CopyTy.getSizeInBytes();
8027 }
8028
8029 CurrOffset = 0;
8030 for (unsigned I = 0; I < MemOps.size(); ++I) {
8031 LLT CopyTy = MemOps[I];
8032 // Now store the values loaded.
8033 auto *StoreMMO =
8034 MF.getMachineMemOperand(&DstMMO, CurrOffset, CopyTy.getSizeInBytes());
8035
8036 Register StorePtr = Dst;
8037 if (CurrOffset != 0) {
Jameson Nash0332d102021-10-21 11:58:02 -04008038 LLT DstTy = MRI.getType(Dst);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008039 auto Offset =
Jameson Nash0332d102021-10-21 11:58:02 -04008040 MIB.buildConstant(LLT::scalar(DstTy.getSizeInBits()), CurrOffset);
8041 StorePtr = MIB.buildPtrAdd(DstTy, Dst, Offset).getReg(0);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008042 }
8043 MIB.buildStore(LoadVals[I], StorePtr, *StoreMMO);
8044 CurrOffset += CopyTy.getSizeInBytes();
8045 }
8046 MI.eraseFromParent();
8047 return Legalized;
8048}
8049
8050LegalizerHelper::LegalizeResult
8051LegalizerHelper::lowerMemCpyFamily(MachineInstr &MI, unsigned MaxLen) {
8052 const unsigned Opc = MI.getOpcode();
8053 // This combine is fairly complex so it's not written with a separate
8054 // matcher function.
8055 assert((Opc == TargetOpcode::G_MEMCPY || Opc == TargetOpcode::G_MEMMOVE ||
8056 Opc == TargetOpcode::G_MEMSET) &&
8057 "Expected memcpy like instruction");
8058
8059 auto MMOIt = MI.memoperands_begin();
8060 const MachineMemOperand *MemOp = *MMOIt;
8061
8062 Align DstAlign = MemOp->getBaseAlign();
8063 Align SrcAlign;
Amara Emerson719024a2023-02-23 16:35:39 -08008064 auto [Dst, Src, Len] = MI.getFirst3Regs();
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008065
8066 if (Opc != TargetOpcode::G_MEMSET) {
8067 assert(MMOIt != MI.memoperands_end() && "Expected a second MMO on MI");
8068 MemOp = *(++MMOIt);
8069 SrcAlign = MemOp->getBaseAlign();
8070 }
8071
8072 // See if this is a constant length copy
Petar Avramovicd477a7c2021-09-17 11:21:55 +02008073 auto LenVRegAndVal = getIConstantVRegValWithLookThrough(Len, MRI);
Mirko Brkusanin36527cb2021-09-07 11:30:11 +02008074 if (!LenVRegAndVal)
8075 return UnableToLegalize;
8076 uint64_t KnownLen = LenVRegAndVal->Value.getZExtValue();
8077
8078 if (KnownLen == 0) {
8079 MI.eraseFromParent();
8080 return Legalized;
8081 }
8082
8083 bool IsVolatile = MemOp->isVolatile();
8084 if (Opc == TargetOpcode::G_MEMCPY_INLINE)
8085 return lowerMemcpyInline(MI, Dst, Src, KnownLen, DstAlign, SrcAlign,
8086 IsVolatile);
8087
8088 // Don't try to optimize volatile.
8089 if (IsVolatile)
8090 return UnableToLegalize;
8091
8092 if (MaxLen && KnownLen > MaxLen)
8093 return UnableToLegalize;
8094
8095 if (Opc == TargetOpcode::G_MEMCPY) {
8096 auto &MF = *MI.getParent()->getParent();
8097 const auto &TLI = *MF.getSubtarget().getTargetLowering();
8098 bool OptSize = shouldLowerMemFuncForSize(MF);
8099 uint64_t Limit = TLI.getMaxStoresPerMemcpy(OptSize);
8100 return lowerMemcpy(MI, Dst, Src, KnownLen, Limit, DstAlign, SrcAlign,
8101 IsVolatile);
8102 }
8103 if (Opc == TargetOpcode::G_MEMMOVE)
8104 return lowerMemmove(MI, Dst, Src, KnownLen, DstAlign, SrcAlign, IsVolatile);
8105 if (Opc == TargetOpcode::G_MEMSET)
8106 return lowerMemset(MI, Dst, Src, KnownLen, DstAlign, IsVolatile);
8107 return UnableToLegalize;
8108}