| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py |
| ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+d \ |
| ; RUN: -verify-machineinstrs -target-abi=ilp32d \ |
| ; RUN: | FileCheck -check-prefixes=CHECKIFD,RV32IFD %s |
| ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+d \ |
| ; RUN: -verify-machineinstrs -target-abi=lp64d \ |
| ; RUN: | FileCheck -check-prefixes=CHECKIFD,RV64IFD %s |
| ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+zdinx \ |
| ; RUN: -verify-machineinstrs -target-abi=ilp32 \ |
| ; RUN: | FileCheck -check-prefix=RV32IZFINXZDINX %s |
| ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+zdinx \ |
| ; RUN: -verify-machineinstrs -target-abi=lp64 \ |
| ; RUN: | FileCheck -check-prefix=RV64IZFINXZDINX %s |
| ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 \ |
| ; RUN: -verify-machineinstrs | FileCheck -check-prefix=RV32I %s |
| ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 \ |
| ; RUN: -verify-machineinstrs | FileCheck -check-prefix=RV64I %s |
| |
| declare double @llvm.sqrt.f64(double) |
| |
| define double @sqrt_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: sqrt_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fsqrt.d fa0, fa0 |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: sqrt_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fsqrt.d a0, a0 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: sqrt_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fsqrt.d a0, a0 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: sqrt_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call sqrt |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: sqrt_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call sqrt |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.sqrt.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.powi.f64.i32(double, i32) |
| |
| define double @powi_f64(double %a, i32 %b) nounwind { |
| ; RV32IFD-LABEL: powi_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: tail __powidf2 |
| ; |
| ; RV64IFD-LABEL: powi_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: addi sp, sp, -16 |
| ; RV64IFD-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64IFD-NEXT: sext.w a0, a0 |
| ; RV64IFD-NEXT: call __powidf2 |
| ; RV64IFD-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64IFD-NEXT: addi sp, sp, 16 |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: powi_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call __powidf2 |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: powi_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV64IZFINXZDINX-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64IZFINXZDINX-NEXT: sext.w a1, a1 |
| ; RV64IZFINXZDINX-NEXT: call __powidf2 |
| ; RV64IZFINXZDINX-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: powi_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call __powidf2 |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: powi_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: sext.w a1, a1 |
| ; RV64I-NEXT: call __powidf2 |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.powi.f64.i32(double %a, i32 %b) |
| ret double %1 |
| } |
| |
| declare double @llvm.sin.f64(double) |
| |
| define double @sin_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: sin_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail sin |
| ; |
| ; RV32IZFINXZDINX-LABEL: sin_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call sin |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: sin_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail sin |
| ; |
| ; RV32I-LABEL: sin_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call sin |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: sin_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call sin |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.sin.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.cos.f64(double) |
| |
| define double @cos_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: cos_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail cos |
| ; |
| ; RV32IZFINXZDINX-LABEL: cos_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call cos |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: cos_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail cos |
| ; |
| ; RV32I-LABEL: cos_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call cos |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: cos_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call cos |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.cos.f64(double %a) |
| ret double %1 |
| } |
| |
| ; The sin+cos combination results in an FSINCOS SelectionDAG node. |
| define double @sincos_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: sincos_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: addi sp, sp, -32 |
| ; RV32IFD-NEXT: sw ra, 28(sp) # 4-byte Folded Spill |
| ; RV32IFD-NEXT: fsd fs0, 16(sp) # 8-byte Folded Spill |
| ; RV32IFD-NEXT: fsd fs1, 8(sp) # 8-byte Folded Spill |
| ; RV32IFD-NEXT: fmv.d fs0, fa0 |
| ; RV32IFD-NEXT: call sin |
| ; RV32IFD-NEXT: fmv.d fs1, fa0 |
| ; RV32IFD-NEXT: fmv.d fa0, fs0 |
| ; RV32IFD-NEXT: call cos |
| ; RV32IFD-NEXT: fadd.d fa0, fs1, fa0 |
| ; RV32IFD-NEXT: lw ra, 28(sp) # 4-byte Folded Reload |
| ; RV32IFD-NEXT: fld fs0, 16(sp) # 8-byte Folded Reload |
| ; RV32IFD-NEXT: fld fs1, 8(sp) # 8-byte Folded Reload |
| ; RV32IFD-NEXT: addi sp, sp, 32 |
| ; RV32IFD-NEXT: ret |
| ; |
| ; RV64IFD-LABEL: sincos_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: addi sp, sp, -32 |
| ; RV64IFD-NEXT: sd ra, 24(sp) # 8-byte Folded Spill |
| ; RV64IFD-NEXT: fsd fs0, 16(sp) # 8-byte Folded Spill |
| ; RV64IFD-NEXT: fsd fs1, 8(sp) # 8-byte Folded Spill |
| ; RV64IFD-NEXT: fmv.d fs0, fa0 |
| ; RV64IFD-NEXT: call sin |
| ; RV64IFD-NEXT: fmv.d fs1, fa0 |
| ; RV64IFD-NEXT: fmv.d fa0, fs0 |
| ; RV64IFD-NEXT: call cos |
| ; RV64IFD-NEXT: fadd.d fa0, fs1, fa0 |
| ; RV64IFD-NEXT: ld ra, 24(sp) # 8-byte Folded Reload |
| ; RV64IFD-NEXT: fld fs0, 16(sp) # 8-byte Folded Reload |
| ; RV64IFD-NEXT: fld fs1, 8(sp) # 8-byte Folded Reload |
| ; RV64IFD-NEXT: addi sp, sp, 32 |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: sincos_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -32 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 28(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: sw s0, 24(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: sw s1, 20(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: sw s2, 16(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: sw s3, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: mv s0, a1 |
| ; RV32IZFINXZDINX-NEXT: mv s1, a0 |
| ; RV32IZFINXZDINX-NEXT: call sin |
| ; RV32IZFINXZDINX-NEXT: mv s2, a0 |
| ; RV32IZFINXZDINX-NEXT: mv s3, a1 |
| ; RV32IZFINXZDINX-NEXT: mv a0, s1 |
| ; RV32IZFINXZDINX-NEXT: mv a1, s0 |
| ; RV32IZFINXZDINX-NEXT: call cos |
| ; RV32IZFINXZDINX-NEXT: fadd.d a0, s2, a0 |
| ; RV32IZFINXZDINX-NEXT: lw ra, 28(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: lw s0, 24(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: lw s1, 20(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: lw s2, 16(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: lw s3, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 32 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: sincos_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: addi sp, sp, -32 |
| ; RV64IZFINXZDINX-NEXT: sd ra, 24(sp) # 8-byte Folded Spill |
| ; RV64IZFINXZDINX-NEXT: sd s0, 16(sp) # 8-byte Folded Spill |
| ; RV64IZFINXZDINX-NEXT: sd s1, 8(sp) # 8-byte Folded Spill |
| ; RV64IZFINXZDINX-NEXT: mv s0, a0 |
| ; RV64IZFINXZDINX-NEXT: call sin |
| ; RV64IZFINXZDINX-NEXT: mv s1, a0 |
| ; RV64IZFINXZDINX-NEXT: mv a0, s0 |
| ; RV64IZFINXZDINX-NEXT: call cos |
| ; RV64IZFINXZDINX-NEXT: fadd.d a0, s1, a0 |
| ; RV64IZFINXZDINX-NEXT: ld ra, 24(sp) # 8-byte Folded Reload |
| ; RV64IZFINXZDINX-NEXT: ld s0, 16(sp) # 8-byte Folded Reload |
| ; RV64IZFINXZDINX-NEXT: ld s1, 8(sp) # 8-byte Folded Reload |
| ; RV64IZFINXZDINX-NEXT: addi sp, sp, 32 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: sincos_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -32 |
| ; RV32I-NEXT: sw ra, 28(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: sw s0, 24(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: sw s1, 20(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: sw s2, 16(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: sw s3, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: mv s0, a1 |
| ; RV32I-NEXT: mv s1, a0 |
| ; RV32I-NEXT: call sin |
| ; RV32I-NEXT: mv s2, a0 |
| ; RV32I-NEXT: mv s3, a1 |
| ; RV32I-NEXT: mv a0, s1 |
| ; RV32I-NEXT: mv a1, s0 |
| ; RV32I-NEXT: call cos |
| ; RV32I-NEXT: mv a2, a0 |
| ; RV32I-NEXT: mv a3, a1 |
| ; RV32I-NEXT: mv a0, s2 |
| ; RV32I-NEXT: mv a1, s3 |
| ; RV32I-NEXT: call __adddf3 |
| ; RV32I-NEXT: lw ra, 28(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: lw s0, 24(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: lw s1, 20(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: lw s2, 16(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: lw s3, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 32 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: sincos_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -32 |
| ; RV64I-NEXT: sd ra, 24(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: sd s0, 16(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: sd s1, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: mv s0, a0 |
| ; RV64I-NEXT: call sin |
| ; RV64I-NEXT: mv s1, a0 |
| ; RV64I-NEXT: mv a0, s0 |
| ; RV64I-NEXT: call cos |
| ; RV64I-NEXT: mv a1, a0 |
| ; RV64I-NEXT: mv a0, s1 |
| ; RV64I-NEXT: call __adddf3 |
| ; RV64I-NEXT: ld ra, 24(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: ld s0, 16(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: ld s1, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 32 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.sin.f64(double %a) |
| %2 = call double @llvm.cos.f64(double %a) |
| %3 = fadd double %1, %2 |
| ret double %3 |
| } |
| |
| declare double @llvm.pow.f64(double, double) |
| |
| define double @pow_f64(double %a, double %b) nounwind { |
| ; CHECKIFD-LABEL: pow_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail pow |
| ; |
| ; RV32IZFINXZDINX-LABEL: pow_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call pow |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: pow_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail pow |
| ; |
| ; RV32I-LABEL: pow_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call pow |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: pow_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call pow |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.pow.f64(double %a, double %b) |
| ret double %1 |
| } |
| |
| declare double @llvm.exp.f64(double) |
| |
| define double @exp_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: exp_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail exp |
| ; |
| ; RV32IZFINXZDINX-LABEL: exp_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call exp |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: exp_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail exp |
| ; |
| ; RV32I-LABEL: exp_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call exp |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: exp_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call exp |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.exp.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.exp2.f64(double) |
| |
| define double @exp2_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: exp2_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail exp2 |
| ; |
| ; RV32IZFINXZDINX-LABEL: exp2_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call exp2 |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: exp2_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail exp2 |
| ; |
| ; RV32I-LABEL: exp2_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call exp2 |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: exp2_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call exp2 |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.exp2.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.log.f64(double) |
| |
| define double @log_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: log_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail log |
| ; |
| ; RV32IZFINXZDINX-LABEL: log_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call log |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: log_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail log |
| ; |
| ; RV32I-LABEL: log_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call log |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: log_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call log |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.log.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.log10.f64(double) |
| |
| define double @log10_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: log10_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail log10 |
| ; |
| ; RV32IZFINXZDINX-LABEL: log10_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call log10 |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: log10_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail log10 |
| ; |
| ; RV32I-LABEL: log10_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call log10 |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: log10_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call log10 |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.log10.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.log2.f64(double) |
| |
| define double @log2_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: log2_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail log2 |
| ; |
| ; RV32IZFINXZDINX-LABEL: log2_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call log2 |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: log2_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail log2 |
| ; |
| ; RV32I-LABEL: log2_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call log2 |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: log2_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call log2 |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.log2.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.fma.f64(double, double, double) |
| |
| define double @fma_f64(double %a, double %b, double %c) nounwind { |
| ; CHECKIFD-LABEL: fma_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fmadd.d fa0, fa0, fa1, fa2 |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: fma_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fmadd.d a0, a0, a2, a4 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: fma_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fmadd.d a0, a0, a1, a2 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: fma_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call fma |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: fma_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call fma |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.fma.f64(double %a, double %b, double %c) |
| ret double %1 |
| } |
| |
| declare double @llvm.fmuladd.f64(double, double, double) |
| |
| define double @fmuladd_f64(double %a, double %b, double %c) nounwind { |
| ; CHECKIFD-LABEL: fmuladd_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fmadd.d fa0, fa0, fa1, fa2 |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: fmuladd_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fmadd.d a0, a0, a2, a4 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: fmuladd_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fmadd.d a0, a0, a1, a2 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: fmuladd_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: sw s0, 8(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: sw s1, 4(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: mv s0, a5 |
| ; RV32I-NEXT: mv s1, a4 |
| ; RV32I-NEXT: call __muldf3 |
| ; RV32I-NEXT: mv a2, s1 |
| ; RV32I-NEXT: mv a3, s0 |
| ; RV32I-NEXT: call __adddf3 |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: lw s0, 8(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: lw s1, 4(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: fmuladd_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: sd s0, 0(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: mv s0, a2 |
| ; RV64I-NEXT: call __muldf3 |
| ; RV64I-NEXT: mv a1, s0 |
| ; RV64I-NEXT: call __adddf3 |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: ld s0, 0(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.fmuladd.f64(double %a, double %b, double %c) |
| ret double %1 |
| } |
| |
| declare double @llvm.fabs.f64(double) |
| |
| define double @fabs_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: fabs_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fabs.d fa0, fa0 |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: fabs_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: slli a1, a1, 1 |
| ; RV32IZFINXZDINX-NEXT: srli a1, a1, 1 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: fabs_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: slli a0, a0, 1 |
| ; RV64IZFINXZDINX-NEXT: srli a0, a0, 1 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: fabs_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: slli a1, a1, 1 |
| ; RV32I-NEXT: srli a1, a1, 1 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: fabs_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: slli a0, a0, 1 |
| ; RV64I-NEXT: srli a0, a0, 1 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.fabs.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.minnum.f64(double, double) |
| |
| define double @minnum_f64(double %a, double %b) nounwind { |
| ; CHECKIFD-LABEL: minnum_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fmin.d fa0, fa0, fa1 |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: minnum_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fmin.d a0, a0, a2 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: minnum_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fmin.d a0, a0, a1 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: minnum_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call fmin |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: minnum_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call fmin |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.minnum.f64(double %a, double %b) |
| ret double %1 |
| } |
| |
| declare double @llvm.maxnum.f64(double, double) |
| |
| define double @maxnum_f64(double %a, double %b) nounwind { |
| ; CHECKIFD-LABEL: maxnum_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fmax.d fa0, fa0, fa1 |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: maxnum_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fmax.d a0, a0, a2 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: maxnum_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fmax.d a0, a0, a1 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: maxnum_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call fmax |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: maxnum_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call fmax |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.maxnum.f64(double %a, double %b) |
| ret double %1 |
| } |
| |
| ; TODO: FMINNAN and FMAXNAN aren't handled in |
| ; SelectionDAGLegalize::ExpandNode. |
| |
| ; declare double @llvm.minimum.f64(double, double) |
| |
| ; define double @fminimum_f64(double %a, double %b) nounwind { |
| ; %1 = call double @llvm.minimum.f64(double %a, double %b) |
| ; ret double %1 |
| ; } |
| |
| ; declare double @llvm.maximum.f64(double, double) |
| |
| ; define double @fmaximum_f64(double %a, double %b) nounwind { |
| ; %1 = call double @llvm.maximum.f64(double %a, double %b) |
| ; ret double %1 |
| ; } |
| |
| declare double @llvm.copysign.f64(double, double) |
| |
| define double @copysign_f64(double %a, double %b) nounwind { |
| ; CHECKIFD-LABEL: copysign_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fsgnj.d fa0, fa0, fa1 |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: copysign_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fsgnj.d a0, a0, a2 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: copysign_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fsgnj.d a0, a0, a1 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: copysign_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: lui a2, 524288 |
| ; RV32I-NEXT: and a2, a3, a2 |
| ; RV32I-NEXT: slli a1, a1, 1 |
| ; RV32I-NEXT: srli a1, a1, 1 |
| ; RV32I-NEXT: or a1, a1, a2 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: copysign_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: srli a1, a1, 63 |
| ; RV64I-NEXT: slli a1, a1, 63 |
| ; RV64I-NEXT: slli a0, a0, 1 |
| ; RV64I-NEXT: srli a0, a0, 1 |
| ; RV64I-NEXT: or a0, a0, a1 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.copysign.f64(double %a, double %b) |
| ret double %1 |
| } |
| |
| declare double @llvm.floor.f64(double) |
| |
| define double @floor_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: floor_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: tail floor |
| ; |
| ; RV64IFD-LABEL: floor_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: lui a0, %hi(.LCPI17_0) |
| ; RV64IFD-NEXT: fld fa5, %lo(.LCPI17_0)(a0) |
| ; RV64IFD-NEXT: fabs.d fa4, fa0 |
| ; RV64IFD-NEXT: flt.d a0, fa4, fa5 |
| ; RV64IFD-NEXT: beqz a0, .LBB17_2 |
| ; RV64IFD-NEXT: # %bb.1: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0, rdn |
| ; RV64IFD-NEXT: fcvt.d.l fa5, a0, rdn |
| ; RV64IFD-NEXT: fsgnj.d fa0, fa5, fa0 |
| ; RV64IFD-NEXT: .LBB17_2: |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: floor_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call floor |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: floor_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: lui a1, %hi(.LCPI17_0) |
| ; RV64IZFINXZDINX-NEXT: ld a1, %lo(.LCPI17_0)(a1) |
| ; RV64IZFINXZDINX-NEXT: fabs.d a2, a0 |
| ; RV64IZFINXZDINX-NEXT: flt.d a1, a2, a1 |
| ; RV64IZFINXZDINX-NEXT: beqz a1, .LBB17_2 |
| ; RV64IZFINXZDINX-NEXT: # %bb.1: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a1, a0, rdn |
| ; RV64IZFINXZDINX-NEXT: fcvt.d.l a1, a1, rdn |
| ; RV64IZFINXZDINX-NEXT: fsgnj.d a0, a1, a0 |
| ; RV64IZFINXZDINX-NEXT: .LBB17_2: |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: floor_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call floor |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: floor_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call floor |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.floor.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.ceil.f64(double) |
| |
| define double @ceil_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: ceil_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: tail ceil |
| ; |
| ; RV64IFD-LABEL: ceil_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: lui a0, %hi(.LCPI18_0) |
| ; RV64IFD-NEXT: fld fa5, %lo(.LCPI18_0)(a0) |
| ; RV64IFD-NEXT: fabs.d fa4, fa0 |
| ; RV64IFD-NEXT: flt.d a0, fa4, fa5 |
| ; RV64IFD-NEXT: beqz a0, .LBB18_2 |
| ; RV64IFD-NEXT: # %bb.1: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0, rup |
| ; RV64IFD-NEXT: fcvt.d.l fa5, a0, rup |
| ; RV64IFD-NEXT: fsgnj.d fa0, fa5, fa0 |
| ; RV64IFD-NEXT: .LBB18_2: |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: ceil_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call ceil |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: ceil_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: lui a1, %hi(.LCPI18_0) |
| ; RV64IZFINXZDINX-NEXT: ld a1, %lo(.LCPI18_0)(a1) |
| ; RV64IZFINXZDINX-NEXT: fabs.d a2, a0 |
| ; RV64IZFINXZDINX-NEXT: flt.d a1, a2, a1 |
| ; RV64IZFINXZDINX-NEXT: beqz a1, .LBB18_2 |
| ; RV64IZFINXZDINX-NEXT: # %bb.1: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a1, a0, rup |
| ; RV64IZFINXZDINX-NEXT: fcvt.d.l a1, a1, rup |
| ; RV64IZFINXZDINX-NEXT: fsgnj.d a0, a1, a0 |
| ; RV64IZFINXZDINX-NEXT: .LBB18_2: |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: ceil_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call ceil |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: ceil_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call ceil |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.ceil.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.trunc.f64(double) |
| |
| define double @trunc_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: trunc_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: tail trunc |
| ; |
| ; RV64IFD-LABEL: trunc_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: lui a0, %hi(.LCPI19_0) |
| ; RV64IFD-NEXT: fld fa5, %lo(.LCPI19_0)(a0) |
| ; RV64IFD-NEXT: fabs.d fa4, fa0 |
| ; RV64IFD-NEXT: flt.d a0, fa4, fa5 |
| ; RV64IFD-NEXT: beqz a0, .LBB19_2 |
| ; RV64IFD-NEXT: # %bb.1: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0, rtz |
| ; RV64IFD-NEXT: fcvt.d.l fa5, a0, rtz |
| ; RV64IFD-NEXT: fsgnj.d fa0, fa5, fa0 |
| ; RV64IFD-NEXT: .LBB19_2: |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: trunc_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call trunc |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: trunc_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: lui a1, %hi(.LCPI19_0) |
| ; RV64IZFINXZDINX-NEXT: ld a1, %lo(.LCPI19_0)(a1) |
| ; RV64IZFINXZDINX-NEXT: fabs.d a2, a0 |
| ; RV64IZFINXZDINX-NEXT: flt.d a1, a2, a1 |
| ; RV64IZFINXZDINX-NEXT: beqz a1, .LBB19_2 |
| ; RV64IZFINXZDINX-NEXT: # %bb.1: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a1, a0, rtz |
| ; RV64IZFINXZDINX-NEXT: fcvt.d.l a1, a1, rtz |
| ; RV64IZFINXZDINX-NEXT: fsgnj.d a0, a1, a0 |
| ; RV64IZFINXZDINX-NEXT: .LBB19_2: |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: trunc_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call trunc |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: trunc_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call trunc |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.trunc.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.rint.f64(double) |
| |
| define double @rint_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: rint_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: tail rint |
| ; |
| ; RV64IFD-LABEL: rint_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: lui a0, %hi(.LCPI20_0) |
| ; RV64IFD-NEXT: fld fa5, %lo(.LCPI20_0)(a0) |
| ; RV64IFD-NEXT: fabs.d fa4, fa0 |
| ; RV64IFD-NEXT: flt.d a0, fa4, fa5 |
| ; RV64IFD-NEXT: beqz a0, .LBB20_2 |
| ; RV64IFD-NEXT: # %bb.1: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0 |
| ; RV64IFD-NEXT: fcvt.d.l fa5, a0 |
| ; RV64IFD-NEXT: fsgnj.d fa0, fa5, fa0 |
| ; RV64IFD-NEXT: .LBB20_2: |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: rint_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call rint |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: rint_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: lui a1, %hi(.LCPI20_0) |
| ; RV64IZFINXZDINX-NEXT: ld a1, %lo(.LCPI20_0)(a1) |
| ; RV64IZFINXZDINX-NEXT: fabs.d a2, a0 |
| ; RV64IZFINXZDINX-NEXT: flt.d a1, a2, a1 |
| ; RV64IZFINXZDINX-NEXT: beqz a1, .LBB20_2 |
| ; RV64IZFINXZDINX-NEXT: # %bb.1: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a1, a0 |
| ; RV64IZFINXZDINX-NEXT: fcvt.d.l a1, a1 |
| ; RV64IZFINXZDINX-NEXT: fsgnj.d a0, a1, a0 |
| ; RV64IZFINXZDINX-NEXT: .LBB20_2: |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: rint_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call rint |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: rint_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call rint |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.rint.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.nearbyint.f64(double) |
| |
| define double @nearbyint_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: nearbyint_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: tail nearbyint |
| ; |
| ; RV32IZFINXZDINX-LABEL: nearbyint_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call nearbyint |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: nearbyint_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: tail nearbyint |
| ; |
| ; RV32I-LABEL: nearbyint_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call nearbyint |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: nearbyint_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call nearbyint |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.nearbyint.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.round.f64(double) |
| |
| define double @round_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: round_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: tail round |
| ; |
| ; RV64IFD-LABEL: round_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: lui a0, %hi(.LCPI22_0) |
| ; RV64IFD-NEXT: fld fa5, %lo(.LCPI22_0)(a0) |
| ; RV64IFD-NEXT: fabs.d fa4, fa0 |
| ; RV64IFD-NEXT: flt.d a0, fa4, fa5 |
| ; RV64IFD-NEXT: beqz a0, .LBB22_2 |
| ; RV64IFD-NEXT: # %bb.1: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0, rmm |
| ; RV64IFD-NEXT: fcvt.d.l fa5, a0, rmm |
| ; RV64IFD-NEXT: fsgnj.d fa0, fa5, fa0 |
| ; RV64IFD-NEXT: .LBB22_2: |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: round_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call round |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: round_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: lui a1, %hi(.LCPI22_0) |
| ; RV64IZFINXZDINX-NEXT: ld a1, %lo(.LCPI22_0)(a1) |
| ; RV64IZFINXZDINX-NEXT: fabs.d a2, a0 |
| ; RV64IZFINXZDINX-NEXT: flt.d a1, a2, a1 |
| ; RV64IZFINXZDINX-NEXT: beqz a1, .LBB22_2 |
| ; RV64IZFINXZDINX-NEXT: # %bb.1: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a1, a0, rmm |
| ; RV64IZFINXZDINX-NEXT: fcvt.d.l a1, a1, rmm |
| ; RV64IZFINXZDINX-NEXT: fsgnj.d a0, a1, a0 |
| ; RV64IZFINXZDINX-NEXT: .LBB22_2: |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: round_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call round |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: round_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call round |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.round.f64(double %a) |
| ret double %1 |
| } |
| |
| declare double @llvm.roundeven.f64(double) |
| |
| define double @roundeven_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: roundeven_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: tail roundeven |
| ; |
| ; RV64IFD-LABEL: roundeven_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: lui a0, %hi(.LCPI23_0) |
| ; RV64IFD-NEXT: fld fa5, %lo(.LCPI23_0)(a0) |
| ; RV64IFD-NEXT: fabs.d fa4, fa0 |
| ; RV64IFD-NEXT: flt.d a0, fa4, fa5 |
| ; RV64IFD-NEXT: beqz a0, .LBB23_2 |
| ; RV64IFD-NEXT: # %bb.1: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0, rne |
| ; RV64IFD-NEXT: fcvt.d.l fa5, a0, rne |
| ; RV64IFD-NEXT: fsgnj.d fa0, fa5, fa0 |
| ; RV64IFD-NEXT: .LBB23_2: |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: roundeven_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call roundeven |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: roundeven_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: lui a1, %hi(.LCPI23_0) |
| ; RV64IZFINXZDINX-NEXT: ld a1, %lo(.LCPI23_0)(a1) |
| ; RV64IZFINXZDINX-NEXT: fabs.d a2, a0 |
| ; RV64IZFINXZDINX-NEXT: flt.d a1, a2, a1 |
| ; RV64IZFINXZDINX-NEXT: beqz a1, .LBB23_2 |
| ; RV64IZFINXZDINX-NEXT: # %bb.1: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a1, a0, rne |
| ; RV64IZFINXZDINX-NEXT: fcvt.d.l a1, a1, rne |
| ; RV64IZFINXZDINX-NEXT: fsgnj.d a0, a1, a0 |
| ; RV64IZFINXZDINX-NEXT: .LBB23_2: |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: roundeven_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call roundeven |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: roundeven_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call roundeven |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call double @llvm.roundeven.f64(double %a) |
| ret double %1 |
| } |
| |
| declare iXLen @llvm.lrint.iXLen.f64(double) |
| |
| define iXLen @lrint_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: lrint_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: fcvt.w.d a0, fa0 |
| ; RV32IFD-NEXT: ret |
| ; |
| ; RV64IFD-LABEL: lrint_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0 |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: lrint_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fcvt.w.d a0, a0 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: lrint_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a0, a0 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: lrint_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call lrint |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: lrint_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call lrint |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call iXLen @llvm.lrint.iXLen.f64(double %a) |
| ret iXLen %1 |
| } |
| |
| declare i32 @llvm.lround.i32.f64(double) |
| declare i64 @llvm.lround.i64.f64(double) |
| |
| define iXLen @lround_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: lround_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: fcvt.w.d a0, fa0, rmm |
| ; RV32IFD-NEXT: ret |
| ; |
| ; RV64IFD-LABEL: lround_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0, rmm |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: lround_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fcvt.w.d a0, a0, rmm |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: lround_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a0, a0, rmm |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: lround_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call lround |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: lround_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call lround |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call iXLen @llvm.lround.iXLen.f64(double %a) |
| ret iXLen %1 |
| } |
| |
| define i32 @lround_i32_f64(double %a) nounwind { |
| ; CHECKIFD-LABEL: lround_i32_f64: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fcvt.w.d a0, fa0, rmm |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: lround_i32_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fcvt.w.d a0, a0, rmm |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: lround_i32_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fcvt.w.d a0, a0, rmm |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: lround_i32_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call lround |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: lround_i32_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call lround |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call i32 @llvm.lround.i32.f64(double %a) |
| ret i32 %1 |
| } |
| |
| declare i64 @llvm.llrint.i64.f64(double) |
| |
| define i64 @llrint_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: llrint_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: addi sp, sp, -16 |
| ; RV32IFD-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IFD-NEXT: call llrint |
| ; RV32IFD-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IFD-NEXT: addi sp, sp, 16 |
| ; RV32IFD-NEXT: ret |
| ; |
| ; RV64IFD-LABEL: llrint_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0 |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: llrint_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call llrint |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: llrint_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a0, a0 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: llrint_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call llrint |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: llrint_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call llrint |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call i64 @llvm.llrint.i64.f64(double %a) |
| ret i64 %1 |
| } |
| |
| declare i64 @llvm.llround.i64.f64(double) |
| |
| define i64 @llround_f64(double %a) nounwind { |
| ; RV32IFD-LABEL: llround_f64: |
| ; RV32IFD: # %bb.0: |
| ; RV32IFD-NEXT: addi sp, sp, -16 |
| ; RV32IFD-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IFD-NEXT: call llround |
| ; RV32IFD-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IFD-NEXT: addi sp, sp, 16 |
| ; RV32IFD-NEXT: ret |
| ; |
| ; RV64IFD-LABEL: llround_f64: |
| ; RV64IFD: # %bb.0: |
| ; RV64IFD-NEXT: fcvt.l.d a0, fa0, rmm |
| ; RV64IFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: llround_f64: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, -16 |
| ; RV32IZFINXZDINX-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32IZFINXZDINX-NEXT: call llround |
| ; RV32IZFINXZDINX-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32IZFINXZDINX-NEXT: addi sp, sp, 16 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: llround_f64: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fcvt.l.d a0, a0, rmm |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: llround_f64: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: addi sp, sp, -16 |
| ; RV32I-NEXT: sw ra, 12(sp) # 4-byte Folded Spill |
| ; RV32I-NEXT: call llround |
| ; RV32I-NEXT: lw ra, 12(sp) # 4-byte Folded Reload |
| ; RV32I-NEXT: addi sp, sp, 16 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: llround_f64: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: addi sp, sp, -16 |
| ; RV64I-NEXT: sd ra, 8(sp) # 8-byte Folded Spill |
| ; RV64I-NEXT: call llround |
| ; RV64I-NEXT: ld ra, 8(sp) # 8-byte Folded Reload |
| ; RV64I-NEXT: addi sp, sp, 16 |
| ; RV64I-NEXT: ret |
| %1 = call i64 @llvm.llround.i64.f64(double %a) |
| ret i64 %1 |
| } |
| |
| declare i1 @llvm.is.fpclass.f64(double, i32) |
| define i1 @isnan_d_fpclass(double %x) { |
| ; CHECKIFD-LABEL: isnan_d_fpclass: |
| ; CHECKIFD: # %bb.0: |
| ; CHECKIFD-NEXT: fclass.d a0, fa0 |
| ; CHECKIFD-NEXT: andi a0, a0, 768 |
| ; CHECKIFD-NEXT: snez a0, a0 |
| ; CHECKIFD-NEXT: ret |
| ; |
| ; RV32IZFINXZDINX-LABEL: isnan_d_fpclass: |
| ; RV32IZFINXZDINX: # %bb.0: |
| ; RV32IZFINXZDINX-NEXT: fclass.d a0, a0 |
| ; RV32IZFINXZDINX-NEXT: andi a0, a0, 768 |
| ; RV32IZFINXZDINX-NEXT: snez a0, a0 |
| ; RV32IZFINXZDINX-NEXT: ret |
| ; |
| ; RV64IZFINXZDINX-LABEL: isnan_d_fpclass: |
| ; RV64IZFINXZDINX: # %bb.0: |
| ; RV64IZFINXZDINX-NEXT: fclass.d a0, a0 |
| ; RV64IZFINXZDINX-NEXT: andi a0, a0, 768 |
| ; RV64IZFINXZDINX-NEXT: snez a0, a0 |
| ; RV64IZFINXZDINX-NEXT: ret |
| ; |
| ; RV32I-LABEL: isnan_d_fpclass: |
| ; RV32I: # %bb.0: |
| ; RV32I-NEXT: slli a1, a1, 1 |
| ; RV32I-NEXT: srli a1, a1, 1 |
| ; RV32I-NEXT: lui a2, 524032 |
| ; RV32I-NEXT: beq a1, a2, .LBB29_2 |
| ; RV32I-NEXT: # %bb.1: |
| ; RV32I-NEXT: slt a0, a2, a1 |
| ; RV32I-NEXT: ret |
| ; RV32I-NEXT: .LBB29_2: |
| ; RV32I-NEXT: snez a0, a0 |
| ; RV32I-NEXT: ret |
| ; |
| ; RV64I-LABEL: isnan_d_fpclass: |
| ; RV64I: # %bb.0: |
| ; RV64I-NEXT: slli a0, a0, 1 |
| ; RV64I-NEXT: srli a0, a0, 1 |
| ; RV64I-NEXT: li a1, 2047 |
| ; RV64I-NEXT: slli a1, a1, 52 |
| ; RV64I-NEXT: slt a0, a1, a0 |
| ; RV64I-NEXT: ret |
| %1 = call i1 @llvm.is.fpclass.f64(double %x, i32 3) ; nan |
| ret i1 %1 |
| } |