| // RUN: not llvm-mc -arch=amdgcn %s 2>&1 | FileCheck -check-prefix=GCN %s |
| // RUN: not llvm-mc -arch=amdgcn -mcpu=tahiti %s 2>&1 | FileCheck -check-prefix=GCN -check-prefix=SI-ERR %s |
| // RUN: not llvm-mc -arch=amdgcn -mcpu=tonga %s 2>&1 | FileCheck -check-prefix=GCN -check-prefix=VI-ERR %s |
| // RUN: not llvm-mc -arch=amdgcn -mcpu=gfx900 %s 2>&1 | FileCheck -check-prefix=GCN -check-prefix=GFX9-ERR %s |
| // RUN: not llvm-mc -arch=amdgcn -mcpu=gfx900 -show-encoding %s 2>&1 | FileCheck -check-prefix=GFX9 %s |
| // RUN: not llvm-mc -arch=amdgcn -mcpu=gfx1010 -show-encoding %s 2>&1 | FileCheck -check-prefix=GFX10 %s |
| |
| s_setreg_b32 0x1f803, s2 |
| // GCN: error: invalid immediate: only 16-bit values are legal |
| |
| s_setreg_b32 typo(0x40), s2 |
| // GCN: error: expected absolute expression |
| |
| s_setreg_b32 hwreg(0x40), s2 |
| // GCN: error: invalid code of hardware register: only 6-bit values are legal |
| |
| s_setreg_b32 hwreg(HW_REG_WRONG), s2 |
| // GCN: error: expected absolute expression |
| |
| s_setreg_b32 hwreg(1 2,3), s2 |
| // GCN: error: expected a comma or a closing parenthesis |
| |
| s_setreg_b32 hwreg(1,2 3), s2 |
| // GCN: error: expected a comma |
| |
| s_setreg_b32 hwreg(1,2,3, s2 |
| // GCN: error: expected a closing parenthesis |
| |
| s_setreg_b32 hwreg(3,32,32), s2 |
| // GCN: error: invalid bit offset: only 5-bit values are legal |
| |
| s_setreg_b32 hwreg(3,0,33), s2 |
| // GCN: error: invalid bitfield width: only values from 1 to 32 are legal |
| |
| s_setreg_imm32_b32 0x1f803, 0xff |
| // GCN: error: invalid immediate: only 16-bit values are legal |
| |
| s_setreg_imm32_b32 hwreg(3,0,33), 0xff |
| // GCN: error: invalid bitfield width: only values from 1 to 32 are legal |
| |
| s_getreg_b32 s2, hwreg(3,32,32) |
| // GCN: error: invalid bit offset: only 5-bit values are legal |
| |
| s_cbranch_i_fork s[2:3], 0x6 |
| // GFX10: error: instruction not supported on this GPU |
| |
| s_getreg_b32 s2, hwreg(HW_REG_SH_MEM_BASES) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9: s_getreg_b32 s2, hwreg(HW_REG_SH_MEM_BASES) ; encoding: [0x0f,0xf8,0x82,0xb8] |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_SH_MEM_BASES) ; encoding: [0x0f,0xf8,0x02,0xb9] |
| |
| s_getreg_b32 s2, hwreg(HW_REG_TBA_LO) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9-ERR: specified hardware register is not supported on this GPU |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_TBA_LO) ; encoding: [0x10,0xf8,0x02,0xb9] |
| |
| s_getreg_b32 s2, hwreg(HW_REG_TBA_HI) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9-ERR: specified hardware register is not supported on this GPU |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_TBA_HI) ; encoding: [0x11,0xf8,0x02,0xb9] |
| |
| s_getreg_b32 s2, hwreg(HW_REG_TMA_LO) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9-ERR: specified hardware register is not supported on this GPU |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_TMA_LO) ; encoding: [0x12,0xf8,0x02,0xb9] |
| |
| s_getreg_b32 s2, hwreg(HW_REG_TMA_HI) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9-ERR: specified hardware register is not supported on this GPU |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_TMA_HI) ; encoding: [0x13,0xf8,0x02,0xb9] |
| |
| s_getreg_b32 s2, hwreg(HW_REG_FLAT_SCR_LO) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9-ERR: specified hardware register is not supported on this GPU |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_FLAT_SCR_LO) ; encoding: [0x14,0xf8,0x02,0xb9] |
| |
| s_getreg_b32 s2, hwreg(HW_REG_FLAT_SCR_HI) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9-ERR: specified hardware register is not supported on this GPU |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_FLAT_SCR_HI) ; encoding: [0x15,0xf8,0x02,0xb9] |
| |
| s_getreg_b32 s2, hwreg(HW_REG_XNACK_MASK) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9-ERR: specified hardware register is not supported on this GPU |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_XNACK_MASK) ; encoding: [0x16,0xf8,0x02,0xb9] |
| |
| s_getreg_b32 s2, hwreg(HW_REG_POPS_PACKER) |
| // SI-ERR: specified hardware register is not supported on this GPU |
| // VI-ERR: specified hardware register is not supported on this GPU |
| // GFX9-ERR: specified hardware register is not supported on this GPU |
| // GFX10: s_getreg_b32 s2, hwreg(HW_REG_POPS_PACKER) ; encoding: [0x19,0xf8,0x02,0xb9] |
| |
| s_cmpk_le_u32 s2, -1 |
| // GCN: error: invalid operand for instruction |
| |
| s_cmpk_le_u32 s2, 0x1ffff |
| // GCN: error: invalid operand for instruction |
| |
| s_cmpk_le_u32 s2, 0x10000 |
| // GCN: error: invalid operand for instruction |
| |
| s_mulk_i32 s2, 0xFFFFFFFFFFFF0000 |
| // GCN: error: invalid operand for instruction |
| |
| s_mulk_i32 s2, 0x10000 |
| // GCN: error: invalid operand for instruction |