blob: 18bcbda44580613f6db8a39183b942ef743c30fa [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Evan Cheng10043e22007-01-19 07:51:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file describes the Thumb instruction set.
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Thumb specific DAG Nodes.
15//
16
Jim Grosbach46dd4132011-08-17 21:51:27 +000017def imm_sr_XFORM: SDNodeXForm<imm, [{
18 unsigned Imm = N->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000019 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), SDLoc(N), MVT::i32);
Jim Grosbach46dd4132011-08-17 21:51:27 +000020}]>;
Sjoerd Meijer11794702017-04-03 14:50:04 +000021def ThumbSRImmAsmOperand: ImmAsmOperand<1,32> { let Name = "ImmThumbSR"; }
Jim Grosbach46dd4132011-08-17 21:51:27 +000022def imm_sr : Operand<i32>, PatLeaf<(imm), [{
23 uint64_t Imm = N->getZExtValue();
Owen Andersonc40303882011-08-08 20:42:17 +000024 return Imm > 0 && Imm <= 32;
Jim Grosbach46dd4132011-08-17 21:51:27 +000025}], imm_sr_XFORM> {
26 let PrintMethod = "printThumbSRImm";
27 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Andersonc40303882011-08-08 20:42:17 +000028}
29
Evan Cheng10043e22007-01-19 07:51:42 +000030def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000031 return (uint32_t)-N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000032}], imm_neg_XFORM>;
33
Sanne Wouda2409c642017-03-21 14:59:17 +000034def ThumbModImmNeg1_7AsmOperand : AsmOperandClass { let Name = "ThumbModImmNeg1_7"; }
35def mod_imm1_7_neg : Operand<i32>, PatLeaf<(imm), [{
36 unsigned Value = -(unsigned)N->getZExtValue();
37 return 0 < Value && Value < 8;
38 }], imm_neg_XFORM> {
39 let ParserMatchClass = ThumbModImmNeg1_7AsmOperand;
40}
41
42def ThumbModImmNeg8_255AsmOperand : AsmOperandClass { let Name = "ThumbModImmNeg8_255"; }
43def mod_imm8_255_neg : Operand<i32>, PatLeaf<(imm), [{
44 unsigned Value = -(unsigned)N->getZExtValue();
45 return 7 < Value && Value < 256;
46 }], imm_neg_XFORM> {
47 let ParserMatchClass = ThumbModImmNeg8_255AsmOperand;
48}
49
50
Evan Cheng10043e22007-01-19 07:51:42 +000051def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000052 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000053}]>;
54
Evan Cheng10043e22007-01-19 07:51:42 +000055def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000056 unsigned Val = -N->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000057 return Val >= 8 && Val < 256;
58}], imm_neg_XFORM>;
59
Bill Wendling9c258942010-12-01 02:36:55 +000060// Break imm's up into two pieces: an immediate + a left shift. This uses
61// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
62// to get the val/shift pieces.
Evan Cheng10043e22007-01-19 07:51:42 +000063def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000064 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Cheng10043e22007-01-19 07:51:42 +000065}]>;
66
67def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000068 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000069 return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000070}]>;
71
72def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000073 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000074 return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000075}]>;
76
James Molloy65b6be12016-06-14 13:33:07 +000077def imm256_510 : ImmLeaf<i32, [{
78 return Imm >= 256 && Imm < 511;
James Molloyb1013832016-06-07 13:10:14 +000079}]>;
80
James Molloy65b6be12016-06-14 13:33:07 +000081def thumb_imm256_510_addend : SDNodeXForm<imm, [{
James Molloyb1013832016-06-07 13:10:14 +000082 return CurDAG->getTargetConstant(N->getZExtValue() - 255, SDLoc(N), MVT::i32);
83}]>;
84
Evan Chengb1852592009-11-19 06:57:41 +000085// Scaled 4 immediate.
Jim Grosbach0a0b3072011-08-24 21:22:15 +000086def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; }
87def t_imm0_1020s4 : Operand<i32> {
Evan Chengb1852592009-11-19 06:57:41 +000088 let PrintMethod = "printThumbS4ImmOperand";
Jim Grosbach0a0b3072011-08-24 21:22:15 +000089 let ParserMatchClass = t_imm0_1020s4_asmoperand;
90 let OperandType = "OPERAND_IMMEDIATE";
91}
92
93def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; }
94def t_imm0_508s4 : Operand<i32> {
95 let PrintMethod = "printThumbS4ImmOperand";
96 let ParserMatchClass = t_imm0_508s4_asmoperand;
Benjamin Kramer3ceac212011-07-14 21:47:24 +000097 let OperandType = "OPERAND_IMMEDIATE";
Evan Chengb1852592009-11-19 06:57:41 +000098}
Jim Grosbach930f2f62012-04-05 20:57:13 +000099// Alias use only, so no printer is necessary.
100def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; }
101def t_imm0_508s4_neg : Operand<i32> {
102 let ParserMatchClass = t_imm0_508s4_neg_asmoperand;
103 let OperandType = "OPERAND_IMMEDIATE";
104}
Evan Chengb1852592009-11-19 06:57:41 +0000105
Evan Cheng10043e22007-01-19 07:51:42 +0000106// Define Thumb specific addressing modes.
107
Mihai Popad36cbaa2013-07-03 09:21:44 +0000108// unsigned 8-bit, 2-scaled memory offset
109class OperandUnsignedOffset_b8s2 : AsmOperandClass {
110 let Name = "UnsignedOffset_b8s2";
111 let PredicateMethod = "isUnsignedOffset<8, 2>";
112}
113
114def UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2;
115
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000116// thumb style PC relative operand. signed, 8 bits magnitude,
117// two bits shift. can be represented as either [pc, #imm], #imm,
118// or relocatable expression...
119def ThumbMemPC : AsmOperandClass {
120 let Name = "ThumbMemPC";
121}
122
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000123let OperandType = "OPERAND_PCREL" in {
Jim Grosbache119da12010-12-10 18:21:33 +0000124def t_brtarget : Operand<OtherVT> {
125 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000126 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache119da12010-12-10 18:21:33 +0000127}
128
Mihai Popad36cbaa2013-07-03 09:21:44 +0000129// ADR instruction labels.
130def t_adrlabel : Operand<i32> {
131 let EncoderMethod = "getThumbAdrLabelOpValue";
132 let PrintMethod = "printAdrLabelOperand<2>";
133 let ParserMatchClass = UnsignedOffset_b8s2;
134}
135
Tim Northover3e036172016-07-11 22:29:37 +0000136
137def thumb_br_target : Operand<OtherVT> {
138 let ParserMatchClass = ThumbBranchTarget;
139 let EncoderMethod = "getThumbBranchTargetOpValue";
140 let OperandType = "OPERAND_PCREL";
Jim Grosbach78485ad2010-12-10 17:13:40 +0000141}
142
Tim Northover3e036172016-07-11 22:29:37 +0000143def thumb_bl_target : Operand<i32> {
144 let ParserMatchClass = ThumbBranchTarget;
Jim Grosbach9e199462010-12-06 23:57:07 +0000145 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000146 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach9e199462010-12-06 23:57:07 +0000147}
148
Tim Northover3e036172016-07-11 22:29:37 +0000149// Target for BLX *from* thumb mode.
150def thumb_blx_target : Operand<i32> {
151 let ParserMatchClass = ARMBranchTarget;
Bill Wendling3392bfc2010-12-09 00:39:08 +0000152 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Andersonc40303882011-08-08 20:42:17 +0000153 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling3392bfc2010-12-09 00:39:08 +0000154}
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000155
Tim Northover3e036172016-07-11 22:29:37 +0000156def thumb_bcc_target : Operand<OtherVT> {
157 let ParserMatchClass = ThumbBranchTarget;
158 let EncoderMethod = "getThumbBCCTargetOpValue";
159 let DecoderMethod = "DecodeThumbBCCTargetOperand";
160}
161
162def thumb_cb_target : Operand<OtherVT> {
163 let ParserMatchClass = ThumbBranchTarget;
164 let EncoderMethod = "getThumbCBTargetOpValue";
165 let DecoderMethod = "DecodeThumbCmpBROperand";
166}
167
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000168// t_addrmode_pc := <label> => pc + imm8 * 4
169//
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000170def t_addrmode_pc : MemOperand {
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000171 let EncoderMethod = "getAddrModePCOpValue";
172 let DecoderMethod = "DecodeThumbAddrModePC";
173 let PrintMethod = "printThumbLdrLabelOperand";
174 let ParserMatchClass = ThumbMemPC;
175}
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000176}
Bill Wendling3392bfc2010-12-09 00:39:08 +0000177
Evan Cheng10043e22007-01-19 07:51:42 +0000178// t_addrmode_rr := reg + reg
179//
Jim Grosbachd3595712011-08-03 23:50:40 +0000180def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000181def t_addrmode_rr : MemOperand,
Evan Cheng10043e22007-01-19 07:51:42 +0000182 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendling092a7bd2010-12-14 03:36:38 +0000183 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000184 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson3157f2e2011-08-15 19:00:06 +0000185 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7c4739d2011-08-19 19:17:58 +0000186 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbachfde21102009-04-07 20:34:09 +0000187 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000188}
189
David Green54b01152019-01-29 10:40:31 +0000190// t_addrmode_rr_sext := reg + reg
191//
192// This is similar to t_addrmode_rr, but uses different heuristics for
193// ldrsb/ldrsh.
194def t_addrmode_rr_sext : MemOperand,
195 ComplexPattern<i32, 2, "SelectThumbAddrModeRRSext", []> {
196 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
197 let PrintMethod = "printThumbAddrModeRROperand";
198 let DecoderMethod = "DecodeThumbAddrModeRR";
199 let ParserMatchClass = t_addrmode_rr_asm_operand;
200 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
201}
202
Bill Wendling092a7bd2010-12-14 03:36:38 +0000203// t_addrmode_rrs := reg + reg
Evan Cheng10043e22007-01-19 07:51:42 +0000204//
Jim Grosbache9380702011-08-19 16:52:32 +0000205// We use separate scaled versions because the Select* functions need
206// to explicitly check for a matching constant and return false here so that
207// the reg+imm forms will match instead. This is a horrible way to do that,
208// as it forces tight coupling between the methods, but it's how selectiondag
209// currently works.
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000210def t_addrmode_rrs1 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000211 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
212 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
213 let PrintMethod = "printThumbAddrModeRROperand";
Owen Andersone0152a72011-08-09 20:55:18 +0000214 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbachd3595712011-08-03 23:50:40 +0000215 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000216 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000217}
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000218def t_addrmode_rrs2 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000219 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
220 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000221 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000222 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000223 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000224 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000225}
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000226def t_addrmode_rrs4 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000227 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
228 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000229 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000230 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000231 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000232 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000233}
Evan Chengc0b73662007-01-23 22:59:13 +0000234
Bill Wendling092a7bd2010-12-14 03:36:38 +0000235// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc0b73662007-01-23 22:59:13 +0000236//
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000237def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000238def t_addrmode_is4 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000239 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
240 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000241 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000242 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000243 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000244 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000245}
246
247// t_addrmode_is2 := reg + imm5 * 2
248//
Jim Grosbach26d35872011-08-19 18:55:51 +0000249def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000250def t_addrmode_is2 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000251 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
252 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000253 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000254 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach26d35872011-08-19 18:55:51 +0000255 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000256 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000257}
258
259// t_addrmode_is1 := reg + imm5
260//
Jim Grosbacha32c753e2011-08-19 18:49:59 +0000261def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000262def t_addrmode_is1 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000263 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
264 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000265 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000266 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbacha32c753e2011-08-19 18:49:59 +0000267 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000268 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000269}
270
271// t_addrmode_sp := sp + imm8 * 4
272//
Jim Grosbach505be7592011-08-23 18:39:41 +0000273// FIXME: This really shouldn't have an explicit SP operand at all. It should
274// be implicit, just like in the instruction encoding itself.
Jim Grosbach23983d62011-08-19 18:13:48 +0000275def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000276def t_addrmode_sp : MemOperand,
Evan Cheng10043e22007-01-19 07:51:42 +0000277 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000278 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000279 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Cheng10043e22007-01-19 07:51:42 +0000280 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach23983d62011-08-19 18:13:48 +0000281 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesena94837d2010-01-13 00:43:06 +0000282 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000283}
284
Tim Northover644a8192018-06-20 12:09:44 +0000285// Inspects parent to determine whether an or instruction can be implemented as
286// an add (i.e. whether we know overflow won't occur in the add).
287def AddLikeOrOp : ComplexPattern<i32, 1, "SelectAddLikeOr", [],
288 [SDNPWantParent]>;
289
290// Pattern to exclude immediates from matching
291def non_imm32 : PatLeaf<(i32 GPR), [{ return !isa<ConstantSDNode>(N); }]>;
292
Evan Cheng10043e22007-01-19 07:51:42 +0000293//===----------------------------------------------------------------------===//
294// Miscellaneous Instructions.
295//
296
Jim Grosbach45fceea2010-02-22 23:10:38 +0000297// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
298// from removing one half of the matched pairs. That breaks PEI, which assumes
299// these will always be in pairs, and asserts if it finds otherwise. Better way?
300let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000301def tADJCALLSTACKUP :
Bill Wendling49a2e232010-11-19 22:02:18 +0000302 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
303 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
304 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000305
Jim Grosbach669f1d02009-03-27 23:06:27 +0000306def tADJCALLSTACKDOWN :
Serge Pavlovd526b132017-05-09 13:35:13 +0000307 PseudoInst<(outs), (ins i32imm:$amt, i32imm:$amt2), NoItinerary,
308 [(ARMcallseq_start imm:$amt, imm:$amt2)]>,
Bill Wendling49a2e232010-11-19 22:02:18 +0000309 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000310}
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000311
Jim Grosbach23b729e2011-08-17 23:08:57 +0000312class T1SystemEncoding<bits<8> opc>
Bill Wendling5da8cae2010-11-29 22:15:03 +0000313 : T1Encoding<0b101111> {
Jim Grosbach23b729e2011-08-17 23:08:57 +0000314 let Inst{9-8} = 0b11;
315 let Inst{7-0} = opc;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000316}
317
Saleem Abdulrasool7e7c2f92014-04-25 17:24:24 +0000318def tHINT : T1pI<(outs), (ins imm0_15:$imm), NoItinerary, "hint", "\t$imm",
319 [(int_arm_hint imm0_15:$imm)]>,
Richard Barton87dacc32013-10-18 14:09:49 +0000320 T1SystemEncoding<0x00>,
321 Requires<[IsThumb, HasV6M]> {
322 bits<4> imm;
323 let Inst{7-4} = imm;
324}
Johnny Chen90adefc2010-02-25 03:28:51 +0000325
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000326// Note: When EmitPriority == 1, the alias will be used for printing
327class tHintAlias<string Asm, dag Result, bit EmitPriority = 0> : tInstAlias<Asm, Result, EmitPriority> {
Richard Barton87dacc32013-10-18 14:09:49 +0000328 let Predicates = [IsThumb, HasV6M];
329}
Johnny Chen74cca5a2010-02-25 17:51:03 +0000330
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000331def : tHintAlias<"nop$p", (tHINT 0, pred:$p), 1>; // A8.6.110
332def : tHintAlias<"yield$p", (tHINT 1, pred:$p), 1>; // A8.6.410
333def : tHintAlias<"wfe$p", (tHINT 2, pred:$p), 1>; // A8.6.408
334def : tHintAlias<"wfi$p", (tHINT 3, pred:$p), 1>; // A8.6.409
335def : tHintAlias<"sev$p", (tHINT 4, pred:$p), 1>; // A8.6.157
336def : tInstAlias<"sevl$p", (tHINT 5, pred:$p), 1> {
Richard Barton87dacc32013-10-18 14:09:49 +0000337 let Predicates = [IsThumb2, HasV8];
338}
Joey Goulyad98f162013-10-01 12:39:11 +0000339
Jim Grosbach23b729e2011-08-17 23:08:57 +0000340// The imm operand $val can be used by a debugger to store more information
Bill Wendling5da8cae2010-11-29 22:15:03 +0000341// about the breakpoint.
Jim Grosbach23b729e2011-08-17 23:08:57 +0000342def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
343 []>,
344 T1Encoding<0b101111> {
345 let Inst{9-8} = 0b10;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000346 // A8.6.22
347 bits<8> val;
348 let Inst{7-0} = val;
349}
Saleem Abdulrasool70187552013-12-23 17:23:58 +0000350// default immediate for breakpoint mnemonic
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000351def : InstAlias<"bkpt", (tBKPT 0), 0>, Requires<[IsThumb]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000352
Richard Barton8d519fe2013-09-05 14:14:19 +0000353def tHLT : T1I<(outs), (ins imm0_63:$val), NoItinerary, "hlt\t$val",
354 []>, T1Encoding<0b101110>, Requires<[IsThumb, HasV8]> {
355 let Inst{9-6} = 0b1010;
356 bits<6> val;
357 let Inst{5-0} = val;
358}
359
Jim Grosbach39f93882011-07-22 17:52:23 +0000360def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
Oliver Stannard6d5a5b92017-10-24 09:03:33 +0000361 []>, T1Encoding<0b101101>, Requires<[IsThumb, IsNotMClass]>, Deprecated<HasV8Ops> {
Jim Grosbach39f93882011-07-22 17:52:23 +0000362 bits<1> end;
Bill Wendling3acd0272010-11-21 10:55:23 +0000363 // A8.6.156
Johnny Chen74cca5a2010-02-25 17:51:03 +0000364 let Inst{9-5} = 0b10010;
Bill Wendling49a2e232010-11-19 22:02:18 +0000365 let Inst{4} = 1;
Jim Grosbach39f93882011-07-22 17:52:23 +0000366 let Inst{3} = end;
Bill Wendling49a2e232010-11-19 22:02:18 +0000367 let Inst{2-0} = 0b000;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000368}
369
Johnny Chen44908a52010-03-02 18:14:57 +0000370// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000371def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
Jim Grosbach4da03f02011-09-20 00:00:06 +0000372 NoItinerary, "cps$imod $iflags", []>,
Bill Wendling775899e2010-11-29 00:18:15 +0000373 T1Misc<0b0110011> {
374 // A8.6.38 & B6.1.1
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000375 bit imod;
376 bits<3> iflags;
377
378 let Inst{4} = imod;
379 let Inst{3} = 0;
380 let Inst{2-0} = iflags;
Owen Andersone0152a72011-08-09 20:55:18 +0000381 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling775899e2010-11-29 00:18:15 +0000382}
Johnny Chen44908a52010-03-02 18:14:57 +0000383
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000384// For both thumb1 and thumb2.
Chris Lattner9492c172010-10-31 19:15:18 +0000385let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +0000386def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendlinga82fb712010-11-19 22:37:33 +0000387 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000388 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlingddce9f32010-11-30 00:50:22 +0000389 // A8.6.6
Bill Wendlinga82fb712010-11-19 22:37:33 +0000390 bits<3> dst;
Bill Wendlingddce9f32010-11-30 00:50:22 +0000391 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendlinga82fb712010-11-19 22:37:33 +0000392 let Inst{2-0} = dst;
Johnny Chenc28e6292009-12-15 17:24:14 +0000393}
Evan Cheng10043e22007-01-19 07:51:42 +0000394
Bill Wendlinga82fb712010-11-19 22:37:33 +0000395// ADD <Rd>, sp, #<imm8>
Jakob Stoklund Olesendd2b39d2011-10-15 00:57:13 +0000396// FIXME: This should not be marked as having side effects, and it should be
397// rematerializable. Clearing the side effect bit causes miscompilations,
398// probably because the instruction can be moved around.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000399def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm),
400 IIC_iALUi, "add", "\t$dst, $sp, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000401 T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000402 // A6.2 & A8.6.8
403 bits<3> dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000404 bits<8> imm;
Bill Wendlinga82fb712010-11-19 22:37:33 +0000405 let Inst{10-8} = dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000406 let Inst{7-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000407 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000408}
409
Tim Northover23075cc2014-10-20 21:28:41 +0000410// Thumb1 frame lowering is rather fragile, we hope to be able to use
411// tADDrSPi, but we may need to insert a sequence that clobbers CPSR.
412def tADDframe : PseudoInst<(outs tGPR:$dst), (ins i32imm:$base, i32imm:$offset),
413 NoItinerary, []>,
414 Requires<[IsThumb, IsThumb1Only]> {
415 let Defs = [CPSR];
416}
417
Bill Wendlinga82fb712010-11-19 22:37:33 +0000418// ADD sp, sp, #<imm7>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000419def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
420 IIC_iALUi, "add", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000421 T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000422 // A6.2.5 & A8.6.8
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000423 bits<7> imm;
424 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000426}
Evan Chengb566ab72009-06-25 01:05:06 +0000427
Bill Wendlinga82fb712010-11-19 22:37:33 +0000428// SUB sp, sp, #<imm7>
429// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000430def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
431 IIC_iALUi, "sub", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000432 T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000433 // A6.2.5 & A8.6.214
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000434 bits<7> imm;
435 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000436 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000437}
Evan Chengb972e562009-08-07 00:34:42 +0000438
Sanne Wouda2409c642017-03-21 14:59:17 +0000439def : tInstSubst<"add${p} sp, $imm",
Jim Grosbach930f2f62012-04-05 20:57:13 +0000440 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
Sanne Wouda2409c642017-03-21 14:59:17 +0000441def : tInstSubst<"add${p} sp, sp, $imm",
Jim Grosbach930f2f62012-04-05 20:57:13 +0000442 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
443
Jim Grosbach4b701af2011-08-24 21:42:27 +0000444// Can optionally specify SP as a three operand instruction.
445def : tInstAlias<"add${p} sp, sp, $imm",
446 (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>;
447def : tInstAlias<"sub${p} sp, sp, $imm",
448 (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>;
449
Bill Wendlinga82fb712010-11-19 22:37:33 +0000450// ADD <Rm>, sp
Jim Grosbachc6f32b32012-04-27 23:51:36 +0000451def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr,
452 "add", "\t$Rdn, $sp, $Rn", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000453 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000454 // A8.6.9 Encoding T1
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000455 bits<4> Rdn;
456 let Inst{7} = Rdn{3};
Bill Wendlinga82fb712010-11-19 22:37:33 +0000457 let Inst{6-3} = 0b1101;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000458 let Inst{2-0} = Rdn{2-0};
Owen Andersone0152a72011-08-09 20:55:18 +0000459 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000460}
Evan Chengb972e562009-08-07 00:34:42 +0000461
Bill Wendlinga82fb712010-11-19 22:37:33 +0000462// ADD sp, <Rm>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000463def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr,
464 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000465 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Johnny Chenc28e6292009-12-15 17:24:14 +0000466 // A8.6.9 Encoding T2
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000467 bits<4> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000468 let Inst{7} = 1;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000469 let Inst{6-3} = Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000470 let Inst{2-0} = 0b101;
Owen Andersone0152a72011-08-09 20:55:18 +0000471 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000472}
Evan Chengb972e562009-08-07 00:34:42 +0000473
Evan Cheng10043e22007-01-19 07:51:42 +0000474//===----------------------------------------------------------------------===//
475// Control Flow Instructions.
476//
477
Bob Wilson73789b82009-10-28 18:26:41 +0000478// Indirect branches
479let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000480 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000481 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000482 // A6.2.3 & A8.6.25
483 bits<4> Rm;
484 let Inst{6-3} = Rm;
485 let Inst{2-0} = 0b000;
James Molloyd9ba4fd2012-02-09 10:56:31 +0000486 let Unpredictable{2-0} = 0b111;
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000487 }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000488 def tBXNS : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bxns${p}\t$Rm", []>,
489 Requires<[IsThumb, Has8MSecExt]>,
490 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
491 bits<4> Rm;
492 let Inst{6-3} = Rm;
493 let Inst{2-0} = 0b100;
494 let Unpredictable{1-0} = 0b11;
495 }
Bob Wilson73789b82009-10-28 18:26:41 +0000496}
497
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000498let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson651b2302011-07-13 23:22:26 +0000499 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000500 [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000501
502 // Alternative return instruction used by vararg functions.
Jim Grosbach74719372011-07-08 21:50:04 +0000503 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000504 2, IIC_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000505 (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000506}
507
Bill Wendling9c258942010-12-01 02:36:55 +0000508// All calls clobber the non-callee saved registers. SP is marked as a use to
509// prevent stack-pointer assignments that appear immediately before calls from
510// potentially appearing dead.
Jim Grosbach669f1d02009-03-27 23:06:27 +0000511let isCall = 1,
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000512 Defs = [LR], Uses = [SP] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000513 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000514 def tBL : TIx2<0b11110, 0b11, 1,
Tim Northover3e036172016-07-11 22:29:37 +0000515 (outs), (ins pred:$p, thumb_bl_target:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000516 "bl${p}\t$func",
Tim Northoverb5ece522016-05-10 19:17:47 +0000517 [(ARMcall tglobaladdr:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000518 Requires<[IsThumb]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000519 bits<24> func;
520 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000521 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000522 let Inst{13} = func{22};
523 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000524 let Inst{10-0} = func{10-0};
Bill Wendling4d8ff862010-12-03 01:55:47 +0000525 }
Evan Cheng175bd142009-07-29 21:26:42 +0000526
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000527 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000528 def tBLXi : TIx2<0b11110, 0b11, 0,
Tim Northover3e036172016-07-11 22:29:37 +0000529 (outs), (ins pred:$p, thumb_blx_target:$func), IIC_Br,
Tim Northoverb5ece522016-05-10 19:17:47 +0000530 "blx${p}\t$func", []>,
Keith Walker10457172014-08-05 15:11:59 +0000531 Requires<[IsThumb, HasV5T, IsNotMClass]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000532 bits<24> func;
533 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000534 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000535 let Inst{13} = func{22};
536 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000537 let Inst{10-1} = func{10-1};
538 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbache4fee202010-12-03 22:33:42 +0000539 }
Evan Cheng175bd142009-07-29 21:26:42 +0000540
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000541 // Also used for Thumb2
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000542 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000543 "blx${p}\t$func",
Tim Northoverb5ece522016-05-10 19:17:47 +0000544 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +0000545 Requires<[IsThumb, HasV5T]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000546 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24;
Owen Andersonb7456232011-05-11 17:00:48 +0000547 bits<4> func;
548 let Inst{6-3} = func;
549 let Inst{2-0} = 0b000;
550 }
Evan Cheng175bd142009-07-29 21:26:42 +0000551
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000552 // ARMv8-M Security Extensions
553 def tBLXNSr : TI<(outs), (ins pred:$p, GPRnopc:$func), IIC_Br,
554 "blxns${p}\t$func", []>,
555 Requires<[IsThumb, Has8MSecExt]>,
556 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> {
557 bits<4> func;
558 let Inst{6-3} = func;
559 let Inst{2-0} = 0b100;
560 let Unpredictable{1-0} = 0b11;
561 }
562
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000563 // ARMv4T
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000564 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func),
Owen Anderson651b2302011-07-13 23:22:26 +0000565 4, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +0000566 [(ARMcall_nolink tGPR:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000567 Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>;
Jian Cai16fa8b02019-08-16 23:30:16 +0000568
569 // Also used for Thumb2
570 // push lr before the call
571 def tBL_PUSHLR : tPseudoInst<(outs), (ins GPRlr:$ra, pred:$p, thumb_bl_target:$func),
572 4, IIC_Br,
573 []>,
574 Requires<[IsThumb]>, Sched<[WriteBr]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000575}
576
Bill Wendling9c258942010-12-01 02:36:55 +0000577let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
578 let isPredicable = 1 in
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000579 def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br,
580 "b", "\t$target", [(br bb:$target)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000581 T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> {
Jim Grosbache119da12010-12-10 18:21:33 +0000582 bits<11> target;
583 let Inst{10-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000584 let AsmMatchConverter = "cvtThumbBranches";
585 }
Evan Cheng10043e22007-01-19 07:51:42 +0000586
Evan Cheng863736b2007-01-30 01:13:37 +0000587 // Far jump
Jim Grosbachb5743b92010-12-16 19:11:16 +0000588 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
589 // the clobber of LR.
Evan Cheng317bd7a2009-08-07 05:45:07 +0000590 let Defs = [LR] in
Tim Northover3e036172016-07-11 22:29:37 +0000591 def tBfar : tPseudoExpand<(outs), (ins thumb_bl_target:$target, pred:$p),
592 4, IIC_Br, [],
593 (tBL pred:$p, thumb_bl_target:$target)>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000594 Sched<[WriteBrTbl]>;
Evan Cheng863736b2007-01-30 01:13:37 +0000595
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000596 def tBR_JTr : tPseudoInst<(outs),
Tim Northover4998a472015-05-13 20:28:38 +0000597 (ins tGPR:$target, i32imm:$jt),
Owen Anderson651b2302011-07-13 23:22:26 +0000598 0, IIC_Br,
Tim Northover4998a472015-05-13 20:28:38 +0000599 [(ARMbrjt tGPR:$target, tjumptable:$jt)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000600 Sched<[WriteBrTbl]> {
Tim Northovera603c402015-05-31 19:22:07 +0000601 let Size = 2;
Nikita Popov4f8259b2019-08-03 06:47:23 +0000602 let isNotDuplicable = 1;
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000603 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chen466231a2009-12-16 02:32:54 +0000604 }
Evan Cheng0701c5a2007-01-27 02:29:45 +0000605}
606
Evan Chengaa3b8012007-07-05 07:13:32 +0000607// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach669f1d02009-03-27 23:06:27 +0000608// a two-value operand where a dag node expects two operands. :(
Evan Chengac1591b2007-07-21 00:34:19 +0000609let isBranch = 1, isTerminator = 1 in
Tim Northover3e036172016-07-11 22:29:37 +0000610 def tBcc : T1I<(outs), (ins thumb_bcc_target:$target, pred:$p), IIC_Br,
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000611 "b${p}\t$target",
Johnny Chenc28e6292009-12-15 17:24:14 +0000612 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000613 T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> {
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000614 bits<4> p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000615 bits<8> target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000616 let Inst{11-8} = p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000617 let Inst{7-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000618 let AsmMatchConverter = "cvtThumbBranches";
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000619}
Evan Cheng10043e22007-01-19 07:51:42 +0000620
Mihai Popad36cbaa2013-07-03 09:21:44 +0000621
Jim Grosbach166cd882011-07-08 20:13:35 +0000622// Tail calls
623let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Cheng68132d82011-12-20 18:26:50 +0000624 // IOS versions.
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000625 let Uses = [SP] in {
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000626 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst),
Owen Anderson651b2302011-07-13 23:22:26 +0000627 4, IIC_Br, [],
Jim Grosbach204c1282011-07-08 20:39:19 +0000628 (tBX GPR:$dst, (ops 14, zero_reg))>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000629 Requires<[IsThumb]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000630 }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000631 // tTAILJMPd: MachO version uses a Thumb2 branch (no Thumb1 tail calls
632 // on MachO), so it's in ARMInstrThumb2.td.
633 // Non-MachO version:
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000634 let Uses = [SP] in {
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000635 def tTAILJMPdND : tPseudoExpand<(outs),
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000636 (ins t_brtarget:$dst, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000637 4, IIC_Br, [],
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000638 (tB t_brtarget:$dst, pred:$p)>,
Tim Northoverd6a729b2014-01-06 14:28:05 +0000639 Requires<[IsThumb, IsNotMachO]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000640 }
641}
642
643
Jim Grosbach5cc338d2011-08-23 19:49:10 +0000644// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen57656da2010-02-25 02:21:11 +0000645// A8.6.16 B: Encoding T1
646// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng9a133f62010-11-29 22:43:27 +0000647let isCall = 1, Uses = [SP] in
Jim Grosbachf1637842011-07-26 16:24:27 +0000648def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000649 "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> {
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000650 bits<8> imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000651 let Inst{15-12} = 0b1101;
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000652 let Inst{11-8} = 0b1111;
653 let Inst{7-0} = imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000654}
655
Bill Wendling811c9362010-11-30 07:44:32 +0000656// The assembler uses 0xDEFE for a trap instruction.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000657let isBarrier = 1, isTerminator = 1 in
Owen Andersonb7456232011-05-11 17:00:48 +0000658def tTRAP : TI<(outs), (ins), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000659 "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> {
Bill Wendling3acd0272010-11-21 10:55:23 +0000660 let Inst = 0xdefe;
Johnny Chen57656da2010-02-25 02:21:11 +0000661}
662
Evan Cheng10043e22007-01-19 07:51:42 +0000663//===----------------------------------------------------------------------===//
664// Load Store Instructions.
665//
666
John Brawn68acdcb2015-08-13 10:48:22 +0000667// PC-relative loads need to be matched first as constant pool accesses need to
668// always be PC-relative. We do this using AddedComplexity, as the pattern is
669// simpler than the patterns of the other load instructions.
670let canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 10 in
671def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
672 "ldr", "\t$Rt, $addr",
673 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
David Greend2d0f462019-05-15 12:41:58 +0000674 T1Encoding<{0,1,0,0,1,?}>, Sched<[WriteLd]> {
John Brawn68acdcb2015-08-13 10:48:22 +0000675 // A6.2 & A8.6.59
676 bits<3> Rt;
677 bits<8> addr;
678 let Inst{10-8} = Rt;
679 let Inst{7-0} = addr;
680}
681
682// SP-relative loads should be matched before standard immediate-offset loads as
683// it means we avoid having to move SP to another register.
684let canFoldAsLoad = 1 in
685def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
686 "ldr", "\t$Rt, $addr",
687 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
David Greend2d0f462019-05-15 12:41:58 +0000688 T1LdStSP<{1,?,?}>, Sched<[WriteLd]> {
John Brawn68acdcb2015-08-13 10:48:22 +0000689 bits<3> Rt;
690 bits<8> addr;
691 let Inst{10-8} = Rt;
692 let Inst{7-0} = addr;
693}
694
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000695// Loads: reg/reg and reg/imm5
Dan Gohman8c5d6832010-02-27 23:47:46 +0000696let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000697multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
698 Operand AddrMode_r, Operand AddrMode_i,
699 AddrMode am, InstrItinClass itin_r,
700 InstrItinClass itin_i, string asm,
701 PatFrag opnode> {
John Brawn68acdcb2015-08-13 10:48:22 +0000702 // Immediate-offset loads should be matched before register-offset loads as
703 // when the offset is a constant it's simpler to first check if it fits in the
704 // immediate offset field then fall back to register-offset if it doesn't.
Bill Wendling5ab38b52010-12-14 23:42:48 +0000705 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000706 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
707 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
708 am, itin_i, asm, "\t$Rt, $addr",
709 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000710 // Register-offset loads are matched last.
711 def r : // reg/reg
712 T1pILdStEncode<reg_opc,
713 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
714 am, itin_r, asm, "\t$Rt, $addr",
715 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000716}
717// Stores: reg/reg and reg/imm5
718multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
719 Operand AddrMode_r, Operand AddrMode_i,
720 AddrMode am, InstrItinClass itin_r,
721 InstrItinClass itin_i, string asm,
722 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000723 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000724 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
725 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
726 am, itin_i, asm, "\t$Rt, $addr",
727 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000728 def r : // reg/reg
729 T1pILdStEncode<reg_opc,
730 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
731 am, itin_r, asm, "\t$Rt, $addr",
732 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000733}
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000734
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000735// A8.6.57 & A8.6.60
John Brawn68acdcb2015-08-13 10:48:22 +0000736defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000737 t_addrmode_is4, AddrModeT1_4,
738 IIC_iLoad_r, IIC_iLoad_i, "ldr",
David Greend2d0f462019-05-15 12:41:58 +0000739 load>, Sched<[WriteLd]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000740
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000741// A8.6.64 & A8.6.61
John Brawn68acdcb2015-08-13 10:48:22 +0000742defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000743 t_addrmode_is1, AddrModeT1_1,
744 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
David Greend2d0f462019-05-15 12:41:58 +0000745 zextloadi8>, Sched<[WriteLd]>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000746
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000747// A8.6.76 & A8.6.73
John Brawn68acdcb2015-08-13 10:48:22 +0000748defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000749 t_addrmode_is2, AddrModeT1_2,
750 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
David Greend2d0f462019-05-15 12:41:58 +0000751 zextloadi16>, Sched<[WriteLd]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000752
Evan Cheng0794c6a2009-07-11 07:08:13 +0000753let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000754def tLDRSB : // A8.6.80
David Green54b01152019-01-29 10:40:31 +0000755 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr_sext:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000756 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000757 "ldrsb", "\t$Rt, $addr",
David Greend2d0f462019-05-15 12:41:58 +0000758 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr_sext:$addr))]>, Sched<[WriteLd]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000759
Evan Cheng0794c6a2009-07-11 07:08:13 +0000760let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000761def tLDRSH : // A8.6.84
David Green54b01152019-01-29 10:40:31 +0000762 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr_sext:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000763 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000764 "ldrsh", "\t$Rt, $addr",
David Greend2d0f462019-05-15 12:41:58 +0000765 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr_sext:$addr))]>, Sched<[WriteLd]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000766
Evan Cheng10043e22007-01-19 07:51:42 +0000767
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000768def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000769 "str", "\t$Rt, $addr",
770 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
David Greend2d0f462019-05-15 12:41:58 +0000771 T1LdStSP<{0,?,?}>, Sched<[WriteST]> {
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000772 bits<3> Rt;
773 bits<8> addr;
774 let Inst{10-8} = Rt;
775 let Inst{7-0} = addr;
776}
Evan Chengec13f8262007-02-07 00:06:56 +0000777
John Brawn68acdcb2015-08-13 10:48:22 +0000778// A8.6.194 & A8.6.192
779defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rr,
780 t_addrmode_is4, AddrModeT1_4,
781 IIC_iStore_r, IIC_iStore_i, "str",
David Greend2d0f462019-05-15 12:41:58 +0000782 store>, Sched<[WriteST]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000783
784// A8.6.197 & A8.6.195
785defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rr,
786 t_addrmode_is1, AddrModeT1_1,
787 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
David Greend2d0f462019-05-15 12:41:58 +0000788 truncstorei8>, Sched<[WriteST]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000789
790// A8.6.207 & A8.6.205
791defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rr,
792 t_addrmode_is2, AddrModeT1_2,
793 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
David Greend2d0f462019-05-15 12:41:58 +0000794 truncstorei16>, Sched<[WriteST]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000795
796
Evan Cheng10043e22007-01-19 07:51:42 +0000797//===----------------------------------------------------------------------===//
798// Load / store multiple Instructions.
799//
800
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000801// These require base address to be written back or one of the loaded regs.
Craig Topperc50d64b2014-11-26 00:46:26 +0000802let hasSideEffects = 0 in {
Bill Wendling705ec772010-11-13 10:57:02 +0000803
Oliver Stannard4cf35b42018-12-03 10:32:42 +0000804let mayLoad = 1, hasExtraDefRegAllocReq = 1, variadicOpsAreDefs = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000805def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
806 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
807 bits<3> Rn;
808 bits<8> regs;
809 let Inst{10-8} = Rn;
810 let Inst{7-0} = regs;
811}
Bill Wendling705ec772010-11-13 10:57:02 +0000812
Jim Grosbache364ad52011-08-23 17:41:15 +0000813// Writeback version is just a pseudo, as there's no encoding difference.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000814// Writeback happens iff the base register is not in the destination register
Jim Grosbache364ad52011-08-23 17:41:15 +0000815// list.
Scott Douglass953f9082015-10-05 14:49:54 +0000816let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000817def tLDMIA_UPD :
818 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
819 "$Rn = $wb", IIC_iLoad_mu>,
820 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
821 let Size = 2;
Eli Friedmanc7870cc2019-03-22 18:37:26 +0000822 let OutOperandList = (outs tGPR:$wb);
823 let InOperandList = (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops);
Jim Grosbache364ad52011-08-23 17:41:15 +0000824 let Pattern = [];
825 let isCodeGenOnly = 1;
826 let isPseudo = 1;
827 list<Predicate> Predicates = [IsThumb];
828}
829
830// There is no non-writeback version of STM for Thumb.
Bill Wendling705ec772010-11-13 10:57:02 +0000831let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Eli Friedmanc7870cc2019-03-22 18:37:26 +0000832def tSTMIA_UPD : Thumb1I<(outs tGPR:$wb),
Jim Grosbach6ccd79f2011-08-24 18:19:42 +0000833 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
834 AddrModeNone, 2, IIC_iStore_mu,
835 "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>,
Jim Grosbache364ad52011-08-23 17:41:15 +0000836 T1Encoding<{1,1,0,0,0,?}> {
837 bits<3> Rn;
838 bits<8> regs;
839 let Inst{10-8} = Rn;
840 let Inst{7-0} = regs;
841}
Owen Andersonb7456232011-05-11 17:00:48 +0000842
Craig Topperc50d64b2014-11-26 00:46:26 +0000843} // hasSideEffects
Evan Chengcc9ca352009-08-11 21:11:32 +0000844
Jim Grosbach90103cc2011-08-18 21:50:53 +0000845def : InstAlias<"ldm${p} $Rn!, $regs",
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000846 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs), 0>,
Jim Grosbach90103cc2011-08-18 21:50:53 +0000847 Requires<[IsThumb, IsThumb1Only]>;
848
Oliver Stannard4cf35b42018-12-03 10:32:42 +0000849let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1,
850 variadicOpsAreDefs = 1 in
Bill Wendling945b7762010-11-19 01:33:10 +0000851def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000852 IIC_iPop,
Bill Wendling945b7762010-11-19 01:33:10 +0000853 "pop${p}\t$regs", []>,
David Greend2d0f462019-05-15 12:41:58 +0000854 T1Misc<{1,1,0,?,?,?,?}>, Sched<[WriteLd]> {
Bill Wendling945b7762010-11-19 01:33:10 +0000855 bits<16> regs;
Bill Wendling945b7762010-11-19 01:33:10 +0000856 let Inst{8} = regs{15};
857 let Inst{7-0} = regs{7-0};
858}
Evan Chengcc9ca352009-08-11 21:11:32 +0000859
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000860let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000861def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000862 IIC_iStore_m,
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000863 "push${p}\t$regs", []>,
David Greend2d0f462019-05-15 12:41:58 +0000864 T1Misc<{0,1,0,?,?,?,?}>, Sched<[WriteST]> {
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000865 bits<16> regs;
866 let Inst{8} = regs{14};
867 let Inst{7-0} = regs{7-0};
868}
Evan Cheng10043e22007-01-19 07:51:42 +0000869
870//===----------------------------------------------------------------------===//
871// Arithmetic Instructions.
872//
873
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000874// Helper classes for encoding T1pI patterns:
875class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
876 string opc, string asm, list<dag> pattern>
877 : T1pI<oops, iops, itin, opc, asm, pattern>,
878 T1DataProcessing<opA> {
879 bits<3> Rm;
880 bits<3> Rn;
881 let Inst{5-3} = Rm;
882 let Inst{2-0} = Rn;
883}
884class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
885 string opc, string asm, list<dag> pattern>
886 : T1pI<oops, iops, itin, opc, asm, pattern>,
887 T1Misc<opA> {
888 bits<3> Rm;
889 bits<3> Rd;
890 let Inst{5-3} = Rm;
891 let Inst{2-0} = Rd;
892}
893
Bill Wendling490240a2010-12-01 01:20:15 +0000894// Helper classes for encoding T1sI patterns:
895class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
896 string opc, string asm, list<dag> pattern>
897 : T1sI<oops, iops, itin, opc, asm, pattern>,
898 T1DataProcessing<opA> {
899 bits<3> Rd;
900 bits<3> Rn;
901 let Inst{5-3} = Rn;
902 let Inst{2-0} = Rd;
903}
904class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
905 string opc, string asm, list<dag> pattern>
906 : T1sI<oops, iops, itin, opc, asm, pattern>,
907 T1General<opA> {
908 bits<3> Rm;
909 bits<3> Rn;
910 bits<3> Rd;
911 let Inst{8-6} = Rm;
912 let Inst{5-3} = Rn;
913 let Inst{2-0} = Rd;
914}
915class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
916 string opc, string asm, list<dag> pattern>
917 : T1sI<oops, iops, itin, opc, asm, pattern>,
918 T1General<opA> {
919 bits<3> Rd;
920 bits<3> Rm;
921 let Inst{5-3} = Rm;
922 let Inst{2-0} = Rd;
923}
924
925// Helper classes for encoding T1sIt patterns:
Bill Wendling4915f562010-12-01 00:48:44 +0000926class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
927 string opc, string asm, list<dag> pattern>
928 : T1sIt<oops, iops, itin, opc, asm, pattern>,
929 T1DataProcessing<opA> {
Bill Wendling05632cb2010-11-30 23:54:45 +0000930 bits<3> Rdn;
931 bits<3> Rm;
Bill Wendling4915f562010-12-01 00:48:44 +0000932 let Inst{5-3} = Rm;
933 let Inst{2-0} = Rdn;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000934}
Bill Wendling4915f562010-12-01 00:48:44 +0000935class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
936 string opc, string asm, list<dag> pattern>
937 : T1sIt<oops, iops, itin, opc, asm, pattern>,
938 T1General<opA> {
939 bits<3> Rdn;
940 bits<8> imm8;
941 let Inst{10-8} = Rdn;
942 let Inst{7-0} = imm8;
943}
944
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000945let isAdd = 1 in {
946 // Add with carry register
947 let isCommutable = 1, Uses = [CPSR] in
948 def tADC : // A8.6.2
949 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
950 "adc", "\t$Rdn, $Rm",
Artyom Skrobov92c06532017-03-22 23:35:51 +0000951 []>, Sched<[WriteALU]>;
Evan Chengf40b9002007-01-27 00:07:15 +0000952
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000953 // Add immediate
954 def tADDi3 : // A8.6.4 T1
955 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
956 IIC_iALUi,
957 "add", "\t$Rd, $Rm, $imm3",
958 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>,
959 Sched<[WriteALU]> {
960 bits<3> imm3;
961 let Inst{8-6} = imm3;
962 }
Evan Cheng10043e22007-01-19 07:51:42 +0000963
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000964 def tADDi8 : // A8.6.4 T2
965 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
966 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
967 "add", "\t$Rdn, $imm8",
968 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>,
969 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000970
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000971 // Add register
972 let isCommutable = 1 in
973 def tADDrr : // A8.6.6 T1
974 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
975 IIC_iALUr,
976 "add", "\t$Rd, $Rn, $Rm",
977 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000978
Artyom Skrobov92c06532017-03-22 23:35:51 +0000979 /// Similar to the above except these set the 's' bit so the
980 /// instruction modifies the CPSR register.
981 ///
982 /// These opcodes will be converted to the real non-S opcodes by
983 /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
984 let hasPostISelHook = 1, Defs = [CPSR] in {
Artyom Skrobov8d964302017-04-21 07:35:21 +0000985 let isCommutable = 1, Uses = [CPSR] in
Artyom Skrobov92c06532017-03-22 23:35:51 +0000986 def tADCS : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
987 2, IIC_iALUr,
988 [(set tGPR:$Rdn, CPSR, (ARMadde tGPR:$Rn, tGPR:$Rm,
989 CPSR))]>,
990 Requires<[IsThumb1Only]>,
991 Sched<[WriteALU]>;
992
993 def tADDSi3 : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
994 2, IIC_iALUi,
995 [(set tGPR:$Rd, CPSR, (ARMaddc tGPR:$Rm,
996 imm0_7:$imm3))]>,
997 Requires<[IsThumb1Only]>,
998 Sched<[WriteALU]>;
999
1000 def tADDSi8 : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, imm0_255:$imm8),
1001 2, IIC_iALUi,
1002 [(set tGPR:$Rdn, CPSR, (ARMaddc tGPR:$Rn,
1003 imm8_255:$imm8))]>,
1004 Requires<[IsThumb1Only]>,
1005 Sched<[WriteALU]>;
1006
1007 let isCommutable = 1 in
1008 def tADDSrr : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1009 2, IIC_iALUr,
1010 [(set tGPR:$Rd, CPSR, (ARMaddc tGPR:$Rn,
1011 tGPR:$Rm))]>,
1012 Requires<[IsThumb1Only]>,
1013 Sched<[WriteALU]>;
1014 }
1015
Sjoerd Meijer724023a2016-09-14 08:20:03 +00001016 let hasSideEffects = 0 in
1017 def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
1018 "add", "\t$Rdn, $Rm", []>,
1019 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
1020 // A8.6.6 T2
1021 bits<4> Rdn;
1022 bits<4> Rm;
1023 let Inst{7} = Rdn{3};
1024 let Inst{6-3} = Rm;
1025 let Inst{2-0} = Rdn{2-0};
1026 }
Bill Wendling284326b2010-11-20 01:18:47 +00001027}
Evan Cheng10043e22007-01-19 07:51:42 +00001028
Tim Northover644a8192018-06-20 12:09:44 +00001029// Thumb has more flexible short encodings for ADD than ORR, so use those where
1030// possible.
1031def : T1Pat<(or AddLikeOrOp:$Rn, imm0_7:$imm), (tADDi3 $Rn, imm0_7:$imm)>;
1032
1033def : T1Pat<(or AddLikeOrOp:$Rn, imm8_255:$imm), (tADDi8 $Rn, imm8_255:$imm)>;
1034
1035def : T1Pat<(or AddLikeOrOp:$Rn, tGPR:$Rm), (tADDrr $Rn, $Rm)>;
1036
1037
Oliver Stannardd771f6c2017-09-01 10:47:25 +00001038def : tInstAlias <"add${s}${p} $Rdn, $Rm",
1039 (tADDrr tGPR:$Rdn,s_cc_out:$s, tGPR:$Rdn, tGPR:$Rm, pred:$p)>;
1040
Sanne Wouda2409c642017-03-21 14:59:17 +00001041def : tInstSubst<"sub${s}${p} $rd, $rn, $imm",
1042 (tADDi3 tGPR:$rd, s_cc_out:$s, tGPR:$rn, mod_imm1_7_neg:$imm, pred:$p)>;
1043def : tInstSubst<"sub${s}${p} $rdn, $imm",
1044 (tADDi8 tGPR:$rdn, s_cc_out:$s, mod_imm8_255_neg:$imm, pred:$p)>;
1045
1046
Bill Wendling284326b2010-11-20 01:18:47 +00001047// AND register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001048let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001049def tAND : // A8.6.12
1050 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1051 IIC_iBITr,
1052 "and", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001053 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001054
David Goodwine85169c2009-06-25 22:49:55 +00001055// ASR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001056def tASRri : // A8.6.14
Owen Andersonc40303882011-08-08 20:42:17 +00001057 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001058 IIC_iMOVsi,
1059 "asr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001060 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1061 Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +00001062 bits<5> imm5;
1063 let Inst{10-6} = imm5;
Bill Wendling284326b2010-11-20 01:18:47 +00001064}
Evan Cheng10043e22007-01-19 07:51:42 +00001065
David Goodwine85169c2009-06-25 22:49:55 +00001066// ASR register
Bill Wendling4915f562010-12-01 00:48:44 +00001067def tASRrr : // A8.6.15
1068 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1069 IIC_iMOVsr,
1070 "asr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001071 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001072
David Goodwine85169c2009-06-25 22:49:55 +00001073// BIC register
Bill Wendling4915f562010-12-01 00:48:44 +00001074def tBIC : // A8.6.20
1075 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1076 IIC_iBITr,
1077 "bic", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001078 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>,
1079 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001080
David Goodwine85169c2009-06-25 22:49:55 +00001081// CMN register
Gabor Greif22f69222010-09-14 22:00:50 +00001082let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach267430f2010-01-22 00:08:13 +00001083//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1084// Compare-to-zero still works out, just not the relationals
Bill Wendling9c258942010-12-01 02:36:55 +00001085//def tCMN : // A8.6.33
1086// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
1087// IIC_iCMPr,
1088// "cmn", "\t$lhs, $rhs",
1089// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001090
1091def tCMNz : // A8.6.33
1092 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1093 IIC_iCMPr,
1094 "cmn", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001095 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001096
1097} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001098
David Goodwine85169c2009-06-25 22:49:55 +00001099// CMP immediate
Gabor Greif22f69222010-09-14 22:00:50 +00001100let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach4f240a12011-08-18 18:08:29 +00001101def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendlingc31de252010-11-20 22:52:33 +00001102 "cmp", "\t$Rn, $imm8",
1103 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001104 T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendlingc31de252010-11-20 22:52:33 +00001105 // A8.6.35
1106 bits<3> Rn;
1107 bits<8> imm8;
1108 let Inst{10-8} = Rn;
1109 let Inst{7-0} = imm8;
1110}
1111
David Goodwine85169c2009-06-25 22:49:55 +00001112// CMP register
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001113def tCMPr : // A8.6.36 T1
1114 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1115 IIC_iCMPr,
1116 "cmp", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001117 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001118
Bill Wendling775899e2010-11-29 00:18:15 +00001119def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
1120 "cmp", "\t$Rn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001121 T1Special<{0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendling775899e2010-11-29 00:18:15 +00001122 // A8.6.36 T2
1123 bits<4> Rm;
1124 bits<4> Rn;
1125 let Inst{7} = Rn{3};
1126 let Inst{6-3} = Rm;
1127 let Inst{2-0} = Rn{2-0};
1128}
Bill Wendlingc31de252010-11-20 22:52:33 +00001129} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001130
Evan Cheng10043e22007-01-19 07:51:42 +00001131
David Goodwine85169c2009-06-25 22:49:55 +00001132// XOR register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001133let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001134def tEOR : // A8.6.45
1135 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1136 IIC_iBITr,
1137 "eor", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001138 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001139
David Goodwine85169c2009-06-25 22:49:55 +00001140// LSL immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001141def tLSLri : // A8.6.88
Jim Grosbach5503c3a2011-08-19 19:29:25 +00001142 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001143 IIC_iMOVsi,
1144 "lsl", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001145 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
1146 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001147 bits<5> imm5;
1148 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001149}
Evan Cheng10043e22007-01-19 07:51:42 +00001150
David Goodwine85169c2009-06-25 22:49:55 +00001151// LSL register
Bill Wendling4915f562010-12-01 00:48:44 +00001152def tLSLrr : // A8.6.89
1153 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1154 IIC_iMOVsr,
1155 "lsl", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001156 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001157
David Goodwine85169c2009-06-25 22:49:55 +00001158// LSR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001159def tLSRri : // A8.6.90
Owen Andersonc40303882011-08-08 20:42:17 +00001160 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001161 IIC_iMOVsi,
1162 "lsr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001163 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1164 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001165 bits<5> imm5;
1166 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001167}
Evan Cheng10043e22007-01-19 07:51:42 +00001168
David Goodwine85169c2009-06-25 22:49:55 +00001169// LSR register
Bill Wendling4915f562010-12-01 00:48:44 +00001170def tLSRrr : // A8.6.91
1171 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1172 IIC_iMOVsr,
1173 "lsr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001174 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001175
Bill Wendling22db3132010-11-21 11:49:36 +00001176// Move register
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001177let isMoveImm = 1 in
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001178def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendling22db3132010-11-21 11:49:36 +00001179 "mov", "\t$Rd, $imm8",
1180 [(set tGPR:$Rd, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001181 T1General<{1,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001182 // A8.6.96
1183 bits<3> Rd;
1184 bits<8> imm8;
1185 let Inst{10-8} = Rd;
1186 let Inst{7-0} = imm8;
1187}
Jim Grosbachf86cd372011-08-19 20:46:54 +00001188// Because we have an explicit tMOVSr below, we need an alias to handle
1189// the immediate "movs" form here. Blech.
Jim Grosbach6caa5572011-08-22 18:04:24 +00001190def : tInstAlias <"movs $Rdn, $imm",
1191 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001192
Jim Grosbach4def7042011-07-01 17:14:11 +00001193// A7-73: MOV(2) - mov setting flag.
Evan Cheng10043e22007-01-19 07:51:42 +00001194
Petar Jovanovicc0510002018-05-23 15:28:28 +00001195let hasSideEffects = 0, isMoveReg = 1 in {
Jim Grosbache9cc9012011-06-30 23:38:17 +00001196def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson651b2302011-07-13 23:22:26 +00001197 2, IIC_iMOVr,
Jim Grosbachb98ab912011-06-30 22:10:46 +00001198 "mov", "\t$Rd, $Rm", "", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001199 T1Special<{1,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001200 // A8.6.97
1201 bits<4> Rd;
1202 bits<4> Rm;
Jim Grosbache9cc9012011-06-30 23:38:17 +00001203 let Inst{7} = Rd{3};
1204 let Inst{6-3} = Rm;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001205 let Inst{2-0} = Rd{2-0};
1206}
Evan Chengcd4cdd12009-07-11 06:43:01 +00001207let Defs = [CPSR] in
Bill Wendling4d8ff862010-12-03 01:55:47 +00001208def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001209 "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001210 // A8.6.97
1211 bits<3> Rd;
1212 bits<3> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +00001213 let Inst{15-6} = 0b0000000000;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001214 let Inst{5-3} = Rm;
1215 let Inst{2-0} = Rd;
Johnny Chenc28e6292009-12-15 17:24:14 +00001216}
Craig Topperc50d64b2014-11-26 00:46:26 +00001217} // hasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00001218
Bill Wendling9c258942010-12-01 02:36:55 +00001219// Multiply register
Jim Grosbachbfeb4f72011-08-22 23:25:48 +00001220let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001221def tMUL : // A8.6.105 T1
Jim Grosbach8e048492011-08-19 22:07:46 +00001222 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1223 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1224 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
David Greend2d0f462019-05-15 12:41:58 +00001225 T1DataProcessing<0b1101>, Sched<[WriteMUL32, ReadMUL, ReadMUL]> {
Jim Grosbach8e048492011-08-19 22:07:46 +00001226 bits<3> Rd;
1227 bits<3> Rn;
1228 let Inst{5-3} = Rn;
1229 let Inst{2-0} = Rd;
1230 let AsmMatchConverter = "cvtThumbMultiply";
1231}
1232
Jim Grosbach6caa5572011-08-22 18:04:24 +00001233def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1234 pred:$p)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001235
Bill Wendling490240a2010-12-01 01:20:15 +00001236// Move inverse register
1237def tMVN : // A8.6.107
1238 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1239 "mvn", "\t$Rd, $Rn",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001240 [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001241
Bill Wendling22db3132010-11-21 11:49:36 +00001242// Bitwise or register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001243let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001244def tORR : // A8.6.114
1245 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1246 IIC_iBITr,
1247 "orr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001248 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001249
Bill Wendling22db3132010-11-21 11:49:36 +00001250// Swaps
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001251def tREV : // A8.6.134
1252 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1253 IIC_iUNAr,
1254 "rev", "\t$Rd, $Rm",
1255 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001256 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001257
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001258def tREV16 : // A8.6.135
1259 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1260 IIC_iUNAr,
1261 "rev16", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001262 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001263 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001264
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001265def tREVSH : // A8.6.136
1266 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1267 IIC_iUNAr,
1268 "revsh", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001269 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001270 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001271
Bill Wendling4915f562010-12-01 00:48:44 +00001272// Rotate right register
1273def tROR : // A8.6.139
1274 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1275 IIC_iMOVsr,
1276 "ror", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001277 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>,
1278 Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001279
Bill Wendling4915f562010-12-01 00:48:44 +00001280// Negate register
Bill Wendling490240a2010-12-01 01:20:15 +00001281def tRSB : // A8.6.141
1282 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1283 IIC_iALUi,
1284 "rsb", "\t$Rd, $Rn, #0",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001285 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001286
David Goodwine85169c2009-06-25 22:49:55 +00001287// Subtract with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001288let Uses = [CPSR] in
Bill Wendling4915f562010-12-01 00:48:44 +00001289def tSBC : // A8.6.151
1290 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1291 IIC_iALUr,
1292 "sbc", "\t$Rdn, $Rm",
Artyom Skrobov92c06532017-03-22 23:35:51 +00001293 []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001294 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001295
David Goodwine85169c2009-06-25 22:49:55 +00001296// Subtract immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001297def tSUBi3 : // A8.6.210 T1
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001298 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Bill Wendling490240a2010-12-01 01:20:15 +00001299 IIC_iALUi,
1300 "sub", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001301 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>,
1302 Sched<[WriteALU]> {
Bill Wendlingccba1a82010-11-29 01:00:43 +00001303 bits<3> imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001304 let Inst{8-6} = imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001305}
Jim Grosbach669f1d02009-03-27 23:06:27 +00001306
Bill Wendling4915f562010-12-01 00:48:44 +00001307def tSUBi8 : // A8.6.210 T2
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001308 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn),
1309 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +00001310 "sub", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001311 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>,
1312 Sched<[WriteALU]>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001313
Sanne Wouda2409c642017-03-21 14:59:17 +00001314def : tInstSubst<"add${s}${p} $rd, $rn, $imm",
1315 (tSUBi3 tGPR:$rd, s_cc_out:$s, tGPR:$rn, mod_imm1_7_neg:$imm, pred:$p)>;
1316
1317
1318def : tInstSubst<"add${s}${p} $rdn, $imm",
1319 (tSUBi8 tGPR:$rdn, s_cc_out:$s, mod_imm8_255_neg:$imm, pred:$p)>;
1320
1321
Bill Wendling490240a2010-12-01 01:20:15 +00001322// Subtract register
1323def tSUBrr : // A8.6.212
1324 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1325 IIC_iALUr,
1326 "sub", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001327 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1328 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001329
Oliver Stannardd771f6c2017-09-01 10:47:25 +00001330def : tInstAlias <"sub${s}${p} $Rdn, $Rm",
1331 (tSUBrr tGPR:$Rdn,s_cc_out:$s, tGPR:$Rdn, tGPR:$Rm, pred:$p)>;
1332
Artyom Skrobov92c06532017-03-22 23:35:51 +00001333/// Similar to the above except these set the 's' bit so the
1334/// instruction modifies the CPSR register.
1335///
1336/// These opcodes will be converted to the real non-S opcodes by
1337/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1338let hasPostISelHook = 1, Defs = [CPSR] in {
Artyom Skrobov8d964302017-04-21 07:35:21 +00001339 let Uses = [CPSR] in
Artyom Skrobov92c06532017-03-22 23:35:51 +00001340 def tSBCS : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1341 2, IIC_iALUr,
1342 [(set tGPR:$Rdn, CPSR, (ARMsube tGPR:$Rn, tGPR:$Rm,
1343 CPSR))]>,
1344 Requires<[IsThumb1Only]>,
1345 Sched<[WriteALU]>;
1346
1347 def tSUBSi3 : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
1348 2, IIC_iALUi,
1349 [(set tGPR:$Rd, CPSR, (ARMsubc tGPR:$Rm,
1350 imm0_7:$imm3))]>,
1351 Requires<[IsThumb1Only]>,
1352 Sched<[WriteALU]>;
1353
1354 def tSUBSi8 : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, imm0_255:$imm8),
1355 2, IIC_iALUi,
1356 [(set tGPR:$Rdn, CPSR, (ARMsubc tGPR:$Rn,
1357 imm8_255:$imm8))]>,
1358 Requires<[IsThumb1Only]>,
1359 Sched<[WriteALU]>;
1360
1361 def tSUBSrr : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1362 2, IIC_iALUr,
1363 [(set tGPR:$Rd, CPSR, (ARMsubc tGPR:$Rn,
1364 tGPR:$Rm))]>,
1365 Requires<[IsThumb1Only]>,
1366 Sched<[WriteALU]>;
Eli Friedman063fd982018-10-31 21:45:48 +00001367
1368 def tRSBS : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn),
1369 2, IIC_iALUr,
1370 [(set tGPR:$Rd, CPSR, (ARMsubc 0, tGPR:$Rn))]>,
1371 Requires<[IsThumb1Only]>,
1372 Sched<[WriteALU]>;
Eli Friedman89b80f12019-07-31 23:19:21 +00001373
1374 def tLSLSri : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, imm0_31:$imm5),
1375 2, IIC_iALUr,
1376 [(set tGPR:$Rd, CPSR, (ARMlsls tGPR:$Rn, imm0_31:$imm5))]>,
1377 Requires<[IsThumb1Only]>,
1378 Sched<[WriteALU]>;
Artyom Skrobov92c06532017-03-22 23:35:51 +00001379}
1380
Tim Northover5745b6a2018-12-03 11:16:21 +00001381
1382def : T1Pat<(ARMsubs tGPR:$Rn, tGPR:$Rm), (tSUBSrr $Rn, $Rm)>;
1383def : T1Pat<(ARMsubs tGPR:$Rn, imm0_7:$imm3), (tSUBSi3 $Rn, imm0_7:$imm3)>;
1384def : T1Pat<(ARMsubs tGPR:$Rn, imm0_255:$imm8), (tSUBSi8 $Rn, imm0_255:$imm8)>;
1385
1386
Bill Wendling490240a2010-12-01 01:20:15 +00001387// Sign-extend byte
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001388def tSXTB : // A8.6.222
1389 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1390 IIC_iUNAr,
1391 "sxtb", "\t$Rd, $Rm",
1392 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001393 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1394 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001395
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001396// Sign-extend short
1397def tSXTH : // A8.6.224
1398 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1399 IIC_iUNAr,
1400 "sxth", "\t$Rd, $Rm",
1401 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001402 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1403 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001404
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001405// Test
Gabor Greif2afac8e2010-09-14 20:47:43 +00001406let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001407def tTST : // A8.6.230
1408 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1409 "tst", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001410 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1411 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001412
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001413// A8.8.247 UDF - Undefined (Encoding T1)
Saleem Abdulrasool2bd12622014-05-22 04:46:46 +00001414def tUDF : TI<(outs), (ins imm0_255:$imm8), IIC_Br, "udf\t$imm8",
1415 [(int_arm_undefined imm0_255:$imm8)]>, Encoding16 {
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001416 bits<8> imm8;
1417 let Inst{15-12} = 0b1101;
1418 let Inst{11-8} = 0b1110;
1419 let Inst{7-0} = imm8;
1420}
1421
Peter Collingbourne4bb928c2018-10-24 18:10:38 +00001422def : Pat<(debugtrap), (tBKPT 0)>, Requires<[IsThumb, HasV5T]>;
1423def : Pat<(debugtrap), (tUDF 254)>, Requires<[IsThumb, NoV5T]>;
1424
Saleem Abdulrasool075d2e32016-10-27 16:59:22 +00001425def t__brkdiv0 : TI<(outs), (ins), IIC_Br, "__brkdiv0",
1426 [(int_arm_undefined 249)]>, Encoding16,
1427 Requires<[IsThumb, IsWindows]> {
1428 let Inst = 0xdef9;
1429 let isTerminator = 1;
1430}
1431
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001432// Zero-extend byte
1433def tUXTB : // A8.6.262
1434 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1435 IIC_iUNAr,
1436 "uxtb", "\t$Rd, $Rm",
1437 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001438 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1439 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001440
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001441// Zero-extend short
1442def tUXTH : // A8.6.264
1443 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1444 IIC_iUNAr,
1445 "uxth", "\t$Rd, $Rm",
1446 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001447 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001448
Jim Grosbach3e2cad32010-02-16 21:23:02 +00001449// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman453d64c2009-10-29 18:10:34 +00001450// Expanded after instruction selection into a branch sequence.
1451let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Chengbb2af352009-08-12 05:17:19 +00001452 def tMOVCCr_pseudo :
Tim Northover42180442013-08-22 09:57:11 +00001453 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, cmovpred:$p),
1454 NoItinerary,
1455 [(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, cmovpred:$p))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001456
1457// tLEApcrel - Load a pc-relative address into a register without offending the
1458// assembler.
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001459
1460def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbache2a04042011-08-17 20:37:40 +00001461 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001462 T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> {
Bill Wendling85a8a722010-11-30 00:18:30 +00001463 bits<3> Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001464 bits<8> addr;
Bill Wendling85a8a722010-11-30 00:18:30 +00001465 let Inst{10-8} = Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001466 let Inst{7-0} = addr;
Owen Andersone0152a72011-08-09 20:55:18 +00001467 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling85a8a722010-11-30 00:18:30 +00001468}
Evan Cheng10043e22007-01-19 07:51:42 +00001469
Renato Golind69570e2017-05-16 17:59:07 +00001470let hasSideEffects = 0, isReMaterializable = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001471def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001472 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001473
Jakob Stoklund Olesen74352492012-08-24 22:46:55 +00001474let hasSideEffects = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001475def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
Tim Northover4998a472015-05-13 20:28:38 +00001476 (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001477 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001478
James Molloy70a3d6d2016-11-01 13:37:41 +00001479// Thumb-1 doesn't have the TBB or TBH instructions, but we can synthesize them
1480// and make use of the same compressed jump table format as Thumb-2.
Matthias Braun70060352017-05-30 18:52:33 +00001481let Size = 2, isBranch = 1, isTerminator = 1, isBarrier = 1,
Nikita Popov4f8259b2019-08-03 06:47:23 +00001482 isIndirectBranch = 1, isNotDuplicable = 1 in {
James Molloy70a3d6d2016-11-01 13:37:41 +00001483def tTBB_JT : tPseudoInst<(outs),
Florian Hahn08fdd042017-06-29 08:45:31 +00001484 (ins tGPRwithpc:$base, tGPR:$index, i32imm:$jt, i32imm:$pclbl), 0,
1485 IIC_Br, []>, Sched<[WriteBr]>;
James Molloy70a3d6d2016-11-01 13:37:41 +00001486
1487def tTBH_JT : tPseudoInst<(outs),
Florian Hahn08fdd042017-06-29 08:45:31 +00001488 (ins tGPRwithpc:$base, tGPR:$index, i32imm:$jt, i32imm:$pclbl), 0,
1489 IIC_Br, []>, Sched<[WriteBr]>;
James Molloy70a3d6d2016-11-01 13:37:41 +00001490}
1491
Evan Cheng10043e22007-01-19 07:51:42 +00001492//===----------------------------------------------------------------------===//
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001493// TLS Instructions
1494//
1495
1496// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbache4750ef2011-06-30 19:38:01 +00001497// This is a pseudo inst so that we can get the encoding right,
1498// complete with fixup for the aeabi_read_tp function.
1499let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson651b2302011-07-13 23:22:26 +00001500def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001501 [(set R0, ARMthread_pointer)]>,
1502 Sched<[WriteBr]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001503
Bill Wendling9c258942010-12-01 02:36:55 +00001504//===----------------------------------------------------------------------===//
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001505// SJLJ Exception handling intrinsics
Owen Andersonb7456232011-05-11 17:00:48 +00001506//
Bill Wendling9c258942010-12-01 02:36:55 +00001507
1508// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1509// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1510// from some other function to get here, and we're using the stack frame for the
1511// containing function to save/restore registers, we can't keep anything live in
1512// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001513// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling9c258942010-12-01 02:36:55 +00001514// registers except for our own input by listing the relevant registers in
1515// Defs. By doing so, we also cause the prologue/epilogue code to actively
1516// preserve all of the callee-saved resgisters, which is exactly what we want.
1517// $val is a scratch register for our use.
Andrew Trick410172b2011-06-07 00:08:49 +00001518let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendlingaa9047d2011-10-17 22:26:23 +00001519 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
1520 usesCustomInserter = 1 in
Bill Wendlingddce9f32010-11-30 00:50:22 +00001521def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson651b2302011-07-13 23:22:26 +00001522 AddrModeNone, 0, NoItinerary, "","",
Bill Wendlingddce9f32010-11-30 00:50:22 +00001523 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001524
Evan Cheng68132d82011-12-20 18:26:50 +00001525// FIXME: Non-IOS version(s)
Chris Lattner9492c172010-10-31 19:15:18 +00001526let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001527 Defs = [ R7, LR, SP ] in
Eli Friedmanc7870cc2019-03-22 18:37:26 +00001528def tInt_eh_sjlj_longjmp : XI<(outs), (ins tGPR:$src, tGPR:$scratch),
Owen Anderson651b2302011-07-13 23:22:26 +00001529 AddrModeNone, 0, IndexModeNone,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001530 Pseudo, NoItinerary, "", "",
Eli Friedmanc7870cc2019-03-22 18:37:26 +00001531 [(ARMeh_sjlj_longjmp tGPR:$src, tGPR:$scratch)]>,
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001532 Requires<[IsThumb,IsNotWindows]>;
1533
Eli Friedmanc7870cc2019-03-22 18:37:26 +00001534// (Windows is Thumb2-only)
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001535let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
1536 Defs = [ R11, LR, SP ] in
1537def tInt_WIN_eh_sjlj_longjmp
1538 : XI<(outs), (ins GPR:$src, GPR:$scratch), AddrModeNone, 0, IndexModeNone,
1539 Pseudo, NoItinerary, "", "", [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1540 Requires<[IsThumb,IsWindows]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001541
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001542//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00001543// Non-Instruction Patterns
1544//
1545
Jim Grosbach327cf8e2010-12-07 20:41:06 +00001546// Comparisons
1547def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1548 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1549def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1550 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1551
Louis Gerbargefdcf232014-05-12 19:53:52 +00001552// Bswap 16 with load/store
Louis Gerbargefdcf232014-05-12 19:53:52 +00001553def : T1Pat<(srl (bswap (extloadi16 t_addrmode_is2:$addr)), (i32 16)),
1554 (tREV16 (tLDRHi t_addrmode_is2:$addr))>;
John Brawn68acdcb2015-08-13 10:48:22 +00001555def : T1Pat<(srl (bswap (extloadi16 t_addrmode_rr:$addr)), (i32 16)),
1556 (tREV16 (tLDRHr t_addrmode_rr:$addr))>;
Louis Gerbargefdcf232014-05-12 19:53:52 +00001557def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1558 t_addrmode_is2:$addr),
1559 (tSTRHi(tREV16 tGPR:$Rn), t_addrmode_is2:$addr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001560def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1561 t_addrmode_rr:$addr),
1562 (tSTRHr (tREV16 tGPR:$Rn), t_addrmode_rr:$addr)>;
Louis Gerbargefdcf232014-05-12 19:53:52 +00001563
Tim Northoverdfe2156c2013-11-25 14:40:57 +00001564// ConstantPool
David Goodwine5b969f2009-07-27 19:59:26 +00001565def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001566
Tim Northover72360d22013-12-02 10:35:41 +00001567// GlobalAddress
Tim Northover1328c1a2014-01-13 14:19:17 +00001568def tLDRLIT_ga_pcrel : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr),
Tim Northover72360d22013-12-02 10:35:41 +00001569 IIC_iLoadiALU,
Tim Northover1328c1a2014-01-13 14:19:17 +00001570 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001571 (ARMWrapperPIC tglobaladdr:$addr))]>,
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +00001572 Requires<[IsThumb, DontUseMovtInPic]>;
Tim Northover72360d22013-12-02 10:35:41 +00001573
Tim Northover1328c1a2014-01-13 14:19:17 +00001574def tLDRLIT_ga_abs : PseudoInst<(outs tGPR:$dst), (ins i32imm:$src),
1575 IIC_iLoad_i,
1576 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001577 (ARMWrapper tglobaladdr:$src))]>,
1578 Requires<[IsThumb, DontUseMovt]>;
1579
Tim Northoverbd41cf82016-01-07 09:03:03 +00001580// TLS globals
1581def : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr),
1582 (tLDRLIT_ga_pcrel tglobaltlsaddr:$addr)>,
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +00001583 Requires<[IsThumb, DontUseMovtInPic]>;
Tim Northoverbd41cf82016-01-07 09:03:03 +00001584def : Pat<(ARMWrapper tglobaltlsaddr:$addr),
1585 (tLDRLIT_ga_abs tglobaltlsaddr:$addr)>,
1586 Requires<[IsThumb, DontUseMovt]>;
1587
Tim Northover72360d22013-12-02 10:35:41 +00001588
Evan Cheng0701c5a2007-01-27 02:29:45 +00001589// JumpTable
Tim Northover4998a472015-05-13 20:28:38 +00001590def : T1Pat<(ARMWrapperJT tjumptable:$dst),
1591 (tLEApcrelJT tjumptable:$dst)>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001592
Evan Cheng10043e22007-01-19 07:51:42 +00001593// Direct calls
Tim Northoverb5ece522016-05-10 19:17:47 +00001594def : T1Pat<(ARMcall texternalsym:$func), (tBL texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001595 Requires<[IsThumb]>;
Evan Cheng175bd142009-07-29 21:26:42 +00001596
Evan Cheng10043e22007-01-19 07:51:42 +00001597// zextload i1 -> zextload i8
Bill Wendling092a7bd2010-12-14 03:36:38 +00001598def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1599 (tLDRBi t_addrmode_is1:$addr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001600def : T1Pat<(zextloadi1 t_addrmode_rr:$addr),
1601 (tLDRBr t_addrmode_rr:$addr)>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001602
Renato Golinb9887ef2015-02-25 14:41:06 +00001603// extload from the stack -> word load from the stack, as it avoids having to
1604// materialize the base in a separate register. This only works when a word
1605// load puts the byte/halfword value in the same place in the register that the
1606// byte/halfword load would, i.e. when little-endian.
1607def : T1Pat<(extloadi1 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1608 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1609def : T1Pat<(extloadi8 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1610 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1611def : T1Pat<(extloadi16 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1612 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1613
Evan Chengd02d75c2007-01-26 19:13:16 +00001614// extload -> zextload
John Brawn68acdcb2015-08-13 10:48:22 +00001615def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1616def : T1Pat<(extloadi1 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>;
1617def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1618def : T1Pat<(extloadi8 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>;
1619def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
1620def : T1Pat<(extloadi16 t_addrmode_rr:$addr), (tLDRHr t_addrmode_rr:$addr)>;
Evan Chengd02d75c2007-01-26 19:13:16 +00001621
James Molloyb3326df2016-07-15 08:03:56 +00001622// post-inc loads and stores
1623
1624// post-inc LDR -> LDM r0!, {r1}. The way operands are layed out in LDMs is
1625// different to how ISel expects them for a post-inc load, so use a pseudo
1626// and expand it just after ISel.
Matthias Braun856548a2017-01-20 18:30:28 +00001627let usesCustomInserter = 1, mayLoad =1,
James Molloyb3326df2016-07-15 08:03:56 +00001628 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in
Eli Friedmanc7870cc2019-03-22 18:37:26 +00001629 def tLDR_postidx: tPseudoInst<(outs tGPR:$Rt, tGPR:$Rn_wb),
1630 (ins tGPR:$Rn, pred:$p),
James Molloyb3326df2016-07-15 08:03:56 +00001631 4, IIC_iStore_ru,
1632 []>;
1633
1634// post-inc STR -> STM r0!, {r1}. The layout of this (because it doesn't def
1635// multiple registers) is the same in ISel as MachineInstr, so there's no need
1636// for a pseudo.
Eli Friedmanc7870cc2019-03-22 18:37:26 +00001637def : T1Pat<(post_store tGPR:$Rt, tGPR:$Rn, 4),
1638 (tSTMIA_UPD tGPR:$Rn, tGPR:$Rt)>;
James Molloyb3326df2016-07-15 08:03:56 +00001639
Evan Cheng6da267d2009-08-28 00:31:43 +00001640// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng0794c6a2009-07-11 07:08:13 +00001641// ldr{b|h} + sxt{b|h} instead.
Bill Wendling1171e9e2010-12-15 00:58:57 +00001642def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1643 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1644 Requires<[IsThumb, IsThumb1Only, HasV6]>;
John Brawn68acdcb2015-08-13 10:48:22 +00001645def : T1Pat<(sextloadi8 t_addrmode_rr:$addr),
1646 (tSXTB (tLDRBr t_addrmode_rr:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001647 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001648def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1649 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1650 Requires<[IsThumb, IsThumb1Only, HasV6]>;
John Brawn68acdcb2015-08-13 10:48:22 +00001651def : T1Pat<(sextloadi16 t_addrmode_rr:$addr),
1652 (tSXTH (tLDRHr t_addrmode_rr:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001653 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001654
Bill Wendling1171e9e2010-12-15 00:58:57 +00001655def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1656 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001657def : T1Pat<(sextloadi8 t_addrmode_rr:$addr),
1658 (tASRri (tLSLri (tLDRBr t_addrmode_rr:$addr), 24), 24)>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001659def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1660 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001661def : T1Pat<(sextloadi16 t_addrmode_rr:$addr),
1662 (tASRri (tLSLri (tLDRHr t_addrmode_rr:$addr), 16), 16)>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001663
Eli Friedmanba912e02011-09-15 22:18:49 +00001664def : T1Pat<(atomic_load_8 t_addrmode_is1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001665 (tLDRBi t_addrmode_is1:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001666def : T1Pat<(atomic_load_8 t_addrmode_rr:$src),
1667 (tLDRBr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001668def : T1Pat<(atomic_load_16 t_addrmode_is2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001669 (tLDRHi t_addrmode_is2:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001670def : T1Pat<(atomic_load_16 t_addrmode_rr:$src),
1671 (tLDRHr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001672def : T1Pat<(atomic_load_32 t_addrmode_is4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001673 (tLDRi t_addrmode_is4:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001674def : T1Pat<(atomic_load_32 t_addrmode_rr:$src),
1675 (tLDRr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001676def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val),
1677 (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001678def : T1Pat<(atomic_store_8 t_addrmode_rr:$ptr, tGPR:$val),
1679 (tSTRBr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001680def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val),
1681 (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001682def : T1Pat<(atomic_store_16 t_addrmode_rr:$ptr, tGPR:$val),
1683 (tSTRHr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001684def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val),
1685 (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001686def : T1Pat<(atomic_store_32 t_addrmode_rr:$ptr, tGPR:$val),
1687 (tSTRr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001688
Evan Cheng10043e22007-01-19 07:51:42 +00001689// Large immediate handling.
1690
1691// Two piece imms.
Evan Chengeab9ca72009-06-27 02:26:13 +00001692def : T1Pat<(i32 thumb_immshifted:$src),
1693 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1694 (thumb_immshifted_shamt imm:$src))>;
Evan Cheng10043e22007-01-19 07:51:42 +00001695
Evan Chengeab9ca72009-06-27 02:26:13 +00001696def : T1Pat<(i32 imm0_255_comp:$src),
Artyom Skrobov94fb0bb2017-03-10 13:21:12 +00001697 (tMVN (tMOVi8 (imm_not_XFORM imm:$src)))>;
Evan Cheng207b24662009-11-06 23:52:48 +00001698
James Molloy65b6be12016-06-14 13:33:07 +00001699def : T1Pat<(i32 imm256_510:$src),
James Molloyb1013832016-06-07 13:10:14 +00001700 (tADDi8 (tMOVi8 255),
James Molloy65b6be12016-06-14 13:33:07 +00001701 (thumb_imm256_510_addend imm:$src))>;
James Molloyb1013832016-06-07 13:10:14 +00001702
Evan Cheng207b24662009-11-06 23:52:48 +00001703// Pseudo instruction that combines ldr from constpool and add pc. This should
1704// be expanded into two instructions late to allow if-conversion and
1705// scheduling.
1706let isReMaterializable = 1 in
Eli Friedmanc7870cc2019-03-22 18:37:26 +00001707def tLDRpci_pic : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling9c258942010-12-01 02:36:55 +00001708 NoItinerary,
Eli Friedmanc7870cc2019-03-22 18:37:26 +00001709 [(set tGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Cheng207b24662009-11-06 23:52:48 +00001710 imm:$cp))]>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001711 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001712
1713// Pseudo-instruction for merged POP and return.
1714// FIXME: remove when we have a way to marking a MI with these properties.
1715let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1716 hasExtraDefRegAllocReq = 1 in
1717def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001718 2, IIC_iPop_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001719 (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001720
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001721// Indirect branch using "mov pc, $Rm"
1722let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach39c67b52011-07-08 22:33:49 +00001723 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001724 2, IIC_Br, [(brind GPR:$Rm)],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001725 (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001726}
Jim Grosbach25977222011-08-19 23:24:36 +00001727
1728
1729// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1730// encoding is available on ARMv6K, but we don't differentiate that finely.
Sjoerd Meijer9da258d2016-06-03 13:19:43 +00001731def : InstAlias<"nop", (tMOVr R8, R8, 14, 0), 0>, Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach08a47802011-09-20 00:10:37 +00001732
1733
Jim Grosbach561e4e12011-12-13 20:23:22 +00001734// "neg" is and alias for "rsb rd, rn, #0"
1735def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1736 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
1737
Jim Grosbachad66de12012-04-11 00:15:16 +00001738
1739// Implied destination operand forms for shifts.
1740def : tInstAlias<"lsl${s}${p} $Rdm, $imm",
1741 (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>;
1742def : tInstAlias<"lsr${s}${p} $Rdm, $imm",
1743 (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
1744def : tInstAlias<"asr${s}${p} $Rdm, $imm",
1745 (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
Renato Golin3f126132016-05-12 21:22:31 +00001746
1747// Pseudo instruction ldr Rt, =immediate
1748def tLDRConstPool
1749 : tAsmPseudo<"ldr${p} $Rt, $immediate",
1750 (ins tGPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>;