Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | // This file describes the Thumb instruction set. |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | // Thumb specific DAG Nodes. |
| 15 | // |
| 16 | |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 17 | def imm_sr_XFORM: SDNodeXForm<imm, [{ |
| 18 | unsigned Imm = N->getZExtValue(); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 19 | return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), SDLoc(N), MVT::i32); |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 20 | }]>; |
Sjoerd Meijer | 1179470 | 2017-04-03 14:50:04 +0000 | [diff] [blame] | 21 | def ThumbSRImmAsmOperand: ImmAsmOperand<1,32> { let Name = "ImmThumbSR"; } |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 22 | def imm_sr : Operand<i32>, PatLeaf<(imm), [{ |
| 23 | uint64_t Imm = N->getZExtValue(); |
Owen Anderson | c4030388 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 24 | return Imm > 0 && Imm <= 32; |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 25 | }], imm_sr_XFORM> { |
| 26 | let PrintMethod = "printThumbSRImm"; |
| 27 | let ParserMatchClass = ThumbSRImmAsmOperand; |
Owen Anderson | c4030388 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 28 | } |
| 29 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 31 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }], imm_neg_XFORM>; |
| 33 | |
Sanne Wouda | 2409c64 | 2017-03-21 14:59:17 +0000 | [diff] [blame] | 34 | def ThumbModImmNeg1_7AsmOperand : AsmOperandClass { let Name = "ThumbModImmNeg1_7"; } |
| 35 | def mod_imm1_7_neg : Operand<i32>, PatLeaf<(imm), [{ |
| 36 | unsigned Value = -(unsigned)N->getZExtValue(); |
| 37 | return 0 < Value && Value < 8; |
| 38 | }], imm_neg_XFORM> { |
| 39 | let ParserMatchClass = ThumbModImmNeg1_7AsmOperand; |
| 40 | } |
| 41 | |
| 42 | def ThumbModImmNeg8_255AsmOperand : AsmOperandClass { let Name = "ThumbModImmNeg8_255"; } |
| 43 | def mod_imm8_255_neg : Operand<i32>, PatLeaf<(imm), [{ |
| 44 | unsigned Value = -(unsigned)N->getZExtValue(); |
| 45 | return 7 < Value && Value < 256; |
| 46 | }], imm_neg_XFORM> { |
| 47 | let ParserMatchClass = ThumbModImmNeg8_255AsmOperand; |
| 48 | } |
| 49 | |
| 50 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 52 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 53 | }]>; |
| 54 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | return Val >= 8 && Val < 256; |
| 58 | }], imm_neg_XFORM>; |
| 59 | |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 60 | // Break imm's up into two pieces: an immediate + a left shift. This uses |
| 61 | // thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt |
| 62 | // to get the val/shift pieces. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 64 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 65 | }]>; |
| 66 | |
| 67 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 68 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 69 | return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | }]>; |
| 71 | |
| 72 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 73 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 74 | return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | }]>; |
| 76 | |
James Molloy | 65b6be1 | 2016-06-14 13:33:07 +0000 | [diff] [blame] | 77 | def imm256_510 : ImmLeaf<i32, [{ |
| 78 | return Imm >= 256 && Imm < 511; |
James Molloy | b101383 | 2016-06-07 13:10:14 +0000 | [diff] [blame] | 79 | }]>; |
| 80 | |
James Molloy | 65b6be1 | 2016-06-14 13:33:07 +0000 | [diff] [blame] | 81 | def thumb_imm256_510_addend : SDNodeXForm<imm, [{ |
James Molloy | b101383 | 2016-06-07 13:10:14 +0000 | [diff] [blame] | 82 | return CurDAG->getTargetConstant(N->getZExtValue() - 255, SDLoc(N), MVT::i32); |
| 83 | }]>; |
| 84 | |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 85 | // Scaled 4 immediate. |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 86 | def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; } |
| 87 | def t_imm0_1020s4 : Operand<i32> { |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 88 | let PrintMethod = "printThumbS4ImmOperand"; |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 89 | let ParserMatchClass = t_imm0_1020s4_asmoperand; |
| 90 | let OperandType = "OPERAND_IMMEDIATE"; |
| 91 | } |
| 92 | |
| 93 | def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; } |
| 94 | def t_imm0_508s4 : Operand<i32> { |
| 95 | let PrintMethod = "printThumbS4ImmOperand"; |
| 96 | let ParserMatchClass = t_imm0_508s4_asmoperand; |
Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 97 | let OperandType = "OPERAND_IMMEDIATE"; |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 98 | } |
Jim Grosbach | 930f2f6 | 2012-04-05 20:57:13 +0000 | [diff] [blame] | 99 | // Alias use only, so no printer is necessary. |
| 100 | def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; } |
| 101 | def t_imm0_508s4_neg : Operand<i32> { |
| 102 | let ParserMatchClass = t_imm0_508s4_neg_asmoperand; |
| 103 | let OperandType = "OPERAND_IMMEDIATE"; |
| 104 | } |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 105 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 106 | // Define Thumb specific addressing modes. |
| 107 | |
Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 108 | // unsigned 8-bit, 2-scaled memory offset |
| 109 | class OperandUnsignedOffset_b8s2 : AsmOperandClass { |
| 110 | let Name = "UnsignedOffset_b8s2"; |
| 111 | let PredicateMethod = "isUnsignedOffset<8, 2>"; |
| 112 | } |
| 113 | |
| 114 | def UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2; |
| 115 | |
Mihai Popa | 8a9da5b | 2013-07-22 15:49:36 +0000 | [diff] [blame] | 116 | // thumb style PC relative operand. signed, 8 bits magnitude, |
| 117 | // two bits shift. can be represented as either [pc, #imm], #imm, |
| 118 | // or relocatable expression... |
| 119 | def ThumbMemPC : AsmOperandClass { |
| 120 | let Name = "ThumbMemPC"; |
| 121 | } |
| 122 | |
Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 123 | let OperandType = "OPERAND_PCREL" in { |
Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 124 | def t_brtarget : Operand<OtherVT> { |
| 125 | let EncoderMethod = "getThumbBRTargetOpValue"; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 126 | let DecoderMethod = "DecodeThumbBROperand"; |
Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 127 | } |
| 128 | |
Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 129 | // ADR instruction labels. |
| 130 | def t_adrlabel : Operand<i32> { |
| 131 | let EncoderMethod = "getThumbAdrLabelOpValue"; |
| 132 | let PrintMethod = "printAdrLabelOperand<2>"; |
| 133 | let ParserMatchClass = UnsignedOffset_b8s2; |
| 134 | } |
| 135 | |
Tim Northover | 3e03617 | 2016-07-11 22:29:37 +0000 | [diff] [blame] | 136 | |
| 137 | def thumb_br_target : Operand<OtherVT> { |
| 138 | let ParserMatchClass = ThumbBranchTarget; |
| 139 | let EncoderMethod = "getThumbBranchTargetOpValue"; |
| 140 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 141 | } |
| 142 | |
Tim Northover | 3e03617 | 2016-07-11 22:29:37 +0000 | [diff] [blame] | 143 | def thumb_bl_target : Operand<i32> { |
| 144 | let ParserMatchClass = ThumbBranchTarget; |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 145 | let EncoderMethod = "getThumbBLTargetOpValue"; |
Owen Anderson | 03ac20f | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 146 | let DecoderMethod = "DecodeThumbBLTargetOperand"; |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 147 | } |
| 148 | |
Tim Northover | 3e03617 | 2016-07-11 22:29:37 +0000 | [diff] [blame] | 149 | // Target for BLX *from* thumb mode. |
| 150 | def thumb_blx_target : Operand<i32> { |
| 151 | let ParserMatchClass = ARMBranchTarget; |
Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 152 | let EncoderMethod = "getThumbBLXTargetOpValue"; |
Owen Anderson | c4030388 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 153 | let DecoderMethod = "DecodeThumbBLXOffset"; |
Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 154 | } |
Mihai Popa | 8a9da5b | 2013-07-22 15:49:36 +0000 | [diff] [blame] | 155 | |
Tim Northover | 3e03617 | 2016-07-11 22:29:37 +0000 | [diff] [blame] | 156 | def thumb_bcc_target : Operand<OtherVT> { |
| 157 | let ParserMatchClass = ThumbBranchTarget; |
| 158 | let EncoderMethod = "getThumbBCCTargetOpValue"; |
| 159 | let DecoderMethod = "DecodeThumbBCCTargetOperand"; |
| 160 | } |
| 161 | |
| 162 | def thumb_cb_target : Operand<OtherVT> { |
| 163 | let ParserMatchClass = ThumbBranchTarget; |
| 164 | let EncoderMethod = "getThumbCBTargetOpValue"; |
| 165 | let DecoderMethod = "DecodeThumbCmpBROperand"; |
| 166 | } |
| 167 | |
Mihai Popa | 8a9da5b | 2013-07-22 15:49:36 +0000 | [diff] [blame] | 168 | // t_addrmode_pc := <label> => pc + imm8 * 4 |
| 169 | // |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 170 | def t_addrmode_pc : MemOperand { |
Mihai Popa | 8a9da5b | 2013-07-22 15:49:36 +0000 | [diff] [blame] | 171 | let EncoderMethod = "getAddrModePCOpValue"; |
| 172 | let DecoderMethod = "DecodeThumbAddrModePC"; |
| 173 | let PrintMethod = "printThumbLdrLabelOperand"; |
| 174 | let ParserMatchClass = ThumbMemPC; |
| 175 | } |
Benjamin Kramer | 3ceac21 | 2011-07-14 21:47:24 +0000 | [diff] [blame] | 176 | } |
Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 177 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 178 | // t_addrmode_rr := reg + reg |
| 179 | // |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 180 | def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; } |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 181 | def t_addrmode_rr : MemOperand, |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 182 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 183 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 184 | let PrintMethod = "printThumbAddrModeRROperand"; |
Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 185 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
Jim Grosbach | 7c4739d | 2011-08-19 19:17:58 +0000 | [diff] [blame] | 186 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 187 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 188 | } |
| 189 | |
David Green | 54b0115 | 2019-01-29 10:40:31 +0000 | [diff] [blame] | 190 | // t_addrmode_rr_sext := reg + reg |
| 191 | // |
| 192 | // This is similar to t_addrmode_rr, but uses different heuristics for |
| 193 | // ldrsb/ldrsh. |
| 194 | def t_addrmode_rr_sext : MemOperand, |
| 195 | ComplexPattern<i32, 2, "SelectThumbAddrModeRRSext", []> { |
| 196 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
| 197 | let PrintMethod = "printThumbAddrModeRROperand"; |
| 198 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
| 199 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
| 200 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
| 201 | } |
| 202 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 203 | // t_addrmode_rrs := reg + reg |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 204 | // |
Jim Grosbach | e938070 | 2011-08-19 16:52:32 +0000 | [diff] [blame] | 205 | // We use separate scaled versions because the Select* functions need |
| 206 | // to explicitly check for a matching constant and return false here so that |
| 207 | // the reg+imm forms will match instead. This is a horrible way to do that, |
| 208 | // as it forces tight coupling between the methods, but it's how selectiondag |
| 209 | // currently works. |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 210 | def t_addrmode_rrs1 : MemOperand, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 211 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> { |
| 212 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
| 213 | let PrintMethod = "printThumbAddrModeRROperand"; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 214 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 215 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 216 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 217 | } |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 218 | def t_addrmode_rrs2 : MemOperand, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 219 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> { |
| 220 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 221 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 222 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 223 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 224 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 225 | } |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 226 | def t_addrmode_rrs4 : MemOperand, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 227 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> { |
| 228 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 229 | let DecoderMethod = "DecodeThumbAddrModeRR"; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 230 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 231 | let ParserMatchClass = t_addrmode_rr_asm_operand; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 232 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 233 | } |
Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 234 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 235 | // t_addrmode_is4 := reg + imm5 * 4 |
Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 236 | // |
Jim Grosbach | 3fe94e3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 237 | def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; } |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 238 | def t_addrmode_is4 : MemOperand, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 239 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> { |
| 240 | let EncoderMethod = "getAddrModeISOpValue"; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 241 | let DecoderMethod = "DecodeThumbAddrModeIS"; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 242 | let PrintMethod = "printThumbAddrModeImm5S4Operand"; |
Jim Grosbach | 3fe94e3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 243 | let ParserMatchClass = t_addrmode_is4_asm_operand; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 244 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 245 | } |
| 246 | |
| 247 | // t_addrmode_is2 := reg + imm5 * 2 |
| 248 | // |
Jim Grosbach | 26d3587 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 249 | def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; } |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 250 | def t_addrmode_is2 : MemOperand, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 251 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> { |
| 252 | let EncoderMethod = "getAddrModeISOpValue"; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 253 | let DecoderMethod = "DecodeThumbAddrModeIS"; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 254 | let PrintMethod = "printThumbAddrModeImm5S2Operand"; |
Jim Grosbach | 26d3587 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 255 | let ParserMatchClass = t_addrmode_is2_asm_operand; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 256 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 257 | } |
| 258 | |
| 259 | // t_addrmode_is1 := reg + imm5 |
| 260 | // |
Jim Grosbach | a32c753e | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 261 | def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; } |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 262 | def t_addrmode_is1 : MemOperand, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 263 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> { |
| 264 | let EncoderMethod = "getAddrModeISOpValue"; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 265 | let DecoderMethod = "DecodeThumbAddrModeIS"; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 266 | let PrintMethod = "printThumbAddrModeImm5S1Operand"; |
Jim Grosbach | a32c753e | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 267 | let ParserMatchClass = t_addrmode_is1_asm_operand; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 268 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 269 | } |
| 270 | |
| 271 | // t_addrmode_sp := sp + imm8 * 4 |
| 272 | // |
Jim Grosbach | 505be759 | 2011-08-23 18:39:41 +0000 | [diff] [blame] | 273 | // FIXME: This really shouldn't have an explicit SP operand at all. It should |
| 274 | // be implicit, just like in the instruction encoding itself. |
Jim Grosbach | 23983d6 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 275 | def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; } |
Ahmed Bougacha | 273a9b4 | 2015-04-07 20:31:16 +0000 | [diff] [blame] | 276 | def t_addrmode_sp : MemOperand, |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 277 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 278 | let EncoderMethod = "getAddrModeThumbSPOpValue"; |
Owen Anderson | 03ac20f | 2011-08-08 23:25:22 +0000 | [diff] [blame] | 279 | let DecoderMethod = "DecodeThumbAddrModeSP"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 280 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jim Grosbach | 23983d6 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 281 | let ParserMatchClass = t_addrmode_sp_asm_operand; |
Jakob Stoklund Olesen | a94837d | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 282 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 283 | } |
| 284 | |
Tim Northover | 644a819 | 2018-06-20 12:09:44 +0000 | [diff] [blame] | 285 | // Inspects parent to determine whether an or instruction can be implemented as |
| 286 | // an add (i.e. whether we know overflow won't occur in the add). |
| 287 | def AddLikeOrOp : ComplexPattern<i32, 1, "SelectAddLikeOr", [], |
| 288 | [SDNPWantParent]>; |
| 289 | |
| 290 | // Pattern to exclude immediates from matching |
| 291 | def non_imm32 : PatLeaf<(i32 GPR), [{ return !isa<ConstantSDNode>(N); }]>; |
| 292 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 293 | //===----------------------------------------------------------------------===// |
| 294 | // Miscellaneous Instructions. |
| 295 | // |
| 296 | |
Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 297 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 298 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 299 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 300 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 301 | def tADJCALLSTACKUP : |
Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 302 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, |
| 303 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, |
| 304 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 305 | |
Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 306 | def tADJCALLSTACKDOWN : |
Serge Pavlov | d526b13 | 2017-05-09 13:35:13 +0000 | [diff] [blame] | 307 | PseudoInst<(outs), (ins i32imm:$amt, i32imm:$amt2), NoItinerary, |
| 308 | [(ARMcallseq_start imm:$amt, imm:$amt2)]>, |
Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 309 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 310 | } |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 311 | |
Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 312 | class T1SystemEncoding<bits<8> opc> |
Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 313 | : T1Encoding<0b101111> { |
Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 314 | let Inst{9-8} = 0b11; |
| 315 | let Inst{7-0} = opc; |
Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 316 | } |
| 317 | |
Saleem Abdulrasool | 7e7c2f9 | 2014-04-25 17:24:24 +0000 | [diff] [blame] | 318 | def tHINT : T1pI<(outs), (ins imm0_15:$imm), NoItinerary, "hint", "\t$imm", |
| 319 | [(int_arm_hint imm0_15:$imm)]>, |
Richard Barton | 87dacc3 | 2013-10-18 14:09:49 +0000 | [diff] [blame] | 320 | T1SystemEncoding<0x00>, |
| 321 | Requires<[IsThumb, HasV6M]> { |
| 322 | bits<4> imm; |
| 323 | let Inst{7-4} = imm; |
| 324 | } |
Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 325 | |
Sjoerd Meijer | 9da258d | 2016-06-03 13:19:43 +0000 | [diff] [blame] | 326 | // Note: When EmitPriority == 1, the alias will be used for printing |
| 327 | class tHintAlias<string Asm, dag Result, bit EmitPriority = 0> : tInstAlias<Asm, Result, EmitPriority> { |
Richard Barton | 87dacc3 | 2013-10-18 14:09:49 +0000 | [diff] [blame] | 328 | let Predicates = [IsThumb, HasV6M]; |
| 329 | } |
Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 330 | |
Sjoerd Meijer | 9da258d | 2016-06-03 13:19:43 +0000 | [diff] [blame] | 331 | def : tHintAlias<"nop$p", (tHINT 0, pred:$p), 1>; // A8.6.110 |
| 332 | def : tHintAlias<"yield$p", (tHINT 1, pred:$p), 1>; // A8.6.410 |
| 333 | def : tHintAlias<"wfe$p", (tHINT 2, pred:$p), 1>; // A8.6.408 |
| 334 | def : tHintAlias<"wfi$p", (tHINT 3, pred:$p), 1>; // A8.6.409 |
| 335 | def : tHintAlias<"sev$p", (tHINT 4, pred:$p), 1>; // A8.6.157 |
| 336 | def : tInstAlias<"sevl$p", (tHINT 5, pred:$p), 1> { |
Richard Barton | 87dacc3 | 2013-10-18 14:09:49 +0000 | [diff] [blame] | 337 | let Predicates = [IsThumb2, HasV8]; |
| 338 | } |
Joey Gouly | ad98f16 | 2013-10-01 12:39:11 +0000 | [diff] [blame] | 339 | |
Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 340 | // The imm operand $val can be used by a debugger to store more information |
Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 341 | // about the breakpoint. |
Jim Grosbach | 23b729e | 2011-08-17 23:08:57 +0000 | [diff] [blame] | 342 | def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val", |
| 343 | []>, |
| 344 | T1Encoding<0b101111> { |
| 345 | let Inst{9-8} = 0b10; |
Bill Wendling | 5da8cae | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 346 | // A8.6.22 |
| 347 | bits<8> val; |
| 348 | let Inst{7-0} = val; |
| 349 | } |
Saleem Abdulrasool | 7018755 | 2013-12-23 17:23:58 +0000 | [diff] [blame] | 350 | // default immediate for breakpoint mnemonic |
Sjoerd Meijer | 9da258d | 2016-06-03 13:19:43 +0000 | [diff] [blame] | 351 | def : InstAlias<"bkpt", (tBKPT 0), 0>, Requires<[IsThumb]>; |
Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 352 | |
Richard Barton | 8d519fe | 2013-09-05 14:14:19 +0000 | [diff] [blame] | 353 | def tHLT : T1I<(outs), (ins imm0_63:$val), NoItinerary, "hlt\t$val", |
| 354 | []>, T1Encoding<0b101110>, Requires<[IsThumb, HasV8]> { |
| 355 | let Inst{9-6} = 0b1010; |
| 356 | bits<6> val; |
| 357 | let Inst{5-0} = val; |
| 358 | } |
| 359 | |
Jim Grosbach | 39f9388 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 360 | def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end", |
Oliver Stannard | 6d5a5b9 | 2017-10-24 09:03:33 +0000 | [diff] [blame] | 361 | []>, T1Encoding<0b101101>, Requires<[IsThumb, IsNotMClass]>, Deprecated<HasV8Ops> { |
Jim Grosbach | 39f9388 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 362 | bits<1> end; |
Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 363 | // A8.6.156 |
Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 364 | let Inst{9-5} = 0b10010; |
Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 365 | let Inst{4} = 1; |
Jim Grosbach | 39f9388 | 2011-07-22 17:52:23 +0000 | [diff] [blame] | 366 | let Inst{3} = end; |
Bill Wendling | 49a2e23 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 367 | let Inst{2-0} = 0b000; |
Johnny Chen | 74cca5a | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 368 | } |
| 369 | |
Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 370 | // Change Processor State is a system instruction -- for disassembly only. |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 371 | def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags), |
Jim Grosbach | 4da03f0 | 2011-09-20 00:00:06 +0000 | [diff] [blame] | 372 | NoItinerary, "cps$imod $iflags", []>, |
Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 373 | T1Misc<0b0110011> { |
| 374 | // A8.6.38 & B6.1.1 |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 375 | bit imod; |
| 376 | bits<3> iflags; |
| 377 | |
| 378 | let Inst{4} = imod; |
| 379 | let Inst{3} = 0; |
| 380 | let Inst{2-0} = iflags; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 381 | let DecoderMethod = "DecodeThumbCPS"; |
Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 382 | } |
Johnny Chen | 44908a5 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 383 | |
Evan Cheng | 7cc6aca | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 384 | // For both thumb1 and thumb2. |
Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 385 | let isNotDuplicable = 1, isCodeGenOnly = 1 in |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 386 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 387 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 388 | T1Special<{0,0,?,?}>, Sched<[WriteALU]> { |
Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 389 | // A8.6.6 |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 390 | bits<3> dst; |
Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 391 | let Inst{6-3} = 0b1111; // Rm = pc |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 392 | let Inst{2-0} = dst; |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 393 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 394 | |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 395 | // ADD <Rd>, sp, #<imm8> |
Jakob Stoklund Olesen | dd2b39d | 2011-10-15 00:57:13 +0000 | [diff] [blame] | 396 | // FIXME: This should not be marked as having side effects, and it should be |
| 397 | // rematerializable. Clearing the side effect bit causes miscompilations, |
| 398 | // probably because the instruction can be moved around. |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 399 | def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm), |
| 400 | IIC_iALUi, "add", "\t$dst, $sp, $imm", []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 401 | T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> { |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 402 | // A6.2 & A8.6.8 |
| 403 | bits<3> dst; |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 404 | bits<8> imm; |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 405 | let Inst{10-8} = dst; |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 406 | let Inst{7-0} = imm; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 407 | let DecoderMethod = "DecodeThumbAddSpecialReg"; |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 408 | } |
| 409 | |
Tim Northover | 23075cc | 2014-10-20 21:28:41 +0000 | [diff] [blame] | 410 | // Thumb1 frame lowering is rather fragile, we hope to be able to use |
| 411 | // tADDrSPi, but we may need to insert a sequence that clobbers CPSR. |
| 412 | def tADDframe : PseudoInst<(outs tGPR:$dst), (ins i32imm:$base, i32imm:$offset), |
| 413 | NoItinerary, []>, |
| 414 | Requires<[IsThumb, IsThumb1Only]> { |
| 415 | let Defs = [CPSR]; |
| 416 | } |
| 417 | |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 418 | // ADD sp, sp, #<imm7> |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 419 | def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm), |
| 420 | IIC_iALUi, "add", "\t$Rdn, $imm", []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 421 | T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> { |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 422 | // A6.2.5 & A8.6.8 |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 423 | bits<7> imm; |
| 424 | let Inst{6-0} = imm; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 425 | let DecoderMethod = "DecodeThumbAddSPImm"; |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 426 | } |
Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 427 | |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 428 | // SUB sp, sp, #<imm7> |
| 429 | // FIXME: The encoding and the ASM string don't match up. |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 430 | def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm), |
| 431 | IIC_iALUi, "sub", "\t$Rdn, $imm", []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 432 | T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> { |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 433 | // A6.2.5 & A8.6.214 |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 434 | bits<7> imm; |
| 435 | let Inst{6-0} = imm; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 436 | let DecoderMethod = "DecodeThumbAddSPImm"; |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 437 | } |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 438 | |
Sanne Wouda | 2409c64 | 2017-03-21 14:59:17 +0000 | [diff] [blame] | 439 | def : tInstSubst<"add${p} sp, $imm", |
Jim Grosbach | 930f2f6 | 2012-04-05 20:57:13 +0000 | [diff] [blame] | 440 | (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>; |
Sanne Wouda | 2409c64 | 2017-03-21 14:59:17 +0000 | [diff] [blame] | 441 | def : tInstSubst<"add${p} sp, sp, $imm", |
Jim Grosbach | 930f2f6 | 2012-04-05 20:57:13 +0000 | [diff] [blame] | 442 | (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>; |
| 443 | |
Jim Grosbach | 4b701af | 2011-08-24 21:42:27 +0000 | [diff] [blame] | 444 | // Can optionally specify SP as a three operand instruction. |
| 445 | def : tInstAlias<"add${p} sp, sp, $imm", |
| 446 | (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>; |
| 447 | def : tInstAlias<"sub${p} sp, sp, $imm", |
| 448 | (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>; |
| 449 | |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 450 | // ADD <Rm>, sp |
Jim Grosbach | c6f32b3 | 2012-04-27 23:51:36 +0000 | [diff] [blame] | 451 | def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr, |
| 452 | "add", "\t$Rdn, $sp, $Rn", []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 453 | T1Special<{0,0,?,?}>, Sched<[WriteALU]> { |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 454 | // A8.6.9 Encoding T1 |
Jim Grosbach | 1b8457a | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 455 | bits<4> Rdn; |
| 456 | let Inst{7} = Rdn{3}; |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 457 | let Inst{6-3} = 0b1101; |
Jim Grosbach | 1b8457a | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 458 | let Inst{2-0} = Rdn{2-0}; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 459 | let DecoderMethod = "DecodeThumbAddSPReg"; |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 460 | } |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 461 | |
Bill Wendling | a82fb71 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 462 | // ADD sp, <Rm> |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 463 | def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr, |
| 464 | "add", "\t$Rdn, $Rm", []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 465 | T1Special<{0,0,?,?}>, Sched<[WriteALU]> { |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 466 | // A8.6.9 Encoding T2 |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 467 | bits<4> Rm; |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 468 | let Inst{7} = 1; |
Jim Grosbach | 0a0b307 | 2011-08-24 21:22:15 +0000 | [diff] [blame] | 469 | let Inst{6-3} = Rm; |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 470 | let Inst{2-0} = 0b101; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 471 | let DecoderMethod = "DecodeThumbAddSPReg"; |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 472 | } |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 473 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 474 | //===----------------------------------------------------------------------===// |
| 475 | // Control Flow Instructions. |
| 476 | // |
| 477 | |
Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 478 | // Indirect branches |
| 479 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Cameron Zwarich | 26ddb12 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 480 | def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 481 | T1Special<{1,1,0,?}>, Sched<[WriteBr]> { |
Cameron Zwarich | 26ddb12 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 482 | // A6.2.3 & A8.6.25 |
| 483 | bits<4> Rm; |
| 484 | let Inst{6-3} = Rm; |
| 485 | let Inst{2-0} = 0b000; |
James Molloy | d9ba4fd | 2012-02-09 10:56:31 +0000 | [diff] [blame] | 486 | let Unpredictable{2-0} = 0b111; |
Cameron Zwarich | 26ddb12 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 487 | } |
Bradley Smith | fed3e4a | 2016-01-25 11:24:47 +0000 | [diff] [blame] | 488 | def tBXNS : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bxns${p}\t$Rm", []>, |
| 489 | Requires<[IsThumb, Has8MSecExt]>, |
| 490 | T1Special<{1,1,0,?}>, Sched<[WriteBr]> { |
| 491 | bits<4> Rm; |
| 492 | let Inst{6-3} = Rm; |
| 493 | let Inst{2-0} = 0b100; |
| 494 | let Unpredictable{1-0} = 0b11; |
| 495 | } |
Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 496 | } |
| 497 | |
Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 498 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 499 | def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 500 | [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>; |
Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 501 | |
| 502 | // Alternative return instruction used by vararg functions. |
Jim Grosbach | 7471937 | 2011-07-08 21:50:04 +0000 | [diff] [blame] | 503 | def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 504 | 2, IIC_Br, [], |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 505 | (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>; |
Jim Grosbach | cb1b0b7 | 2011-07-08 21:04:05 +0000 | [diff] [blame] | 506 | } |
| 507 | |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 508 | // All calls clobber the non-callee saved registers. SP is marked as a use to |
| 509 | // prevent stack-pointer assignments that appear immediately before calls from |
| 510 | // potentially appearing dead. |
Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 511 | let isCall = 1, |
Jakob Stoklund Olesen | fa7a537 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 512 | Defs = [LR], Uses = [SP] in { |
Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 513 | // Also used for Thumb2 |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 514 | def tBL : TIx2<0b11110, 0b11, 1, |
Tim Northover | 3e03617 | 2016-07-11 22:29:37 +0000 | [diff] [blame] | 515 | (outs), (ins pred:$p, thumb_bl_target:$func), IIC_Br, |
Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 516 | "bl${p}\t$func", |
Tim Northover | b5ece52 | 2016-05-10 19:17:47 +0000 | [diff] [blame] | 517 | [(ARMcall tglobaladdr:$func)]>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 518 | Requires<[IsThumb]>, Sched<[WriteBrL]> { |
Kevin Enderby | 9142230 | 2012-05-03 22:41:56 +0000 | [diff] [blame] | 519 | bits<24> func; |
| 520 | let Inst{26} = func{23}; |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 521 | let Inst{25-16} = func{20-11}; |
Kevin Enderby | 9142230 | 2012-05-03 22:41:56 +0000 | [diff] [blame] | 522 | let Inst{13} = func{22}; |
| 523 | let Inst{11} = func{21}; |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 524 | let Inst{10-0} = func{10-0}; |
Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 525 | } |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 526 | |
Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 527 | // ARMv5T and above, also used for Thumb2 |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 528 | def tBLXi : TIx2<0b11110, 0b11, 0, |
Tim Northover | 3e03617 | 2016-07-11 22:29:37 +0000 | [diff] [blame] | 529 | (outs), (ins pred:$p, thumb_blx_target:$func), IIC_Br, |
Tim Northover | b5ece52 | 2016-05-10 19:17:47 +0000 | [diff] [blame] | 530 | "blx${p}\t$func", []>, |
Keith Walker | 1045717 | 2014-08-05 15:11:59 +0000 | [diff] [blame] | 531 | Requires<[IsThumb, HasV5T, IsNotMClass]>, Sched<[WriteBrL]> { |
Kevin Enderby | 9142230 | 2012-05-03 22:41:56 +0000 | [diff] [blame] | 532 | bits<24> func; |
| 533 | let Inst{26} = func{23}; |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 534 | let Inst{25-16} = func{20-11}; |
Kevin Enderby | 9142230 | 2012-05-03 22:41:56 +0000 | [diff] [blame] | 535 | let Inst{13} = func{22}; |
| 536 | let Inst{11} = func{21}; |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 537 | let Inst{10-1} = func{10-1}; |
| 538 | let Inst{0} = 0; // func{0} is assumed zero |
Jim Grosbach | e4fee20 | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 539 | } |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 540 | |
Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 541 | // Also used for Thumb2 |
Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 542 | def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br, |
Owen Anderson | 64d5362 | 2011-07-18 18:50:52 +0000 | [diff] [blame] | 543 | "blx${p}\t$func", |
Tim Northover | b5ece52 | 2016-05-10 19:17:47 +0000 | [diff] [blame] | 544 | [(ARMcall GPR:$func)]>, |
Jakob Stoklund Olesen | 6a2e99a | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 545 | Requires<[IsThumb, HasV5T]>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 546 | T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24; |
Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 547 | bits<4> func; |
| 548 | let Inst{6-3} = func; |
| 549 | let Inst{2-0} = 0b000; |
| 550 | } |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 551 | |
Bradley Smith | fed3e4a | 2016-01-25 11:24:47 +0000 | [diff] [blame] | 552 | // ARMv8-M Security Extensions |
| 553 | def tBLXNSr : TI<(outs), (ins pred:$p, GPRnopc:$func), IIC_Br, |
| 554 | "blxns${p}\t$func", []>, |
| 555 | Requires<[IsThumb, Has8MSecExt]>, |
| 556 | T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { |
| 557 | bits<4> func; |
| 558 | let Inst{6-3} = func; |
| 559 | let Inst{2-0} = 0b100; |
| 560 | let Unpredictable{1-0} = 0b11; |
| 561 | } |
| 562 | |
Lauro Ramos Venancio | 143b0df | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 563 | // ARMv4T |
Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 564 | def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 565 | 4, IIC_Br, |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 566 | [(ARMcall_nolink tGPR:$func)]>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 567 | Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>; |
Jian Cai | 16fa8b0 | 2019-08-16 23:30:16 +0000 | [diff] [blame] | 568 | |
| 569 | // Also used for Thumb2 |
| 570 | // push lr before the call |
| 571 | def tBL_PUSHLR : tPseudoInst<(outs), (ins GPRlr:$ra, pred:$p, thumb_bl_target:$func), |
| 572 | 4, IIC_Br, |
| 573 | []>, |
| 574 | Requires<[IsThumb]>, Sched<[WriteBr]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 575 | } |
| 576 | |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 577 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 578 | let isPredicable = 1 in |
Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 579 | def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br, |
| 580 | "b", "\t$target", [(br bb:$target)]>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 581 | T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> { |
Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 582 | bits<11> target; |
| 583 | let Inst{10-0} = target; |
Mihai Popa | ad18d3c | 2013-08-09 10:38:32 +0000 | [diff] [blame] | 584 | let AsmMatchConverter = "cvtThumbBranches"; |
| 585 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 586 | |
Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 587 | // Far jump |
Jim Grosbach | b5743b9 | 2010-12-16 19:11:16 +0000 | [diff] [blame] | 588 | // Just a pseudo for a tBL instruction. Needed to let regalloc know about |
| 589 | // the clobber of LR. |
Evan Cheng | 317bd7a | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 590 | let Defs = [LR] in |
Tim Northover | 3e03617 | 2016-07-11 22:29:37 +0000 | [diff] [blame] | 591 | def tBfar : tPseudoExpand<(outs), (ins thumb_bl_target:$target, pred:$p), |
| 592 | 4, IIC_Br, [], |
| 593 | (tBL pred:$p, thumb_bl_target:$target)>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 594 | Sched<[WriteBrTbl]>; |
Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 595 | |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 596 | def tBR_JTr : tPseudoInst<(outs), |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 597 | (ins tGPR:$target, i32imm:$jt), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 598 | 0, IIC_Br, |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 599 | [(ARMbrjt tGPR:$target, tjumptable:$jt)]>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 600 | Sched<[WriteBrTbl]> { |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 601 | let Size = 2; |
Nikita Popov | 4f8259b | 2019-08-03 06:47:23 +0000 | [diff] [blame] | 602 | let isNotDuplicable = 1; |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 603 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 604 | } |
Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 605 | } |
| 606 | |
Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 607 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 608 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 609 | let isBranch = 1, isTerminator = 1 in |
Tim Northover | 3e03617 | 2016-07-11 22:29:37 +0000 | [diff] [blame] | 610 | def tBcc : T1I<(outs), (ins thumb_bcc_target:$target, pred:$p), IIC_Br, |
Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 611 | "b${p}\t$target", |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 612 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 613 | T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> { |
Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 614 | bits<4> p; |
Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 615 | bits<8> target; |
Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 616 | let Inst{11-8} = p; |
Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 617 | let Inst{7-0} = target; |
Mihai Popa | ad18d3c | 2013-08-09 10:38:32 +0000 | [diff] [blame] | 618 | let AsmMatchConverter = "cvtThumbBranches"; |
Jim Grosbach | ce18d7e | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 619 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 620 | |
Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 621 | |
Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 622 | // Tail calls |
| 623 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
Evan Cheng | 68132d8 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 624 | // IOS versions. |
Jakob Stoklund Olesen | fa7a537 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 625 | let Uses = [SP] in { |
Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 626 | def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 627 | 4, IIC_Br, [], |
Jim Grosbach | 204c128 | 2011-07-08 20:39:19 +0000 | [diff] [blame] | 628 | (tBX GPR:$dst, (ops 14, zero_reg))>, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 629 | Requires<[IsThumb]>, Sched<[WriteBr]>; |
Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 630 | } |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 631 | // tTAILJMPd: MachO version uses a Thumb2 branch (no Thumb1 tail calls |
| 632 | // on MachO), so it's in ARMInstrThumb2.td. |
| 633 | // Non-MachO version: |
Jakob Stoklund Olesen | fa7a537 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 634 | let Uses = [SP] in { |
Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 635 | def tTAILJMPdND : tPseudoExpand<(outs), |
Jakob Stoklund Olesen | 6a81d30 | 2012-07-13 20:27:00 +0000 | [diff] [blame] | 636 | (ins t_brtarget:$dst, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 637 | 4, IIC_Br, [], |
Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 638 | (tB t_brtarget:$dst, pred:$p)>, |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 639 | Requires<[IsThumb, IsNotMachO]>, Sched<[WriteBr]>; |
Jim Grosbach | 166cd88 | 2011-07-08 20:13:35 +0000 | [diff] [blame] | 640 | } |
| 641 | } |
| 642 | |
| 643 | |
Jim Grosbach | 5cc338d | 2011-08-23 19:49:10 +0000 | [diff] [blame] | 644 | // A8.6.218 Supervisor Call (Software Interrupt) |
Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 645 | // A8.6.16 B: Encoding T1 |
| 646 | // If Inst{11-8} == 0b1111 then SEE SVC |
Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 647 | let isCall = 1, Uses = [SP] in |
Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 648 | def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 649 | "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> { |
Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 650 | bits<8> imm; |
Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 651 | let Inst{15-12} = 0b1101; |
Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 652 | let Inst{11-8} = 0b1111; |
| 653 | let Inst{7-0} = imm; |
Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 654 | } |
| 655 | |
Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 656 | // The assembler uses 0xDEFE for a trap instruction. |
Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 657 | let isBarrier = 1, isTerminator = 1 in |
Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 658 | def tTRAP : TI<(outs), (ins), IIC_Br, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 659 | "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> { |
Bill Wendling | 3acd027 | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 660 | let Inst = 0xdefe; |
Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 661 | } |
| 662 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 663 | //===----------------------------------------------------------------------===// |
| 664 | // Load Store Instructions. |
| 665 | // |
| 666 | |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 667 | // PC-relative loads need to be matched first as constant pool accesses need to |
| 668 | // always be PC-relative. We do this using AddedComplexity, as the pattern is |
| 669 | // simpler than the patterns of the other load instructions. |
| 670 | let canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 10 in |
| 671 | def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, |
| 672 | "ldr", "\t$Rt, $addr", |
| 673 | [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 674 | T1Encoding<{0,1,0,0,1,?}>, Sched<[WriteLd]> { |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 675 | // A6.2 & A8.6.59 |
| 676 | bits<3> Rt; |
| 677 | bits<8> addr; |
| 678 | let Inst{10-8} = Rt; |
| 679 | let Inst{7-0} = addr; |
| 680 | } |
| 681 | |
| 682 | // SP-relative loads should be matched before standard immediate-offset loads as |
| 683 | // it means we avoid having to move SP to another register. |
| 684 | let canFoldAsLoad = 1 in |
| 685 | def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i, |
| 686 | "ldr", "\t$Rt, $addr", |
| 687 | [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>, |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 688 | T1LdStSP<{1,?,?}>, Sched<[WriteLd]> { |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 689 | bits<3> Rt; |
| 690 | bits<8> addr; |
| 691 | let Inst{10-8} = Rt; |
| 692 | let Inst{7-0} = addr; |
| 693 | } |
| 694 | |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 695 | // Loads: reg/reg and reg/imm5 |
Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 696 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 697 | multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, |
| 698 | Operand AddrMode_r, Operand AddrMode_i, |
| 699 | AddrMode am, InstrItinClass itin_r, |
| 700 | InstrItinClass itin_i, string asm, |
| 701 | PatFrag opnode> { |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 702 | // Immediate-offset loads should be matched before register-offset loads as |
| 703 | // when the offset is a constant it's simpler to first check if it fits in the |
| 704 | // immediate offset field then fall back to register-offset if it doesn't. |
Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 705 | def i : // reg/imm5 |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 706 | T1pILdStEncodeImm<imm_opc, 1 /* Load */, |
| 707 | (outs tGPR:$Rt), (ins AddrMode_i:$addr), |
| 708 | am, itin_i, asm, "\t$Rt, $addr", |
| 709 | [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 710 | // Register-offset loads are matched last. |
| 711 | def r : // reg/reg |
| 712 | T1pILdStEncode<reg_opc, |
| 713 | (outs tGPR:$Rt), (ins AddrMode_r:$addr), |
| 714 | am, itin_r, asm, "\t$Rt, $addr", |
| 715 | [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>; |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 716 | } |
| 717 | // Stores: reg/reg and reg/imm5 |
| 718 | multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, |
| 719 | Operand AddrMode_r, Operand AddrMode_i, |
| 720 | AddrMode am, InstrItinClass itin_r, |
| 721 | InstrItinClass itin_i, string asm, |
| 722 | PatFrag opnode> { |
Bill Wendling | 5ab38b5 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 723 | def i : // reg/imm5 |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 724 | T1pILdStEncodeImm<imm_opc, 0 /* Store */, |
| 725 | (outs), (ins tGPR:$Rt, AddrMode_i:$addr), |
| 726 | am, itin_i, asm, "\t$Rt, $addr", |
| 727 | [(opnode tGPR:$Rt, AddrMode_i:$addr)]>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 728 | def r : // reg/reg |
| 729 | T1pILdStEncode<reg_opc, |
| 730 | (outs), (ins tGPR:$Rt, AddrMode_r:$addr), |
| 731 | am, itin_r, asm, "\t$Rt, $addr", |
| 732 | [(opnode tGPR:$Rt, AddrMode_r:$addr)]>; |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 733 | } |
Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 734 | |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 735 | // A8.6.57 & A8.6.60 |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 736 | defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rr, |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 737 | t_addrmode_is4, AddrModeT1_4, |
| 738 | IIC_iLoad_r, IIC_iLoad_i, "ldr", |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 739 | load>, Sched<[WriteLd]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 740 | |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 741 | // A8.6.64 & A8.6.61 |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 742 | defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rr, |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 743 | t_addrmode_is1, AddrModeT1_1, |
| 744 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb", |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 745 | zextloadi8>, Sched<[WriteLd]>; |
Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 746 | |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 747 | // A8.6.76 & A8.6.73 |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 748 | defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rr, |
Bill Wendling | ce4f87b | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 749 | t_addrmode_is2, AddrModeT1_2, |
| 750 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh", |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 751 | zextloadi16>, Sched<[WriteLd]>; |
Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 752 | |
Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 753 | let AddedComplexity = 10 in |
Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 754 | def tLDRSB : // A8.6.80 |
David Green | 54b0115 | 2019-01-29 10:40:31 +0000 | [diff] [blame] | 755 | T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr_sext:$addr), |
Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 756 | AddrModeT1_1, IIC_iLoad_bh_r, |
Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 757 | "ldrsb", "\t$Rt, $addr", |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 758 | [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr_sext:$addr))]>, Sched<[WriteLd]>; |
Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 759 | |
Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 760 | let AddedComplexity = 10 in |
Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 761 | def tLDRSH : // A8.6.84 |
David Green | 54b0115 | 2019-01-29 10:40:31 +0000 | [diff] [blame] | 762 | T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr_sext:$addr), |
Bill Wendling | c25545a | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 763 | AddrModeT1_2, IIC_iLoad_bh_r, |
Owen Anderson | 3157f2e | 2011-08-15 19:00:06 +0000 | [diff] [blame] | 764 | "ldrsh", "\t$Rt, $addr", |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 765 | [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr_sext:$addr))]>, Sched<[WriteLd]>; |
Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 766 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 767 | |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 768 | def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 769 | "str", "\t$Rt, $addr", |
| 770 | [(store tGPR:$Rt, t_addrmode_sp:$addr)]>, |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 771 | T1LdStSP<{0,?,?}>, Sched<[WriteST]> { |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 772 | bits<3> Rt; |
| 773 | bits<8> addr; |
| 774 | let Inst{10-8} = Rt; |
| 775 | let Inst{7-0} = addr; |
| 776 | } |
Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 777 | |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 778 | // A8.6.194 & A8.6.192 |
| 779 | defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rr, |
| 780 | t_addrmode_is4, AddrModeT1_4, |
| 781 | IIC_iStore_r, IIC_iStore_i, "str", |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 782 | store>, Sched<[WriteST]>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 783 | |
| 784 | // A8.6.197 & A8.6.195 |
| 785 | defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rr, |
| 786 | t_addrmode_is1, AddrModeT1_1, |
| 787 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strb", |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 788 | truncstorei8>, Sched<[WriteST]>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 789 | |
| 790 | // A8.6.207 & A8.6.205 |
| 791 | defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rr, |
| 792 | t_addrmode_is2, AddrModeT1_2, |
| 793 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strh", |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 794 | truncstorei16>, Sched<[WriteST]>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 795 | |
| 796 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 797 | //===----------------------------------------------------------------------===// |
| 798 | // Load / store multiple Instructions. |
| 799 | // |
| 800 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 801 | // These require base address to be written back or one of the loaded regs. |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 802 | let hasSideEffects = 0 in { |
Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 803 | |
Oliver Stannard | 4cf35b4 | 2018-12-03 10:32:42 +0000 | [diff] [blame] | 804 | let mayLoad = 1, hasExtraDefRegAllocReq = 1, variadicOpsAreDefs = 1 in |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 805 | def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 806 | IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> { |
| 807 | bits<3> Rn; |
| 808 | bits<8> regs; |
| 809 | let Inst{10-8} = Rn; |
| 810 | let Inst{7-0} = regs; |
| 811 | } |
Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 812 | |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 813 | // Writeback version is just a pseudo, as there's no encoding difference. |
Sylvestre Ledru | 91ce36c | 2012-09-27 10:14:43 +0000 | [diff] [blame] | 814 | // Writeback happens iff the base register is not in the destination register |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 815 | // list. |
Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 816 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 817 | def tLDMIA_UPD : |
| 818 | InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain, |
| 819 | "$Rn = $wb", IIC_iLoad_mu>, |
| 820 | PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> { |
| 821 | let Size = 2; |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 822 | let OutOperandList = (outs tGPR:$wb); |
| 823 | let InOperandList = (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops); |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 824 | let Pattern = []; |
| 825 | let isCodeGenOnly = 1; |
| 826 | let isPseudo = 1; |
| 827 | list<Predicate> Predicates = [IsThumb]; |
| 828 | } |
| 829 | |
| 830 | // There is no non-writeback version of STM for Thumb. |
Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 831 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 832 | def tSTMIA_UPD : Thumb1I<(outs tGPR:$wb), |
Jim Grosbach | 6ccd79f | 2011-08-24 18:19:42 +0000 | [diff] [blame] | 833 | (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 834 | AddrModeNone, 2, IIC_iStore_mu, |
| 835 | "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>, |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 836 | T1Encoding<{1,1,0,0,0,?}> { |
| 837 | bits<3> Rn; |
| 838 | bits<8> regs; |
| 839 | let Inst{10-8} = Rn; |
| 840 | let Inst{7-0} = regs; |
| 841 | } |
Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 842 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 843 | } // hasSideEffects |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 844 | |
Jim Grosbach | 90103cc | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 845 | def : InstAlias<"ldm${p} $Rn!, $regs", |
Sjoerd Meijer | 9da258d | 2016-06-03 13:19:43 +0000 | [diff] [blame] | 846 | (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs), 0>, |
Jim Grosbach | 90103cc | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 847 | Requires<[IsThumb, IsThumb1Only]>; |
| 848 | |
Oliver Stannard | 4cf35b4 | 2018-12-03 10:32:42 +0000 | [diff] [blame] | 849 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1, |
| 850 | variadicOpsAreDefs = 1 in |
Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 851 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 852 | IIC_iPop, |
Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 853 | "pop${p}\t$regs", []>, |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 854 | T1Misc<{1,1,0,?,?,?,?}>, Sched<[WriteLd]> { |
Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 855 | bits<16> regs; |
Bill Wendling | 945b776 | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 856 | let Inst{8} = regs{15}; |
| 857 | let Inst{7-0} = regs{7-0}; |
| 858 | } |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 859 | |
Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 860 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in |
Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 861 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | 49d4c0b | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 862 | IIC_iStore_m, |
Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 863 | "push${p}\t$regs", []>, |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 864 | T1Misc<{0,1,0,?,?,?,?}>, Sched<[WriteST]> { |
Bill Wendling | e60fd5a | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 865 | bits<16> regs; |
| 866 | let Inst{8} = regs{14}; |
| 867 | let Inst{7-0} = regs{7-0}; |
| 868 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 869 | |
| 870 | //===----------------------------------------------------------------------===// |
| 871 | // Arithmetic Instructions. |
| 872 | // |
| 873 | |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 874 | // Helper classes for encoding T1pI patterns: |
| 875 | class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 876 | string opc, string asm, list<dag> pattern> |
| 877 | : T1pI<oops, iops, itin, opc, asm, pattern>, |
| 878 | T1DataProcessing<opA> { |
| 879 | bits<3> Rm; |
| 880 | bits<3> Rn; |
| 881 | let Inst{5-3} = Rm; |
| 882 | let Inst{2-0} = Rn; |
| 883 | } |
| 884 | class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin, |
| 885 | string opc, string asm, list<dag> pattern> |
| 886 | : T1pI<oops, iops, itin, opc, asm, pattern>, |
| 887 | T1Misc<opA> { |
| 888 | bits<3> Rm; |
| 889 | bits<3> Rd; |
| 890 | let Inst{5-3} = Rm; |
| 891 | let Inst{2-0} = Rd; |
| 892 | } |
| 893 | |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 894 | // Helper classes for encoding T1sI patterns: |
| 895 | class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 896 | string opc, string asm, list<dag> pattern> |
| 897 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 898 | T1DataProcessing<opA> { |
| 899 | bits<3> Rd; |
| 900 | bits<3> Rn; |
| 901 | let Inst{5-3} = Rn; |
| 902 | let Inst{2-0} = Rd; |
| 903 | } |
| 904 | class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 905 | string opc, string asm, list<dag> pattern> |
| 906 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 907 | T1General<opA> { |
| 908 | bits<3> Rm; |
| 909 | bits<3> Rn; |
| 910 | bits<3> Rd; |
| 911 | let Inst{8-6} = Rm; |
| 912 | let Inst{5-3} = Rn; |
| 913 | let Inst{2-0} = Rd; |
| 914 | } |
| 915 | class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 916 | string opc, string asm, list<dag> pattern> |
| 917 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 918 | T1General<opA> { |
| 919 | bits<3> Rd; |
| 920 | bits<3> Rm; |
| 921 | let Inst{5-3} = Rm; |
| 922 | let Inst{2-0} = Rd; |
| 923 | } |
| 924 | |
| 925 | // Helper classes for encoding T1sIt patterns: |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 926 | class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 927 | string opc, string asm, list<dag> pattern> |
| 928 | : T1sIt<oops, iops, itin, opc, asm, pattern>, |
| 929 | T1DataProcessing<opA> { |
Bill Wendling | 05632cb | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 930 | bits<3> Rdn; |
| 931 | bits<3> Rm; |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 932 | let Inst{5-3} = Rm; |
| 933 | let Inst{2-0} = Rdn; |
Bill Wendling | fe1de03 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 934 | } |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 935 | class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 936 | string opc, string asm, list<dag> pattern> |
| 937 | : T1sIt<oops, iops, itin, opc, asm, pattern>, |
| 938 | T1General<opA> { |
| 939 | bits<3> Rdn; |
| 940 | bits<8> imm8; |
| 941 | let Inst{10-8} = Rdn; |
| 942 | let Inst{7-0} = imm8; |
| 943 | } |
| 944 | |
Sjoerd Meijer | 724023a | 2016-09-14 08:20:03 +0000 | [diff] [blame] | 945 | let isAdd = 1 in { |
| 946 | // Add with carry register |
| 947 | let isCommutable = 1, Uses = [CPSR] in |
| 948 | def tADC : // A8.6.2 |
| 949 | T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, |
| 950 | "adc", "\t$Rdn, $Rm", |
Artyom Skrobov | 92c0653 | 2017-03-22 23:35:51 +0000 | [diff] [blame] | 951 | []>, Sched<[WriteALU]>; |
Evan Cheng | f40b900 | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 952 | |
Sjoerd Meijer | 724023a | 2016-09-14 08:20:03 +0000 | [diff] [blame] | 953 | // Add immediate |
| 954 | def tADDi3 : // A8.6.4 T1 |
| 955 | T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), |
| 956 | IIC_iALUi, |
| 957 | "add", "\t$Rd, $Rm, $imm3", |
| 958 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>, |
| 959 | Sched<[WriteALU]> { |
| 960 | bits<3> imm3; |
| 961 | let Inst{8-6} = imm3; |
| 962 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 963 | |
Sjoerd Meijer | 724023a | 2016-09-14 08:20:03 +0000 | [diff] [blame] | 964 | def tADDi8 : // A8.6.4 T2 |
| 965 | T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), |
| 966 | (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, |
| 967 | "add", "\t$Rdn, $imm8", |
| 968 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>, |
| 969 | Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 970 | |
Sjoerd Meijer | 724023a | 2016-09-14 08:20:03 +0000 | [diff] [blame] | 971 | // Add register |
| 972 | let isCommutable = 1 in |
| 973 | def tADDrr : // A8.6.6 T1 |
| 974 | T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), |
| 975 | IIC_iALUr, |
| 976 | "add", "\t$Rd, $Rn, $Rm", |
| 977 | [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 978 | |
Artyom Skrobov | 92c0653 | 2017-03-22 23:35:51 +0000 | [diff] [blame] | 979 | /// Similar to the above except these set the 's' bit so the |
| 980 | /// instruction modifies the CPSR register. |
| 981 | /// |
| 982 | /// These opcodes will be converted to the real non-S opcodes by |
| 983 | /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. |
| 984 | let hasPostISelHook = 1, Defs = [CPSR] in { |
Artyom Skrobov | 8d96430 | 2017-04-21 07:35:21 +0000 | [diff] [blame] | 985 | let isCommutable = 1, Uses = [CPSR] in |
Artyom Skrobov | 92c0653 | 2017-03-22 23:35:51 +0000 | [diff] [blame] | 986 | def tADCS : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 987 | 2, IIC_iALUr, |
| 988 | [(set tGPR:$Rdn, CPSR, (ARMadde tGPR:$Rn, tGPR:$Rm, |
| 989 | CPSR))]>, |
| 990 | Requires<[IsThumb1Only]>, |
| 991 | Sched<[WriteALU]>; |
| 992 | |
| 993 | def tADDSi3 : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), |
| 994 | 2, IIC_iALUi, |
| 995 | [(set tGPR:$Rd, CPSR, (ARMaddc tGPR:$Rm, |
| 996 | imm0_7:$imm3))]>, |
| 997 | Requires<[IsThumb1Only]>, |
| 998 | Sched<[WriteALU]>; |
| 999 | |
| 1000 | def tADDSi8 : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, imm0_255:$imm8), |
| 1001 | 2, IIC_iALUi, |
| 1002 | [(set tGPR:$Rdn, CPSR, (ARMaddc tGPR:$Rn, |
| 1003 | imm8_255:$imm8))]>, |
| 1004 | Requires<[IsThumb1Only]>, |
| 1005 | Sched<[WriteALU]>; |
| 1006 | |
| 1007 | let isCommutable = 1 in |
| 1008 | def tADDSrr : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), |
| 1009 | 2, IIC_iALUr, |
| 1010 | [(set tGPR:$Rd, CPSR, (ARMaddc tGPR:$Rn, |
| 1011 | tGPR:$Rm))]>, |
| 1012 | Requires<[IsThumb1Only]>, |
| 1013 | Sched<[WriteALU]>; |
| 1014 | } |
| 1015 | |
Sjoerd Meijer | 724023a | 2016-09-14 08:20:03 +0000 | [diff] [blame] | 1016 | let hasSideEffects = 0 in |
| 1017 | def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr, |
| 1018 | "add", "\t$Rdn, $Rm", []>, |
| 1019 | T1Special<{0,0,?,?}>, Sched<[WriteALU]> { |
| 1020 | // A8.6.6 T2 |
| 1021 | bits<4> Rdn; |
| 1022 | bits<4> Rm; |
| 1023 | let Inst{7} = Rdn{3}; |
| 1024 | let Inst{6-3} = Rm; |
| 1025 | let Inst{2-0} = Rdn{2-0}; |
| 1026 | } |
Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 1027 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1028 | |
Tim Northover | 644a819 | 2018-06-20 12:09:44 +0000 | [diff] [blame] | 1029 | // Thumb has more flexible short encodings for ADD than ORR, so use those where |
| 1030 | // possible. |
| 1031 | def : T1Pat<(or AddLikeOrOp:$Rn, imm0_7:$imm), (tADDi3 $Rn, imm0_7:$imm)>; |
| 1032 | |
| 1033 | def : T1Pat<(or AddLikeOrOp:$Rn, imm8_255:$imm), (tADDi8 $Rn, imm8_255:$imm)>; |
| 1034 | |
| 1035 | def : T1Pat<(or AddLikeOrOp:$Rn, tGPR:$Rm), (tADDrr $Rn, $Rm)>; |
| 1036 | |
| 1037 | |
Oliver Stannard | d771f6c | 2017-09-01 10:47:25 +0000 | [diff] [blame] | 1038 | def : tInstAlias <"add${s}${p} $Rdn, $Rm", |
| 1039 | (tADDrr tGPR:$Rdn,s_cc_out:$s, tGPR:$Rdn, tGPR:$Rm, pred:$p)>; |
| 1040 | |
Sanne Wouda | 2409c64 | 2017-03-21 14:59:17 +0000 | [diff] [blame] | 1041 | def : tInstSubst<"sub${s}${p} $rd, $rn, $imm", |
| 1042 | (tADDi3 tGPR:$rd, s_cc_out:$s, tGPR:$rn, mod_imm1_7_neg:$imm, pred:$p)>; |
| 1043 | def : tInstSubst<"sub${s}${p} $rdn, $imm", |
| 1044 | (tADDi8 tGPR:$rdn, s_cc_out:$s, mod_imm8_255_neg:$imm, pred:$p)>; |
| 1045 | |
| 1046 | |
Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 1047 | // AND register |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1048 | let isCommutable = 1 in |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1049 | def tAND : // A8.6.12 |
| 1050 | T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1051 | IIC_iBITr, |
| 1052 | "and", "\t$Rdn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1053 | [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1054 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1055 | // ASR immediate |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1056 | def tASRri : // A8.6.14 |
Owen Anderson | c4030388 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 1057 | T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1058 | IIC_iMOVsi, |
| 1059 | "asr", "\t$Rd, $Rm, $imm5", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1060 | [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>, |
| 1061 | Sched<[WriteALU]> { |
Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 1062 | bits<5> imm5; |
| 1063 | let Inst{10-6} = imm5; |
Bill Wendling | 284326b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 1064 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1065 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1066 | // ASR register |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1067 | def tASRrr : // A8.6.15 |
| 1068 | T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1069 | IIC_iMOVsr, |
| 1070 | "asr", "\t$Rdn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1071 | [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1072 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1073 | // BIC register |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1074 | def tBIC : // A8.6.20 |
| 1075 | T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1076 | IIC_iBITr, |
| 1077 | "bic", "\t$Rdn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1078 | [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>, |
| 1079 | Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1080 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1081 | // CMN register |
Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 1082 | let isCompare = 1, Defs = [CPSR] in { |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 1083 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 1084 | // Compare-to-zero still works out, just not the relationals |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1085 | //def tCMN : // A8.6.33 |
| 1086 | // T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 1087 | // IIC_iCMPr, |
| 1088 | // "cmn", "\t$lhs, $rhs", |
| 1089 | // [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1090 | |
| 1091 | def tCMNz : // A8.6.33 |
| 1092 | T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm), |
| 1093 | IIC_iCMPr, |
| 1094 | "cmn", "\t$Rn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1095 | [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>; |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1096 | |
| 1097 | } // isCompare = 1, Defs = [CPSR] |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1098 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1099 | // CMP immediate |
Gabor Greif | 22f6922 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 1100 | let isCompare = 1, Defs = [CPSR] in { |
Jim Grosbach | 4f240a1 | 2011-08-18 18:08:29 +0000 | [diff] [blame] | 1101 | def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi, |
Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 1102 | "cmp", "\t$Rn, $imm8", |
| 1103 | [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1104 | T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> { |
Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 1105 | // A8.6.35 |
| 1106 | bits<3> Rn; |
| 1107 | bits<8> imm8; |
| 1108 | let Inst{10-8} = Rn; |
| 1109 | let Inst{7-0} = imm8; |
| 1110 | } |
| 1111 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1112 | // CMP register |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1113 | def tCMPr : // A8.6.36 T1 |
| 1114 | T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), |
| 1115 | IIC_iCMPr, |
| 1116 | "cmp", "\t$Rn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1117 | [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>; |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1118 | |
Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 1119 | def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, |
| 1120 | "cmp", "\t$Rn, $Rm", []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1121 | T1Special<{0,1,?,?}>, Sched<[WriteCMP]> { |
Bill Wendling | 775899e | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 1122 | // A8.6.36 T2 |
| 1123 | bits<4> Rm; |
| 1124 | bits<4> Rn; |
| 1125 | let Inst{7} = Rn{3}; |
| 1126 | let Inst{6-3} = Rm; |
| 1127 | let Inst{2-0} = Rn{2-0}; |
| 1128 | } |
Bill Wendling | c31de25 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 1129 | } // isCompare = 1, Defs = [CPSR] |
Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1130 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1131 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1132 | // XOR register |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1133 | let isCommutable = 1 in |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1134 | def tEOR : // A8.6.45 |
| 1135 | T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1136 | IIC_iBITr, |
| 1137 | "eor", "\t$Rdn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1138 | [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1139 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1140 | // LSL immediate |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1141 | def tLSLri : // A8.6.88 |
Jim Grosbach | 5503c3a | 2011-08-19 19:29:25 +0000 | [diff] [blame] | 1142 | T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5), |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1143 | IIC_iMOVsi, |
| 1144 | "lsl", "\t$Rd, $Rm, $imm5", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1145 | [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>, |
| 1146 | Sched<[WriteALU]> { |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1147 | bits<5> imm5; |
| 1148 | let Inst{10-6} = imm5; |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1149 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1150 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1151 | // LSL register |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1152 | def tLSLrr : // A8.6.89 |
| 1153 | T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1154 | IIC_iMOVsr, |
| 1155 | "lsl", "\t$Rdn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1156 | [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1157 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1158 | // LSR immediate |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1159 | def tLSRri : // A8.6.90 |
Owen Anderson | c4030388 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 1160 | T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1161 | IIC_iMOVsi, |
| 1162 | "lsr", "\t$Rd, $Rm, $imm5", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1163 | [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>, |
| 1164 | Sched<[WriteALU]> { |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1165 | bits<5> imm5; |
| 1166 | let Inst{10-6} = imm5; |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1167 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1168 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1169 | // LSR register |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1170 | def tLSRrr : // A8.6.91 |
| 1171 | T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1172 | IIC_iMOVsr, |
| 1173 | "lsr", "\t$Rdn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1174 | [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1175 | |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1176 | // Move register |
Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1177 | let isMoveImm = 1 in |
Jim Grosbach | a6f7a1e | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 1178 | def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi, |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1179 | "mov", "\t$Rd, $imm8", |
| 1180 | [(set tGPR:$Rd, imm0_255:$imm8)]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1181 | T1General<{1,0,0,?,?}>, Sched<[WriteALU]> { |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1182 | // A8.6.96 |
| 1183 | bits<3> Rd; |
| 1184 | bits<8> imm8; |
| 1185 | let Inst{10-8} = Rd; |
| 1186 | let Inst{7-0} = imm8; |
| 1187 | } |
Jim Grosbach | f86cd37 | 2011-08-19 20:46:54 +0000 | [diff] [blame] | 1188 | // Because we have an explicit tMOVSr below, we need an alias to handle |
| 1189 | // the immediate "movs" form here. Blech. |
Jim Grosbach | 6caa557 | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 1190 | def : tInstAlias <"movs $Rdn, $imm", |
| 1191 | (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1192 | |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 1193 | // A7-73: MOV(2) - mov setting flag. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1194 | |
Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 1195 | let hasSideEffects = 0, isMoveReg = 1 in { |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1196 | def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone, |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1197 | 2, IIC_iMOVr, |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1198 | "mov", "\t$Rd, $Rm", "", []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1199 | T1Special<{1,0,?,?}>, Sched<[WriteALU]> { |
Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1200 | // A8.6.97 |
| 1201 | bits<4> Rd; |
| 1202 | bits<4> Rm; |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1203 | let Inst{7} = Rd{3}; |
| 1204 | let Inst{6-3} = Rm; |
Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1205 | let Inst{2-0} = Rd{2-0}; |
| 1206 | } |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1207 | let Defs = [CPSR] in |
Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1208 | def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1209 | "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> { |
Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1210 | // A8.6.97 |
| 1211 | bits<3> Rd; |
| 1212 | bits<3> Rm; |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1213 | let Inst{15-6} = 0b0000000000; |
Bill Wendling | 4d8ff86 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1214 | let Inst{5-3} = Rm; |
| 1215 | let Inst{2-0} = Rd; |
Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1216 | } |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1217 | } // hasSideEffects |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1218 | |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1219 | // Multiply register |
Jim Grosbach | bfeb4f7 | 2011-08-22 23:25:48 +0000 | [diff] [blame] | 1220 | let isCommutable = 1 in |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1221 | def tMUL : // A8.6.105 T1 |
Jim Grosbach | 8e04849 | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 1222 | Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2, |
| 1223 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd", |
| 1224 | [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>, |
David Green | d2d0f46 | 2019-05-15 12:41:58 +0000 | [diff] [blame] | 1225 | T1DataProcessing<0b1101>, Sched<[WriteMUL32, ReadMUL, ReadMUL]> { |
Jim Grosbach | 8e04849 | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 1226 | bits<3> Rd; |
| 1227 | bits<3> Rn; |
| 1228 | let Inst{5-3} = Rn; |
| 1229 | let Inst{2-0} = Rd; |
| 1230 | let AsmMatchConverter = "cvtThumbMultiply"; |
| 1231 | } |
| 1232 | |
Jim Grosbach | 6caa557 | 2011-08-22 18:04:24 +0000 | [diff] [blame] | 1233 | def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn, |
| 1234 | pred:$p)>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1235 | |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1236 | // Move inverse register |
| 1237 | def tMVN : // A8.6.107 |
| 1238 | T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr, |
| 1239 | "mvn", "\t$Rd, $Rn", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1240 | [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1241 | |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1242 | // Bitwise or register |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1243 | let isCommutable = 1 in |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1244 | def tORR : // A8.6.114 |
| 1245 | T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1246 | IIC_iBITr, |
| 1247 | "orr", "\t$Rdn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1248 | [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1249 | |
Bill Wendling | 22db313 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1250 | // Swaps |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1251 | def tREV : // A8.6.134 |
| 1252 | T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1253 | IIC_iUNAr, |
| 1254 | "rev", "\t$Rd, $Rm", |
| 1255 | [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1256 | Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1257 | |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1258 | def tREV16 : // A8.6.135 |
| 1259 | T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1260 | IIC_iUNAr, |
| 1261 | "rev16", "\t$Rd, $Rm", |
Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 1262 | [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1263 | Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1264 | |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1265 | def tREVSH : // A8.6.136 |
| 1266 | T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1267 | IIC_iUNAr, |
| 1268 | "revsh", "\t$Rd, $Rm", |
Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 1269 | [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1270 | Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1271 | |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1272 | // Rotate right register |
| 1273 | def tROR : // A8.6.139 |
| 1274 | T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1275 | IIC_iMOVsr, |
| 1276 | "ror", "\t$Rdn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1277 | [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>, |
| 1278 | Sched<[WriteALU]>; |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1279 | |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1280 | // Negate register |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1281 | def tRSB : // A8.6.141 |
| 1282 | T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn), |
| 1283 | IIC_iALUi, |
| 1284 | "rsb", "\t$Rd, $Rn, #0", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1285 | [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1286 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1287 | // Subtract with carry register |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1288 | let Uses = [CPSR] in |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1289 | def tSBC : // A8.6.151 |
| 1290 | T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1291 | IIC_iALUr, |
| 1292 | "sbc", "\t$Rdn, $Rm", |
Artyom Skrobov | 92c0653 | 2017-03-22 23:35:51 +0000 | [diff] [blame] | 1293 | []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1294 | Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1295 | |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1296 | // Subtract immediate |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1297 | def tSUBi3 : // A8.6.210 T1 |
Jim Grosbach | d0c435c | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 1298 | T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1299 | IIC_iALUi, |
| 1300 | "sub", "\t$Rd, $Rm, $imm3", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1301 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>, |
| 1302 | Sched<[WriteALU]> { |
Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1303 | bits<3> imm3; |
Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1304 | let Inst{8-6} = imm3; |
Bill Wendling | ccba1a8 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1305 | } |
Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1306 | |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1307 | def tSUBi8 : // A8.6.210 T2 |
Jim Grosbach | d0c435c | 2011-09-16 22:58:42 +0000 | [diff] [blame] | 1308 | T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), |
| 1309 | (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, |
Bill Wendling | 4915f56 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1310 | "sub", "\t$Rdn, $imm8", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1311 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>, |
| 1312 | Sched<[WriteALU]>; |
Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1313 | |
Sanne Wouda | 2409c64 | 2017-03-21 14:59:17 +0000 | [diff] [blame] | 1314 | def : tInstSubst<"add${s}${p} $rd, $rn, $imm", |
| 1315 | (tSUBi3 tGPR:$rd, s_cc_out:$s, tGPR:$rn, mod_imm1_7_neg:$imm, pred:$p)>; |
| 1316 | |
| 1317 | |
| 1318 | def : tInstSubst<"add${s}${p} $rdn, $imm", |
| 1319 | (tSUBi8 tGPR:$rdn, s_cc_out:$s, mod_imm8_255_neg:$imm, pred:$p)>; |
| 1320 | |
| 1321 | |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1322 | // Subtract register |
| 1323 | def tSUBrr : // A8.6.212 |
| 1324 | T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), |
| 1325 | IIC_iALUr, |
| 1326 | "sub", "\t$Rd, $Rn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1327 | [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>, |
| 1328 | Sched<[WriteALU]>; |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1329 | |
Oliver Stannard | d771f6c | 2017-09-01 10:47:25 +0000 | [diff] [blame] | 1330 | def : tInstAlias <"sub${s}${p} $Rdn, $Rm", |
| 1331 | (tSUBrr tGPR:$Rdn,s_cc_out:$s, tGPR:$Rdn, tGPR:$Rm, pred:$p)>; |
| 1332 | |
Artyom Skrobov | 92c0653 | 2017-03-22 23:35:51 +0000 | [diff] [blame] | 1333 | /// Similar to the above except these set the 's' bit so the |
| 1334 | /// instruction modifies the CPSR register. |
| 1335 | /// |
| 1336 | /// These opcodes will be converted to the real non-S opcodes by |
| 1337 | /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. |
| 1338 | let hasPostISelHook = 1, Defs = [CPSR] in { |
Artyom Skrobov | 8d96430 | 2017-04-21 07:35:21 +0000 | [diff] [blame] | 1339 | let Uses = [CPSR] in |
Artyom Skrobov | 92c0653 | 2017-03-22 23:35:51 +0000 | [diff] [blame] | 1340 | def tSBCS : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1341 | 2, IIC_iALUr, |
| 1342 | [(set tGPR:$Rdn, CPSR, (ARMsube tGPR:$Rn, tGPR:$Rm, |
| 1343 | CPSR))]>, |
| 1344 | Requires<[IsThumb1Only]>, |
| 1345 | Sched<[WriteALU]>; |
| 1346 | |
| 1347 | def tSUBSi3 : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), |
| 1348 | 2, IIC_iALUi, |
| 1349 | [(set tGPR:$Rd, CPSR, (ARMsubc tGPR:$Rm, |
| 1350 | imm0_7:$imm3))]>, |
| 1351 | Requires<[IsThumb1Only]>, |
| 1352 | Sched<[WriteALU]>; |
| 1353 | |
| 1354 | def tSUBSi8 : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, imm0_255:$imm8), |
| 1355 | 2, IIC_iALUi, |
| 1356 | [(set tGPR:$Rdn, CPSR, (ARMsubc tGPR:$Rn, |
| 1357 | imm8_255:$imm8))]>, |
| 1358 | Requires<[IsThumb1Only]>, |
| 1359 | Sched<[WriteALU]>; |
| 1360 | |
| 1361 | def tSUBSrr : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), |
| 1362 | 2, IIC_iALUr, |
| 1363 | [(set tGPR:$Rd, CPSR, (ARMsubc tGPR:$Rn, |
| 1364 | tGPR:$Rm))]>, |
| 1365 | Requires<[IsThumb1Only]>, |
| 1366 | Sched<[WriteALU]>; |
Eli Friedman | 063fd98 | 2018-10-31 21:45:48 +0000 | [diff] [blame] | 1367 | |
| 1368 | def tRSBS : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn), |
| 1369 | 2, IIC_iALUr, |
| 1370 | [(set tGPR:$Rd, CPSR, (ARMsubc 0, tGPR:$Rn))]>, |
| 1371 | Requires<[IsThumb1Only]>, |
| 1372 | Sched<[WriteALU]>; |
Eli Friedman | 89b80f1 | 2019-07-31 23:19:21 +0000 | [diff] [blame] | 1373 | |
| 1374 | def tLSLSri : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, imm0_31:$imm5), |
| 1375 | 2, IIC_iALUr, |
| 1376 | [(set tGPR:$Rd, CPSR, (ARMlsls tGPR:$Rn, imm0_31:$imm5))]>, |
| 1377 | Requires<[IsThumb1Only]>, |
| 1378 | Sched<[WriteALU]>; |
Artyom Skrobov | 92c0653 | 2017-03-22 23:35:51 +0000 | [diff] [blame] | 1379 | } |
| 1380 | |
Tim Northover | 5745b6a | 2018-12-03 11:16:21 +0000 | [diff] [blame] | 1381 | |
| 1382 | def : T1Pat<(ARMsubs tGPR:$Rn, tGPR:$Rm), (tSUBSrr $Rn, $Rm)>; |
| 1383 | def : T1Pat<(ARMsubs tGPR:$Rn, imm0_7:$imm3), (tSUBSi3 $Rn, imm0_7:$imm3)>; |
| 1384 | def : T1Pat<(ARMsubs tGPR:$Rn, imm0_255:$imm8), (tSUBSi8 $Rn, imm0_255:$imm8)>; |
| 1385 | |
| 1386 | |
Bill Wendling | 490240a | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1387 | // Sign-extend byte |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1388 | def tSXTB : // A8.6.222 |
| 1389 | T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1390 | IIC_iUNAr, |
| 1391 | "sxtb", "\t$Rd, $Rm", |
| 1392 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1393 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
| 1394 | Sched<[WriteALU]>; |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1395 | |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1396 | // Sign-extend short |
| 1397 | def tSXTH : // A8.6.224 |
| 1398 | T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1399 | IIC_iUNAr, |
| 1400 | "sxth", "\t$Rd, $Rm", |
| 1401 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1402 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
| 1403 | Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1404 | |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1405 | // Test |
Gabor Greif | 2afac8e | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 1406 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1407 | def tTST : // A8.6.230 |
| 1408 | T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, |
| 1409 | "tst", "\t$Rn, $Rm", |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1410 | [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>, |
| 1411 | Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1412 | |
Saleem Abdulrasool | 27351f2 | 2014-05-14 03:47:39 +0000 | [diff] [blame] | 1413 | // A8.8.247 UDF - Undefined (Encoding T1) |
Saleem Abdulrasool | 2bd1262 | 2014-05-22 04:46:46 +0000 | [diff] [blame] | 1414 | def tUDF : TI<(outs), (ins imm0_255:$imm8), IIC_Br, "udf\t$imm8", |
| 1415 | [(int_arm_undefined imm0_255:$imm8)]>, Encoding16 { |
Saleem Abdulrasool | 27351f2 | 2014-05-14 03:47:39 +0000 | [diff] [blame] | 1416 | bits<8> imm8; |
| 1417 | let Inst{15-12} = 0b1101; |
| 1418 | let Inst{11-8} = 0b1110; |
| 1419 | let Inst{7-0} = imm8; |
| 1420 | } |
| 1421 | |
Peter Collingbourne | 4bb928c | 2018-10-24 18:10:38 +0000 | [diff] [blame] | 1422 | def : Pat<(debugtrap), (tBKPT 0)>, Requires<[IsThumb, HasV5T]>; |
| 1423 | def : Pat<(debugtrap), (tUDF 254)>, Requires<[IsThumb, NoV5T]>; |
| 1424 | |
Saleem Abdulrasool | 075d2e3 | 2016-10-27 16:59:22 +0000 | [diff] [blame] | 1425 | def t__brkdiv0 : TI<(outs), (ins), IIC_Br, "__brkdiv0", |
| 1426 | [(int_arm_undefined 249)]>, Encoding16, |
| 1427 | Requires<[IsThumb, IsWindows]> { |
| 1428 | let Inst = 0xdef9; |
| 1429 | let isTerminator = 1; |
| 1430 | } |
| 1431 | |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1432 | // Zero-extend byte |
| 1433 | def tUXTB : // A8.6.262 |
| 1434 | T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1435 | IIC_iUNAr, |
| 1436 | "uxtb", "\t$Rd, $Rm", |
| 1437 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1438 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
| 1439 | Sched<[WriteALU]>; |
David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1440 | |
Bill Wendling | 8ed14ae | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1441 | // Zero-extend short |
| 1442 | def tUXTH : // A8.6.264 |
| 1443 | T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1444 | IIC_iUNAr, |
| 1445 | "uxth", "\t$Rd, $Rm", |
| 1446 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1447 | Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1448 | |
Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1449 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. |
Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1450 | // Expanded after instruction selection into a branch sequence. |
| 1451 | let usesCustomInserter = 1 in // Expanded after instruction selection. |
Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1452 | def tMOVCCr_pseudo : |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 1453 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, cmovpred:$p), |
| 1454 | NoItinerary, |
| 1455 | [(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, cmovpred:$p))]>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1456 | |
| 1457 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 1458 | // assembler. |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1459 | |
| 1460 | def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p), |
Jim Grosbach | e2a0404 | 2011-08-17 20:37:40 +0000 | [diff] [blame] | 1461 | IIC_iALUi, "adr{$p}\t$Rd, $addr", []>, |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1462 | T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> { |
Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1463 | bits<3> Rd; |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1464 | bits<8> addr; |
Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1465 | let Inst{10-8} = Rd; |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1466 | let Inst{7-0} = addr; |
Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1467 | let DecoderMethod = "DecodeThumbAddSpecialReg"; |
Bill Wendling | 85a8a72 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1468 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1469 | |
Renato Golin | d69570e | 2017-05-16 17:59:07 +0000 | [diff] [blame] | 1470 | let hasSideEffects = 0, isReMaterializable = 1 in |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1471 | def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1472 | 2, IIC_iALUi, []>, Sched<[WriteALU]>; |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1473 | |
Jakob Stoklund Olesen | 7435249 | 2012-08-24 22:46:55 +0000 | [diff] [blame] | 1474 | let hasSideEffects = 1 in |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1475 | def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd), |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1476 | (ins i32imm:$label, pred:$p), |
Arnold Schwaighofer | 654649d | 2013-06-06 17:03:13 +0000 | [diff] [blame] | 1477 | 2, IIC_iALUi, []>, Sched<[WriteALU]>; |
Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1478 | |
James Molloy | 70a3d6d | 2016-11-01 13:37:41 +0000 | [diff] [blame] | 1479 | // Thumb-1 doesn't have the TBB or TBH instructions, but we can synthesize them |
| 1480 | // and make use of the same compressed jump table format as Thumb-2. |
Matthias Braun | 7006035 | 2017-05-30 18:52:33 +0000 | [diff] [blame] | 1481 | let Size = 2, isBranch = 1, isTerminator = 1, isBarrier = 1, |
Nikita Popov | 4f8259b | 2019-08-03 06:47:23 +0000 | [diff] [blame] | 1482 | isIndirectBranch = 1, isNotDuplicable = 1 in { |
James Molloy | 70a3d6d | 2016-11-01 13:37:41 +0000 | [diff] [blame] | 1483 | def tTBB_JT : tPseudoInst<(outs), |
Florian Hahn | 08fdd04 | 2017-06-29 08:45:31 +0000 | [diff] [blame] | 1484 | (ins tGPRwithpc:$base, tGPR:$index, i32imm:$jt, i32imm:$pclbl), 0, |
| 1485 | IIC_Br, []>, Sched<[WriteBr]>; |
James Molloy | 70a3d6d | 2016-11-01 13:37:41 +0000 | [diff] [blame] | 1486 | |
| 1487 | def tTBH_JT : tPseudoInst<(outs), |
Florian Hahn | 08fdd04 | 2017-06-29 08:45:31 +0000 | [diff] [blame] | 1488 | (ins tGPRwithpc:$base, tGPR:$index, i32imm:$jt, i32imm:$pclbl), 0, |
| 1489 | IIC_Br, []>, Sched<[WriteBr]>; |
James Molloy | 70a3d6d | 2016-11-01 13:37:41 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1492 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1493 | // TLS Instructions |
| 1494 | // |
| 1495 | |
| 1496 | // __aeabi_read_tp preserves the registers r1-r3. |
Jim Grosbach | e4750ef | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 1497 | // This is a pseudo inst so that we can get the encoding right, |
| 1498 | // complete with fixup for the aeabi_read_tp function. |
| 1499 | let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1500 | def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br, |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 1501 | [(set R0, ARMthread_pointer)]>, |
| 1502 | Sched<[WriteBr]>; |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1503 | |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1504 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1505 | // SJLJ Exception handling intrinsics |
Owen Anderson | b745623 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 1506 | // |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1507 | |
| 1508 | // eh_sjlj_setjmp() is an instruction sequence to store the return address and |
| 1509 | // save #0 in R0 for the non-longjmp case. Since by its nature we may be coming |
| 1510 | // from some other function to get here, and we're using the stack frame for the |
| 1511 | // containing function to save/restore registers, we can't keep anything live in |
| 1512 | // regs across the eh_sjlj_setjmp(), else it will almost certainly have been |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1513 | // tromped upon when we get here from a longjmp(). We force everything out of |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1514 | // registers except for our own input by listing the relevant registers in |
| 1515 | // Defs. By doing so, we also cause the prologue/epilogue code to actively |
| 1516 | // preserve all of the callee-saved resgisters, which is exactly what we want. |
| 1517 | // $val is a scratch register for our use. |
Andrew Trick | 410172b | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 1518 | let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ], |
Bill Wendling | aa9047d | 2011-10-17 22:26:23 +0000 | [diff] [blame] | 1519 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, |
| 1520 | usesCustomInserter = 1 in |
Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1521 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1522 | AddrModeNone, 0, NoItinerary, "","", |
Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1523 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; |
Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1524 | |
Evan Cheng | 68132d8 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 1525 | // FIXME: Non-IOS version(s) |
Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 1526 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, |
Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1527 | Defs = [ R7, LR, SP ] in |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 1528 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins tGPR:$src, tGPR:$scratch), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1529 | AddrModeNone, 0, IndexModeNone, |
Bill Wendling | ddce9f3 | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1530 | Pseudo, NoItinerary, "", "", |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 1531 | [(ARMeh_sjlj_longjmp tGPR:$src, tGPR:$scratch)]>, |
Saleem Abdulrasool | 1632fe1 | 2016-03-10 16:26:37 +0000 | [diff] [blame] | 1532 | Requires<[IsThumb,IsNotWindows]>; |
| 1533 | |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 1534 | // (Windows is Thumb2-only) |
Saleem Abdulrasool | 1632fe1 | 2016-03-10 16:26:37 +0000 | [diff] [blame] | 1535 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, |
| 1536 | Defs = [ R11, LR, SP ] in |
| 1537 | def tInt_WIN_eh_sjlj_longjmp |
| 1538 | : XI<(outs), (ins GPR:$src, GPR:$scratch), AddrModeNone, 0, IndexModeNone, |
| 1539 | Pseudo, NoItinerary, "", "", [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 1540 | Requires<[IsThumb,IsWindows]>; |
Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1541 | |
Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1542 | //===----------------------------------------------------------------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1543 | // Non-Instruction Patterns |
| 1544 | // |
| 1545 | |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 1546 | // Comparisons |
| 1547 | def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8), |
| 1548 | (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>; |
| 1549 | def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm), |
| 1550 | (tCMPr tGPR:$Rn, tGPR:$Rm)>; |
| 1551 | |
Louis Gerbarg | efdcf23 | 2014-05-12 19:53:52 +0000 | [diff] [blame] | 1552 | // Bswap 16 with load/store |
Louis Gerbarg | efdcf23 | 2014-05-12 19:53:52 +0000 | [diff] [blame] | 1553 | def : T1Pat<(srl (bswap (extloadi16 t_addrmode_is2:$addr)), (i32 16)), |
| 1554 | (tREV16 (tLDRHi t_addrmode_is2:$addr))>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1555 | def : T1Pat<(srl (bswap (extloadi16 t_addrmode_rr:$addr)), (i32 16)), |
| 1556 | (tREV16 (tLDRHr t_addrmode_rr:$addr))>; |
Louis Gerbarg | efdcf23 | 2014-05-12 19:53:52 +0000 | [diff] [blame] | 1557 | def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)), |
| 1558 | t_addrmode_is2:$addr), |
| 1559 | (tSTRHi(tREV16 tGPR:$Rn), t_addrmode_is2:$addr)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1560 | def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)), |
| 1561 | t_addrmode_rr:$addr), |
| 1562 | (tSTRHr (tREV16 tGPR:$Rn), t_addrmode_rr:$addr)>; |
Louis Gerbarg | efdcf23 | 2014-05-12 19:53:52 +0000 | [diff] [blame] | 1563 | |
Tim Northover | dfe2156c | 2013-11-25 14:40:57 +0000 | [diff] [blame] | 1564 | // ConstantPool |
David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1565 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1566 | |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1567 | // GlobalAddress |
Tim Northover | 1328c1a | 2014-01-13 14:19:17 +0000 | [diff] [blame] | 1568 | def tLDRLIT_ga_pcrel : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr), |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1569 | IIC_iLoadiALU, |
Tim Northover | 1328c1a | 2014-01-13 14:19:17 +0000 | [diff] [blame] | 1570 | [(set tGPR:$dst, |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1571 | (ARMWrapperPIC tglobaladdr:$addr))]>, |
Evgeniy Stepanov | 76d5ac4 | 2017-11-13 20:45:38 +0000 | [diff] [blame] | 1572 | Requires<[IsThumb, DontUseMovtInPic]>; |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1573 | |
Tim Northover | 1328c1a | 2014-01-13 14:19:17 +0000 | [diff] [blame] | 1574 | def tLDRLIT_ga_abs : PseudoInst<(outs tGPR:$dst), (ins i32imm:$src), |
| 1575 | IIC_iLoad_i, |
| 1576 | [(set tGPR:$dst, |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1577 | (ARMWrapper tglobaladdr:$src))]>, |
| 1578 | Requires<[IsThumb, DontUseMovt]>; |
| 1579 | |
Tim Northover | bd41cf8 | 2016-01-07 09:03:03 +0000 | [diff] [blame] | 1580 | // TLS globals |
| 1581 | def : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr), |
| 1582 | (tLDRLIT_ga_pcrel tglobaltlsaddr:$addr)>, |
Evgeniy Stepanov | 76d5ac4 | 2017-11-13 20:45:38 +0000 | [diff] [blame] | 1583 | Requires<[IsThumb, DontUseMovtInPic]>; |
Tim Northover | bd41cf8 | 2016-01-07 09:03:03 +0000 | [diff] [blame] | 1584 | def : Pat<(ARMWrapper tglobaltlsaddr:$addr), |
| 1585 | (tLDRLIT_ga_abs tglobaltlsaddr:$addr)>, |
| 1586 | Requires<[IsThumb, DontUseMovt]>; |
| 1587 | |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1588 | |
Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1589 | // JumpTable |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1590 | def : T1Pat<(ARMWrapperJT tjumptable:$dst), |
| 1591 | (tLEApcrelJT tjumptable:$dst)>; |
Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1592 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1593 | // Direct calls |
Tim Northover | b5ece52 | 2016-05-10 19:17:47 +0000 | [diff] [blame] | 1594 | def : T1Pat<(ARMcall texternalsym:$func), (tBL texternalsym:$func)>, |
Jakob Stoklund Olesen | 6a2e99a | 2012-04-06 00:04:58 +0000 | [diff] [blame] | 1595 | Requires<[IsThumb]>; |
Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1596 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1597 | // zextload i1 -> zextload i8 |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1598 | def : T1Pat<(zextloadi1 t_addrmode_is1:$addr), |
| 1599 | (tLDRBi t_addrmode_is1:$addr)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1600 | def : T1Pat<(zextloadi1 t_addrmode_rr:$addr), |
| 1601 | (tLDRBr t_addrmode_rr:$addr)>; |
Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1602 | |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 1603 | // extload from the stack -> word load from the stack, as it avoids having to |
| 1604 | // materialize the base in a separate register. This only works when a word |
| 1605 | // load puts the byte/halfword value in the same place in the register that the |
| 1606 | // byte/halfword load would, i.e. when little-endian. |
| 1607 | def : T1Pat<(extloadi1 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, |
| 1608 | Requires<[IsThumb, IsThumb1Only, IsLE]>; |
| 1609 | def : T1Pat<(extloadi8 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, |
| 1610 | Requires<[IsThumb, IsThumb1Only, IsLE]>; |
| 1611 | def : T1Pat<(extloadi16 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, |
| 1612 | Requires<[IsThumb, IsThumb1Only, IsLE]>; |
| 1613 | |
Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1614 | // extload -> zextload |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1615 | def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; |
| 1616 | def : T1Pat<(extloadi1 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>; |
| 1617 | def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; |
| 1618 | def : T1Pat<(extloadi8 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>; |
| 1619 | def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>; |
| 1620 | def : T1Pat<(extloadi16 t_addrmode_rr:$addr), (tLDRHr t_addrmode_rr:$addr)>; |
Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1621 | |
James Molloy | b3326df | 2016-07-15 08:03:56 +0000 | [diff] [blame] | 1622 | // post-inc loads and stores |
| 1623 | |
| 1624 | // post-inc LDR -> LDM r0!, {r1}. The way operands are layed out in LDMs is |
| 1625 | // different to how ISel expects them for a post-inc load, so use a pseudo |
| 1626 | // and expand it just after ISel. |
Matthias Braun | 856548a | 2017-01-20 18:30:28 +0000 | [diff] [blame] | 1627 | let usesCustomInserter = 1, mayLoad =1, |
James Molloy | b3326df | 2016-07-15 08:03:56 +0000 | [diff] [blame] | 1628 | Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 1629 | def tLDR_postidx: tPseudoInst<(outs tGPR:$Rt, tGPR:$Rn_wb), |
| 1630 | (ins tGPR:$Rn, pred:$p), |
James Molloy | b3326df | 2016-07-15 08:03:56 +0000 | [diff] [blame] | 1631 | 4, IIC_iStore_ru, |
| 1632 | []>; |
| 1633 | |
| 1634 | // post-inc STR -> STM r0!, {r1}. The layout of this (because it doesn't def |
| 1635 | // multiple registers) is the same in ISel as MachineInstr, so there's no need |
| 1636 | // for a pseudo. |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 1637 | def : T1Pat<(post_store tGPR:$Rt, tGPR:$Rn, 4), |
| 1638 | (tSTMIA_UPD tGPR:$Rn, tGPR:$Rt)>; |
James Molloy | b3326df | 2016-07-15 08:03:56 +0000 | [diff] [blame] | 1639 | |
Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1640 | // If it's impossible to use [r,r] address mode for sextload, select to |
Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1641 | // ldr{b|h} + sxt{b|h} instead. |
Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1642 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), |
| 1643 | (tSXTB (tLDRBi t_addrmode_is1:$addr))>, |
| 1644 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1645 | def : T1Pat<(sextloadi8 t_addrmode_rr:$addr), |
| 1646 | (tSXTB (tLDRBr t_addrmode_rr:$addr))>, |
Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1647 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1648 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), |
| 1649 | (tSXTH (tLDRHi t_addrmode_is2:$addr))>, |
| 1650 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1651 | def : T1Pat<(sextloadi16 t_addrmode_rr:$addr), |
| 1652 | (tSXTH (tLDRHr t_addrmode_rr:$addr))>, |
Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1653 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1654 | |
Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1655 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), |
| 1656 | (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1657 | def : T1Pat<(sextloadi8 t_addrmode_rr:$addr), |
| 1658 | (tASRri (tLSLri (tLDRBr t_addrmode_rr:$addr), 24), 24)>; |
Bill Wendling | 1171e9e | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1659 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), |
| 1660 | (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1661 | def : T1Pat<(sextloadi16 t_addrmode_rr:$addr), |
| 1662 | (tASRri (tLSLri (tLDRHr t_addrmode_rr:$addr), 16), 16)>; |
Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1663 | |
Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1664 | def : T1Pat<(atomic_load_8 t_addrmode_is1:$src), |
Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 1665 | (tLDRBi t_addrmode_is1:$src)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1666 | def : T1Pat<(atomic_load_8 t_addrmode_rr:$src), |
| 1667 | (tLDRBr t_addrmode_rr:$src)>; |
Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1668 | def : T1Pat<(atomic_load_16 t_addrmode_is2:$src), |
Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 1669 | (tLDRHi t_addrmode_is2:$src)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1670 | def : T1Pat<(atomic_load_16 t_addrmode_rr:$src), |
| 1671 | (tLDRHr t_addrmode_rr:$src)>; |
Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1672 | def : T1Pat<(atomic_load_32 t_addrmode_is4:$src), |
Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 1673 | (tLDRi t_addrmode_is4:$src)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1674 | def : T1Pat<(atomic_load_32 t_addrmode_rr:$src), |
| 1675 | (tLDRr t_addrmode_rr:$src)>; |
Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1676 | def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val), |
| 1677 | (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1678 | def : T1Pat<(atomic_store_8 t_addrmode_rr:$ptr, tGPR:$val), |
| 1679 | (tSTRBr tGPR:$val, t_addrmode_rr:$ptr)>; |
Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1680 | def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val), |
| 1681 | (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1682 | def : T1Pat<(atomic_store_16 t_addrmode_rr:$ptr, tGPR:$val), |
| 1683 | (tSTRHr tGPR:$val, t_addrmode_rr:$ptr)>; |
Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1684 | def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val), |
| 1685 | (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>; |
John Brawn | 68acdcb | 2015-08-13 10:48:22 +0000 | [diff] [blame] | 1686 | def : T1Pat<(atomic_store_32 t_addrmode_rr:$ptr, tGPR:$val), |
| 1687 | (tSTRr tGPR:$val, t_addrmode_rr:$ptr)>; |
Eli Friedman | ba912e0 | 2011-09-15 22:18:49 +0000 | [diff] [blame] | 1688 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1689 | // Large immediate handling. |
| 1690 | |
| 1691 | // Two piece imms. |
Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1692 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 1693 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 1694 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1695 | |
Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1696 | def : T1Pat<(i32 imm0_255_comp:$src), |
Artyom Skrobov | 94fb0bb | 2017-03-10 13:21:12 +0000 | [diff] [blame] | 1697 | (tMVN (tMOVi8 (imm_not_XFORM imm:$src)))>; |
Evan Cheng | 207b2466 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1698 | |
James Molloy | 65b6be1 | 2016-06-14 13:33:07 +0000 | [diff] [blame] | 1699 | def : T1Pat<(i32 imm256_510:$src), |
James Molloy | b101383 | 2016-06-07 13:10:14 +0000 | [diff] [blame] | 1700 | (tADDi8 (tMOVi8 255), |
James Molloy | 65b6be1 | 2016-06-14 13:33:07 +0000 | [diff] [blame] | 1701 | (thumb_imm256_510_addend imm:$src))>; |
James Molloy | b101383 | 2016-06-07 13:10:14 +0000 | [diff] [blame] | 1702 | |
Evan Cheng | 207b2466 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1703 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 1704 | // be expanded into two instructions late to allow if-conversion and |
| 1705 | // scheduling. |
| 1706 | let isReMaterializable = 1 in |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 1707 | def tLDRpci_pic : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
Bill Wendling | 9c25894 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1708 | NoItinerary, |
Eli Friedman | c7870cc | 2019-03-22 18:37:26 +0000 | [diff] [blame] | 1709 | [(set tGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
Evan Cheng | 207b2466 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1710 | imm:$cp))]>, |
Jim Grosbach | fddf36d | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1711 | Requires<[IsThumb, IsThumb1Only]>; |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1712 | |
| 1713 | // Pseudo-instruction for merged POP and return. |
| 1714 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 1715 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 1716 | hasExtraDefRegAllocReq = 1 in |
| 1717 | def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1718 | 2, IIC_iPop_Br, [], |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 1719 | (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>; |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1720 | |
Jim Grosbach | 59a3ab6 | 2011-07-08 22:25:23 +0000 | [diff] [blame] | 1721 | // Indirect branch using "mov pc, $Rm" |
| 1722 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Jim Grosbach | 39c67b5 | 2011-07-08 22:33:49 +0000 | [diff] [blame] | 1723 | def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p), |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1724 | 2, IIC_Br, [(brind GPR:$Rm)], |
Arnold Schwaighofer | f1395b6 | 2013-06-06 18:51:01 +0000 | [diff] [blame] | 1725 | (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>; |
Jim Grosbach | 59a3ab6 | 2011-07-08 22:25:23 +0000 | [diff] [blame] | 1726 | } |
Jim Grosbach | 2597722 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 1727 | |
| 1728 | |
| 1729 | // In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00 |
| 1730 | // encoding is available on ARMv6K, but we don't differentiate that finely. |
Sjoerd Meijer | 9da258d | 2016-06-03 13:19:43 +0000 | [diff] [blame] | 1731 | def : InstAlias<"nop", (tMOVr R8, R8, 14, 0), 0>, Requires<[IsThumb, IsThumb1Only]>; |
Jim Grosbach | 08a4780 | 2011-09-20 00:10:37 +0000 | [diff] [blame] | 1732 | |
| 1733 | |
Jim Grosbach | 561e4e1 | 2011-12-13 20:23:22 +0000 | [diff] [blame] | 1734 | // "neg" is and alias for "rsb rd, rn, #0" |
| 1735 | def : tInstAlias<"neg${s}${p} $Rd, $Rm", |
| 1736 | (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>; |
| 1737 | |
Jim Grosbach | ad66de1 | 2012-04-11 00:15:16 +0000 | [diff] [blame] | 1738 | |
| 1739 | // Implied destination operand forms for shifts. |
| 1740 | def : tInstAlias<"lsl${s}${p} $Rdm, $imm", |
| 1741 | (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>; |
| 1742 | def : tInstAlias<"lsr${s}${p} $Rdm, $imm", |
| 1743 | (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>; |
| 1744 | def : tInstAlias<"asr${s}${p} $Rdm, $imm", |
| 1745 | (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>; |
Renato Golin | 3f12613 | 2016-05-12 21:22:31 +0000 | [diff] [blame] | 1746 | |
| 1747 | // Pseudo instruction ldr Rt, =immediate |
| 1748 | def tLDRConstPool |
| 1749 | : tAsmPseudo<"ldr${p} $Rt, $immediate", |
| 1750 | (ins tGPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>; |