| // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py | 
 | // REQUIRES: aarch64-registered-target | 
 | // RUN: %clang_cc1 -fclang-abi-compat=latest -triple aarch64 -target-feature +sve -disable-O0-optnone -Werror -Wall -emit-llvm -o - %s | opt -S -passes=mem2reg,tailcallelim | FileCheck %s | 
 | // RUN: %clang_cc1 -fclang-abi-compat=latest -triple aarch64 -target-feature +sve -disable-O0-optnone -Werror -Wall -emit-llvm -o - -x c++ %s | opt -S -passes=mem2reg,tailcallelim | FileCheck %s -check-prefix=CPP-CHECK | 
 | // RUN: %clang_cc1 -fclang-abi-compat=latest -DSVE_OVERLOADED_FORMS -triple aarch64 -target-feature +sve -disable-O0-optnone -Werror -Wall -emit-llvm -o - %s | opt -S -passes=mem2reg,tailcallelim | FileCheck %s | 
 | // RUN: %clang_cc1 -fclang-abi-compat=latest -DSVE_OVERLOADED_FORMS -triple aarch64 -target-feature +sve -disable-O0-optnone -Werror -Wall -emit-llvm -o - -x c++ %s | opt -S -passes=mem2reg,tailcallelim | FileCheck %s -check-prefix=CPP-CHECK | 
 | // RUN: %clang_cc1 -fclang-abi-compat=latest -triple aarch64 -target-feature +sve -S -disable-O0-optnone -Werror -Wall -o /dev/null %s | 
 | #include <arm_sve.h> | 
 |  | 
 | #ifdef SVE_OVERLOADED_FORMS | 
 | // A simple used,unused... macro, long enough to represent any SVE builtin. | 
 | #define SVE_ACLE_FUNC(A1,A2_UNUSED,A3,A4_UNUSED) A1##A3 | 
 | #else | 
 | #define SVE_ACLE_FUNC(A1,A2,A3,A4) A1##A2##A3##A4 | 
 | #endif | 
 |  | 
 | // CHECK-LABEL: @test_svadrh_u32base_s32index( | 
 | // CHECK-NEXT:  entry: | 
 | // CHECK-NEXT:    [[TMP0:%.*]] = tail call <vscale x 4 x i32> @llvm.aarch64.sve.adrh.nxv4i32(<vscale x 4 x i32> [[BASES:%.*]], <vscale x 4 x i32> [[INDICES:%.*]]) | 
 | // CHECK-NEXT:    ret <vscale x 4 x i32> [[TMP0]] | 
 | // | 
 | // CPP-CHECK-LABEL: @_Z28test_svadrh_u32base_s32indexu12__SVUint32_tu11__SVInt32_t( | 
 | // CPP-CHECK-NEXT:  entry: | 
 | // CPP-CHECK-NEXT:    [[TMP0:%.*]] = tail call <vscale x 4 x i32> @llvm.aarch64.sve.adrh.nxv4i32(<vscale x 4 x i32> [[BASES:%.*]], <vscale x 4 x i32> [[INDICES:%.*]]) | 
 | // CPP-CHECK-NEXT:    ret <vscale x 4 x i32> [[TMP0]] | 
 | // | 
 | svuint32_t test_svadrh_u32base_s32index(svuint32_t bases, svint32_t indices) | 
 | { | 
 |   return SVE_ACLE_FUNC(svadrh_,u32base_s32,index,)(bases, indices); | 
 | } | 
 |  | 
 | // CHECK-LABEL: @test_svadrh_u64base_s64index( | 
 | // CHECK-NEXT:  entry: | 
 | // CHECK-NEXT:    [[TMP0:%.*]] = tail call <vscale x 2 x i64> @llvm.aarch64.sve.adrh.nxv2i64(<vscale x 2 x i64> [[BASES:%.*]], <vscale x 2 x i64> [[INDICES:%.*]]) | 
 | // CHECK-NEXT:    ret <vscale x 2 x i64> [[TMP0]] | 
 | // | 
 | // CPP-CHECK-LABEL: @_Z28test_svadrh_u64base_s64indexu12__SVUint64_tu11__SVInt64_t( | 
 | // CPP-CHECK-NEXT:  entry: | 
 | // CPP-CHECK-NEXT:    [[TMP0:%.*]] = tail call <vscale x 2 x i64> @llvm.aarch64.sve.adrh.nxv2i64(<vscale x 2 x i64> [[BASES:%.*]], <vscale x 2 x i64> [[INDICES:%.*]]) | 
 | // CPP-CHECK-NEXT:    ret <vscale x 2 x i64> [[TMP0]] | 
 | // | 
 | svuint64_t test_svadrh_u64base_s64index(svuint64_t bases, svint64_t indices) | 
 | { | 
 |   return SVE_ACLE_FUNC(svadrh_,u64base_s64,index,)(bases, indices); | 
 | } | 
 |  | 
 | // CHECK-LABEL: @test_svadrh_u32base_u32index( | 
 | // CHECK-NEXT:  entry: | 
 | // CHECK-NEXT:    [[TMP0:%.*]] = tail call <vscale x 4 x i32> @llvm.aarch64.sve.adrh.nxv4i32(<vscale x 4 x i32> [[BASES:%.*]], <vscale x 4 x i32> [[INDICES:%.*]]) | 
 | // CHECK-NEXT:    ret <vscale x 4 x i32> [[TMP0]] | 
 | // | 
 | // CPP-CHECK-LABEL: @_Z28test_svadrh_u32base_u32indexu12__SVUint32_tS_( | 
 | // CPP-CHECK-NEXT:  entry: | 
 | // CPP-CHECK-NEXT:    [[TMP0:%.*]] = tail call <vscale x 4 x i32> @llvm.aarch64.sve.adrh.nxv4i32(<vscale x 4 x i32> [[BASES:%.*]], <vscale x 4 x i32> [[INDICES:%.*]]) | 
 | // CPP-CHECK-NEXT:    ret <vscale x 4 x i32> [[TMP0]] | 
 | // | 
 | svuint32_t test_svadrh_u32base_u32index(svuint32_t bases, svuint32_t indices) | 
 | { | 
 |   return SVE_ACLE_FUNC(svadrh_,u32base_u32,index,)(bases, indices); | 
 | } | 
 |  | 
 | // CHECK-LABEL: @test_svadrh_u64base_u64index( | 
 | // CHECK-NEXT:  entry: | 
 | // CHECK-NEXT:    [[TMP0:%.*]] = tail call <vscale x 2 x i64> @llvm.aarch64.sve.adrh.nxv2i64(<vscale x 2 x i64> [[BASES:%.*]], <vscale x 2 x i64> [[INDICES:%.*]]) | 
 | // CHECK-NEXT:    ret <vscale x 2 x i64> [[TMP0]] | 
 | // | 
 | // CPP-CHECK-LABEL: @_Z28test_svadrh_u64base_u64indexu12__SVUint64_tS_( | 
 | // CPP-CHECK-NEXT:  entry: | 
 | // CPP-CHECK-NEXT:    [[TMP0:%.*]] = tail call <vscale x 2 x i64> @llvm.aarch64.sve.adrh.nxv2i64(<vscale x 2 x i64> [[BASES:%.*]], <vscale x 2 x i64> [[INDICES:%.*]]) | 
 | // CPP-CHECK-NEXT:    ret <vscale x 2 x i64> [[TMP0]] | 
 | // | 
 | svuint64_t test_svadrh_u64base_u64index(svuint64_t bases, svuint64_t indices) | 
 | { | 
 |   return SVE_ACLE_FUNC(svadrh_,u64base_u64,index,)(bases, indices); | 
 | } |