| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py |
| ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+v,+experimental-zvfbfa \ |
| ; RUN: -verify-machineinstrs -target-abi=ilp32d | FileCheck %s |
| ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+v,+experimental-zvfbfa \ |
| ; RUN: -verify-machineinstrs -target-abi=lp64d | FileCheck %s |
| |
| declare <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.nxv1bf16( |
| <vscale x 1 x float>, |
| <vscale x 1 x float>, |
| <vscale x 1 x bfloat>, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x float> @intrinsic_vfwadd.w_wv_nxv1f32_nxv1f32_nxv1bf16(<vscale x 1 x float> %0, <vscale x 1 x bfloat> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_nxv1f32_nxv1f32_nxv1bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf4, ta, ma |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v9 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.nxv1bf16( |
| <vscale x 1 x float> poison, |
| <vscale x 1 x float> %0, |
| <vscale x 1 x bfloat> %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| declare <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.nxv1bf16( |
| <vscale x 1 x float>, |
| <vscale x 1 x float>, |
| <vscale x 1 x bfloat>, |
| <vscale x 1 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 1 x float> @intrinsic_vfwadd.w_mask_wv_nxv1f32_nxv1f32_nxv1bf16(<vscale x 1 x float> %0, <vscale x 1 x float> %1, <vscale x 1 x bfloat> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_nxv1f32_nxv1f32_nxv1bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf4, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v9, v10, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.nxv1bf16( |
| <vscale x 1 x float> %0, |
| <vscale x 1 x float> %1, |
| <vscale x 1 x bfloat> %2, |
| <vscale x 1 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| declare <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.nxv2bf16( |
| <vscale x 2 x float>, |
| <vscale x 2 x float>, |
| <vscale x 2 x bfloat>, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x float> @intrinsic_vfwadd.w_wv_nxv2f32_nxv2f32_nxv2bf16(<vscale x 2 x float> %0, <vscale x 2 x bfloat> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_nxv2f32_nxv2f32_nxv2bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf2, ta, ma |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v9 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.nxv2bf16( |
| <vscale x 2 x float> poison, |
| <vscale x 2 x float> %0, |
| <vscale x 2 x bfloat> %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| declare <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.nxv2bf16( |
| <vscale x 2 x float>, |
| <vscale x 2 x float>, |
| <vscale x 2 x bfloat>, |
| <vscale x 2 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 2 x float> @intrinsic_vfwadd.w_mask_wv_nxv2f32_nxv2f32_nxv2bf16(<vscale x 2 x float> %0, <vscale x 2 x float> %1, <vscale x 2 x bfloat> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_nxv2f32_nxv2f32_nxv2bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf2, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v9, v10, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.nxv2bf16( |
| <vscale x 2 x float> %0, |
| <vscale x 2 x float> %1, |
| <vscale x 2 x bfloat> %2, |
| <vscale x 2 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| declare <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.nxv4bf16( |
| <vscale x 4 x float>, |
| <vscale x 4 x float>, |
| <vscale x 4 x bfloat>, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x float> @intrinsic_vfwadd.w_wv_nxv4f32_nxv4f32_nxv4bf16(<vscale x 4 x float> %0, <vscale x 4 x bfloat> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_nxv4f32_nxv4f32_nxv4bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m1, ta, ma |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v10 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.nxv4bf16( |
| <vscale x 4 x float> poison, |
| <vscale x 4 x float> %0, |
| <vscale x 4 x bfloat> %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| declare <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.nxv4bf16( |
| <vscale x 4 x float>, |
| <vscale x 4 x float>, |
| <vscale x 4 x bfloat>, |
| <vscale x 4 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 4 x float> @intrinsic_vfwadd.w_mask_wv_nxv4f32_nxv4f32_nxv4bf16(<vscale x 4 x float> %0, <vscale x 4 x float> %1, <vscale x 4 x bfloat> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_nxv4f32_nxv4f32_nxv4bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m1, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v10, v12, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.nxv4bf16( |
| <vscale x 4 x float> %0, |
| <vscale x 4 x float> %1, |
| <vscale x 4 x bfloat> %2, |
| <vscale x 4 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| declare <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.nxv8bf16( |
| <vscale x 8 x float>, |
| <vscale x 8 x float>, |
| <vscale x 8 x bfloat>, |
| iXLen, iXLen); |
| |
| define <vscale x 8 x float> @intrinsic_vfwadd.w_wv_nxv8f32_nxv8f32_nxv8bf16(<vscale x 8 x float> %0, <vscale x 8 x bfloat> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_nxv8f32_nxv8f32_nxv8bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m2, ta, ma |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v12 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.nxv8bf16( |
| <vscale x 8 x float> poison, |
| <vscale x 8 x float> %0, |
| <vscale x 8 x bfloat> %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| declare <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.nxv8bf16( |
| <vscale x 8 x float>, |
| <vscale x 8 x float>, |
| <vscale x 8 x bfloat>, |
| <vscale x 8 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 8 x float> @intrinsic_vfwadd.w_mask_wv_nxv8f32_nxv8f32_nxv8bf16(<vscale x 8 x float> %0, <vscale x 8 x float> %1, <vscale x 8 x bfloat> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_nxv8f32_nxv8f32_nxv8bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m2, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v12, v16, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.nxv8bf16( |
| <vscale x 8 x float> %0, |
| <vscale x 8 x float> %1, |
| <vscale x 8 x bfloat> %2, |
| <vscale x 8 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| declare <vscale x 16 x float> @llvm.riscv.vfwadd.w.nxv16f32.nxv16bf16( |
| <vscale x 16 x float>, |
| <vscale x 16 x float>, |
| <vscale x 16 x bfloat>, |
| iXLen, iXLen); |
| |
| define <vscale x 16 x float> @intrinsic_vfwadd.w_wv_nxv16f32_nxv16f32_nxv16bf16(<vscale x 16 x float> %0, <vscale x 16 x bfloat> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_nxv16f32_nxv16f32_nxv16bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m4, ta, ma |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v16 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.nxv16f32.nxv16bf16( |
| <vscale x 16 x float> poison, |
| <vscale x 16 x float> %0, |
| <vscale x 16 x bfloat> %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 16 x float> %a |
| } |
| |
| declare <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.nxv16bf16( |
| <vscale x 16 x float>, |
| <vscale x 16 x float>, |
| <vscale x 16 x bfloat>, |
| <vscale x 16 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 16 x float> @intrinsic_vfwadd.w_mask_wv_nxv16f32_nxv16f32_nxv16bf16(<vscale x 16 x float> %0, <vscale x 16 x float> %1, <vscale x 16 x bfloat> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_nxv16f32_nxv16f32_nxv16bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vl4re16.v v24, (a0) |
| ; CHECK-NEXT: fsrmi a0, 0 |
| ; CHECK-NEXT: vsetvli zero, a1, e16alt, m4, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v16, v24, v0.t |
| ; CHECK-NEXT: fsrm a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.nxv16bf16( |
| <vscale x 16 x float> %0, |
| <vscale x 16 x float> %1, |
| <vscale x 16 x bfloat> %2, |
| <vscale x 16 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 16 x float> %a |
| } |
| |
| declare <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.bf16( |
| <vscale x 1 x float>, |
| <vscale x 1 x float>, |
| bfloat, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x float> @intrinsic_vfwadd.w_wf_nxv1f32_nxv1f32_bf16(<vscale x 1 x float> %0, bfloat %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wf_nxv1f32_nxv1f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf4, ta, ma |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.bf16( |
| <vscale x 1 x float> poison, |
| <vscale x 1 x float> %0, |
| bfloat %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| declare <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.bf16( |
| <vscale x 1 x float>, |
| <vscale x 1 x float>, |
| bfloat, |
| <vscale x 1 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 1 x float> @intrinsic_vfwadd.w_mask_wf_nxv1f32_nxv1f32_bf16(<vscale x 1 x float> %0, <vscale x 1 x float> %1, bfloat %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_nxv1f32_nxv1f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf4, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v9, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.bf16( |
| <vscale x 1 x float> %0, |
| <vscale x 1 x float> %1, |
| bfloat %2, |
| <vscale x 1 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| declare <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.bf16( |
| <vscale x 2 x float>, |
| <vscale x 2 x float>, |
| bfloat, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x float> @intrinsic_vfwadd.w_wf_nxv2f32_nxv2f32_bf16(<vscale x 2 x float> %0, bfloat %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wf_nxv2f32_nxv2f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf2, ta, ma |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.bf16( |
| <vscale x 2 x float> poison, |
| <vscale x 2 x float> %0, |
| bfloat %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| declare <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.bf16( |
| <vscale x 2 x float>, |
| <vscale x 2 x float>, |
| bfloat, |
| <vscale x 2 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 2 x float> @intrinsic_vfwadd.w_mask_wf_nxv2f32_nxv2f32_bf16(<vscale x 2 x float> %0, <vscale x 2 x float> %1, bfloat %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_nxv2f32_nxv2f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf2, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v9, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.bf16( |
| <vscale x 2 x float> %0, |
| <vscale x 2 x float> %1, |
| bfloat %2, |
| <vscale x 2 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| declare <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.bf16( |
| <vscale x 4 x float>, |
| <vscale x 4 x float>, |
| bfloat, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x float> @intrinsic_vfwadd.w_wf_nxv4f32_nxv4f32_bf16(<vscale x 4 x float> %0, bfloat %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wf_nxv4f32_nxv4f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m1, ta, ma |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.bf16( |
| <vscale x 4 x float> poison, |
| <vscale x 4 x float> %0, |
| bfloat %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| declare <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.bf16( |
| <vscale x 4 x float>, |
| <vscale x 4 x float>, |
| bfloat, |
| <vscale x 4 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 4 x float> @intrinsic_vfwadd.w_mask_wf_nxv4f32_nxv4f32_bf16(<vscale x 4 x float> %0, <vscale x 4 x float> %1, bfloat %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_nxv4f32_nxv4f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m1, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v10, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.bf16( |
| <vscale x 4 x float> %0, |
| <vscale x 4 x float> %1, |
| bfloat %2, |
| <vscale x 4 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| declare <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.bf16( |
| <vscale x 8 x float>, |
| <vscale x 8 x float>, |
| bfloat, |
| iXLen, iXLen); |
| |
| define <vscale x 8 x float> @intrinsic_vfwadd.w_wf_nxv8f32_nxv8f32_bf16(<vscale x 8 x float> %0, bfloat %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wf_nxv8f32_nxv8f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m2, ta, ma |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.bf16( |
| <vscale x 8 x float> poison, |
| <vscale x 8 x float> %0, |
| bfloat %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| declare <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.bf16( |
| <vscale x 8 x float>, |
| <vscale x 8 x float>, |
| bfloat, |
| <vscale x 8 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 8 x float> @intrinsic_vfwadd.w_mask_wf_nxv8f32_nxv8f32_bf16(<vscale x 8 x float> %0, <vscale x 8 x float> %1, bfloat %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_nxv8f32_nxv8f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m2, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v12, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.bf16( |
| <vscale x 8 x float> %0, |
| <vscale x 8 x float> %1, |
| bfloat %2, |
| <vscale x 8 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| declare <vscale x 16 x float> @llvm.riscv.vfwadd.w.nxv16f32.bf16( |
| <vscale x 16 x float>, |
| <vscale x 16 x float>, |
| bfloat, |
| iXLen, iXLen); |
| |
| define <vscale x 16 x float> @intrinsic_vfwadd.w_wf_nxv16f32_nxv16f32_bf16(<vscale x 16 x float> %0, bfloat %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wf_nxv16f32_nxv16f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m4, ta, ma |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.nxv16f32.bf16( |
| <vscale x 16 x float> poison, |
| <vscale x 16 x float> %0, |
| bfloat %1, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 16 x float> %a |
| } |
| |
| declare <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.bf16( |
| <vscale x 16 x float>, |
| <vscale x 16 x float>, |
| bfloat, |
| <vscale x 16 x i1>, |
| iXLen, iXLen, iXLen); |
| |
| define <vscale x 16 x float> @intrinsic_vfwadd.w_mask_wf_nxv16f32_nxv16f32_bf16(<vscale x 16 x float> %0, <vscale x 16 x float> %1, bfloat %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_nxv16f32_nxv16f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m4, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v16, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.bf16( |
| <vscale x 16 x float> %0, |
| <vscale x 16 x float> %1, |
| bfloat %2, |
| <vscale x 16 x i1> %3, |
| iXLen 0, iXLen %4, iXLen 1) |
| |
| ret <vscale x 16 x float> %a |
| } |
| |
| define <vscale x 1 x float> @intrinsic_vfwadd.w_mask_wv_tie_nxv1f32_nxv1f32_nxv1bf16(<vscale x 1 x float> %0, <vscale x 1 x bfloat> %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_tie_nxv1f32_nxv1f32_nxv1bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf4, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v9, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.nxv1bf16( |
| <vscale x 1 x float> %0, |
| <vscale x 1 x float> %0, |
| <vscale x 1 x bfloat> %1, |
| <vscale x 1 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| define <vscale x 2 x float> @intrinsic_vfwadd.w_mask_wv_tie_nxv2f32_nxv2f32_nxv2bf16(<vscale x 2 x float> %0, <vscale x 2 x bfloat> %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_tie_nxv2f32_nxv2f32_nxv2bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf2, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v9, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.nxv2bf16( |
| <vscale x 2 x float> %0, |
| <vscale x 2 x float> %0, |
| <vscale x 2 x bfloat> %1, |
| <vscale x 2 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| define <vscale x 4 x float> @intrinsic_vfwadd.w_mask_wv_tie_nxv4f32_nxv4f32_nxv4bf16(<vscale x 4 x float> %0, <vscale x 4 x bfloat> %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_tie_nxv4f32_nxv4f32_nxv4bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m1, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v10, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.nxv4bf16( |
| <vscale x 4 x float> %0, |
| <vscale x 4 x float> %0, |
| <vscale x 4 x bfloat> %1, |
| <vscale x 4 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| define <vscale x 8 x float> @intrinsic_vfwadd.w_mask_wv_tie_nxv8f32_nxv8f32_nxv8bf16(<vscale x 8 x float> %0, <vscale x 8 x bfloat> %1, <vscale x 8 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_tie_nxv8f32_nxv8f32_nxv8bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m2, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v12, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.nxv8bf16( |
| <vscale x 8 x float> %0, |
| <vscale x 8 x float> %0, |
| <vscale x 8 x bfloat> %1, |
| <vscale x 8 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| define <vscale x 16 x float> @intrinsic_vfwadd.w_mask_wv_tie_nxv16f32_nxv16f32_nxv16bf16(<vscale x 16 x float> %0, <vscale x 16 x bfloat> %1, <vscale x 16 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wv_tie_nxv16f32_nxv16f32_nxv16bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m4, ta, mu |
| ; CHECK-NEXT: vfwadd.wv v8, v8, v16, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.nxv16bf16( |
| <vscale x 16 x float> %0, |
| <vscale x 16 x float> %0, |
| <vscale x 16 x bfloat> %1, |
| <vscale x 16 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 16 x float> %a |
| } |
| |
| define <vscale x 1 x float> @intrinsic_vfwadd.w_mask_wf_tie_nxv1f32_nxv1f32_bf16(<vscale x 1 x float> %0, bfloat %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_tie_nxv1f32_nxv1f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf4, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.bf16( |
| <vscale x 1 x float> %0, |
| <vscale x 1 x float> %0, |
| bfloat %1, |
| <vscale x 1 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| define <vscale x 2 x float> @intrinsic_vfwadd.w_mask_wf_tie_nxv2f32_nxv2f32_bf16(<vscale x 2 x float> %0, bfloat %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_tie_nxv2f32_nxv2f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf2, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.bf16( |
| <vscale x 2 x float> %0, |
| <vscale x 2 x float> %0, |
| bfloat %1, |
| <vscale x 2 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| define <vscale x 4 x float> @intrinsic_vfwadd.w_mask_wf_tie_nxv4f32_nxv4f32_bf16(<vscale x 4 x float> %0, bfloat %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_tie_nxv4f32_nxv4f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m1, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.bf16( |
| <vscale x 4 x float> %0, |
| <vscale x 4 x float> %0, |
| bfloat %1, |
| <vscale x 4 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| define <vscale x 8 x float> @intrinsic_vfwadd.w_mask_wf_tie_nxv8f32_nxv8f32_bf16(<vscale x 8 x float> %0, bfloat %1, <vscale x 8 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_tie_nxv8f32_nxv8f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m2, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.bf16( |
| <vscale x 8 x float> %0, |
| <vscale x 8 x float> %0, |
| bfloat %1, |
| <vscale x 8 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| define <vscale x 16 x float> @intrinsic_vfwadd.w_mask_wf_tie_nxv16f32_nxv16f32_bf16(<vscale x 16 x float> %0, bfloat %1, <vscale x 16 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_mask_wf_tie_nxv16f32_nxv16f32_bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m4, ta, mu |
| ; CHECK-NEXT: vfwadd.wf v8, v8, fa0, v0.t |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.bf16( |
| <vscale x 16 x float> %0, |
| <vscale x 16 x float> %0, |
| bfloat %1, |
| <vscale x 16 x i1> %2, |
| iXLen 0, iXLen %3, iXLen 1) |
| |
| ret <vscale x 16 x float> %a |
| } |
| |
| define <vscale x 1 x float> @intrinsic_vfwadd.w_wv_untie_nxv1f32_nxv1f32_nxv1bf16(<vscale x 1 x bfloat> %0, <vscale x 1 x float> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_untie_nxv1f32_nxv1f32_nxv1bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf4, ta, ma |
| ; CHECK-NEXT: vfwadd.wv v10, v9, v8 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: vmv1r.v v8, v10 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.nxv1bf16( |
| <vscale x 1 x float> poison, |
| <vscale x 1 x float> %1, |
| <vscale x 1 x bfloat> %0, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| define <vscale x 2 x float> @intrinsic_vfwadd.w_wv_untie_nxv2f32_nxv2f32_nxv2bf16(<vscale x 2 x bfloat> %0, <vscale x 2 x float> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_untie_nxv2f32_nxv2f32_nxv2bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: fsrmi a1, 0 |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, mf2, ta, ma |
| ; CHECK-NEXT: vfwadd.wv v10, v9, v8 |
| ; CHECK-NEXT: fsrm a1 |
| ; CHECK-NEXT: vmv1r.v v8, v10 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.nxv2bf16( |
| <vscale x 2 x float> poison, |
| <vscale x 2 x float> %1, |
| <vscale x 2 x bfloat> %0, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| define <vscale x 4 x float> @intrinsic_vfwadd.w_wv_untie_nxv4f32_nxv4f32_nxv4bf16(<vscale x 4 x bfloat> %0, <vscale x 4 x float> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_untie_nxv4f32_nxv4f32_nxv4bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m1, ta, ma |
| ; CHECK-NEXT: vmv1r.v v12, v8 |
| ; CHECK-NEXT: fsrmi a0, 0 |
| ; CHECK-NEXT: vfwadd.wv v8, v10, v12 |
| ; CHECK-NEXT: fsrm a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.nxv4bf16( |
| <vscale x 4 x float> poison, |
| <vscale x 4 x float> %1, |
| <vscale x 4 x bfloat> %0, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| define <vscale x 8 x float> @intrinsic_vfwadd.w_wv_untie_nxv8f32_nxv8f32_nxv8bf16(<vscale x 8 x bfloat> %0, <vscale x 8 x float> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vfwadd.w_wv_untie_nxv8f32_nxv8f32_nxv8bf16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16alt, m2, ta, ma |
| ; CHECK-NEXT: vmv2r.v v16, v8 |
| ; CHECK-NEXT: fsrmi a0, 0 |
| ; CHECK-NEXT: vfwadd.wv v8, v12, v16 |
| ; CHECK-NEXT: fsrm a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.nxv8bf16( |
| <vscale x 8 x float> poison, |
| <vscale x 8 x float> %1, |
| <vscale x 8 x bfloat> %0, |
| iXLen 0, iXLen %2) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |