| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 5 |
| ; RUN: llc --mattr=+mve.fp,+fp64 -verify-machineinstrs < %s | FileCheck %s |
| |
| ; Check that peephole-opt doesn't introduce an invalid subregister use |
| |
| target triple = "thumbv8.1m.main-none-none-eabi" |
| |
| define <4 x float> @reg_sequence_subreg_compose_failure(<4 x float> %a, <2 x float> %b) { |
| ; CHECK-LABEL: reg_sequence_subreg_compose_failure: |
| ; CHECK: @ %bb.0: @ %entry |
| ; CHECK-NEXT: vmov d0, r0, r1 |
| ; CHECK-NEXT: mov r0, sp |
| ; CHECK-NEXT: vmov d1, r2, r3 |
| ; CHECK-NEXT: vldrw.u32 q1, [r0] |
| ; CHECK-NEXT: vldr s0, .LCPI0_0 |
| ; CHECK-NEXT: vmov.f32 s8, s1 |
| ; CHECK-NEXT: vmov.f32 s9, s3 |
| ; CHECK-NEXT: vmul.f32 q1, q2, q1 |
| ; CHECK-NEXT: vmov.f32 s2, s0 |
| ; CHECK-NEXT: vmov.f32 s1, s4 |
| ; CHECK-NEXT: vmov.f32 s3, s5 |
| ; CHECK-NEXT: vmov r0, r1, d0 |
| ; CHECK-NEXT: vmov r2, r3, d1 |
| ; CHECK-NEXT: bx lr |
| ; CHECK-NEXT: .p2align 2 |
| ; CHECK-NEXT: @ %bb.1: |
| ; CHECK-NEXT: .LCPI0_0: |
| ; CHECK-NEXT: .long 0x00000000 @ float 0 |
| entry: |
| %a.imag = shufflevector <4 x float> %a, <4 x float> poison, <2 x i32> <i32 1, i32 3> |
| %mul = fmul <2 x float> %a.imag, %b |
| %interleaved.vec = shufflevector <2 x float> zeroinitializer, <2 x float> %mul, <4 x i32> <i32 0, i32 2, i32 1, i32 3> |
| ret <4 x float> %interleaved.vec |
| } |