|  | ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py | 
|  | ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+v,+zvfhmin,+zvfbfmin \ | 
|  | ; RUN:   -verify-machineinstrs -target-abi=ilp32d | FileCheck %s | 
|  | ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+v,+zvfhmin,+zvfbfmin \ | 
|  | ; RUN:   -verify-machineinstrs -target-abi=lp64d | FileCheck %s | 
|  |  | 
|  | declare <vscale x 1 x i8> @llvm.riscv.vloxei.nxv1i8.nxv1i32( | 
|  | <vscale x 1 x i8>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i8> @intrinsic_vloxei_v_nxv1i8_nxv1i8_nxv1i32(ptr %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i8_nxv1i8_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf8, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i8> @llvm.riscv.vloxei.nxv1i8.nxv1i32( | 
|  | <vscale x 1 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i8> @llvm.riscv.vloxei.mask.nxv1i8.nxv1i32( | 
|  | <vscale x 1 x i8>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i8> @intrinsic_vloxei_mask_v_nxv1i8_nxv1i8_nxv1i32(<vscale x 1 x i8> %0, ptr %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i8_nxv1i8_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i8> @llvm.riscv.vloxei.mask.nxv1i8.nxv1i32( | 
|  | <vscale x 1 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i32> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i8> @llvm.riscv.vloxei.nxv2i8.nxv2i32( | 
|  | <vscale x 2 x i8>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i8> @intrinsic_vloxei_v_nxv2i8_nxv2i8_nxv2i32(ptr %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i8_nxv2i8_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i8> @llvm.riscv.vloxei.nxv2i8.nxv2i32( | 
|  | <vscale x 2 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i8> @llvm.riscv.vloxei.mask.nxv2i8.nxv2i32( | 
|  | <vscale x 2 x i8>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i8> @intrinsic_vloxei_mask_v_nxv2i8_nxv2i8_nxv2i32(<vscale x 2 x i8> %0, ptr %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i8_nxv2i8_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i8> @llvm.riscv.vloxei.mask.nxv2i8.nxv2i32( | 
|  | <vscale x 2 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i32> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i8> @llvm.riscv.vloxei.nxv4i8.nxv4i32( | 
|  | <vscale x 4 x i8>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i8> @intrinsic_vloxei_v_nxv4i8_nxv4i8_nxv4i32(ptr %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i8_nxv4i8_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v10, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i8> @llvm.riscv.vloxei.nxv4i8.nxv4i32( | 
|  | <vscale x 4 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i8> @llvm.riscv.vloxei.mask.nxv4i8.nxv4i32( | 
|  | <vscale x 4 x i8>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i8> @intrinsic_vloxei_mask_v_nxv4i8_nxv4i8_nxv4i32(<vscale x 4 x i8> %0, ptr %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i8_nxv4i8_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i8> @llvm.riscv.vloxei.mask.nxv4i8.nxv4i32( | 
|  | <vscale x 4 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i32> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i8> @llvm.riscv.vloxei.nxv8i8.nxv8i32( | 
|  | <vscale x 8 x i8>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i8> @intrinsic_vloxei_v_nxv8i8_nxv8i8_nxv8i32(ptr %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i8_nxv8i8_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v12, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i8> @llvm.riscv.vloxei.nxv8i8.nxv8i32( | 
|  | <vscale x 8 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i8> @llvm.riscv.vloxei.mask.nxv8i8.nxv8i32( | 
|  | <vscale x 8 x i8>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i8> @intrinsic_vloxei_mask_v_nxv8i8_nxv8i8_nxv8i32(<vscale x 8 x i8> %0, ptr %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i8_nxv8i8_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i8> @llvm.riscv.vloxei.mask.nxv8i8.nxv8i32( | 
|  | <vscale x 8 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i32> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i8> @llvm.riscv.vloxei.nxv16i8.nxv16i32( | 
|  | <vscale x 16 x i8>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i8> @intrinsic_vloxei_v_nxv16i8_nxv16i8_nxv16i32(ptr %0, <vscale x 16 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i8_nxv16i8_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v16, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i8> @llvm.riscv.vloxei.nxv16i8.nxv16i32( | 
|  | <vscale x 16 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i8> @llvm.riscv.vloxei.mask.nxv16i8.nxv16i32( | 
|  | <vscale x 16 x i8>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i8> @intrinsic_vloxei_mask_v_nxv16i8_nxv16i8_nxv16i32(<vscale x 16 x i8> %0, ptr %1, <vscale x 16 x i32> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i8_nxv16i8_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i8> @llvm.riscv.vloxei.mask.nxv16i8.nxv16i32( | 
|  | <vscale x 16 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i32> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i16> @llvm.riscv.vloxei.nxv1i16.nxv1i32( | 
|  | <vscale x 1 x i16>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i16> @intrinsic_vloxei_v_nxv1i16_nxv1i16_nxv1i32(ptr %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i16_nxv1i16_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i16> @llvm.riscv.vloxei.nxv1i16.nxv1i32( | 
|  | <vscale x 1 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i16> @llvm.riscv.vloxei.mask.nxv1i16.nxv1i32( | 
|  | <vscale x 1 x i16>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i16> @intrinsic_vloxei_mask_v_nxv1i16_nxv1i16_nxv1i32(<vscale x 1 x i16> %0, ptr %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i16_nxv1i16_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i16> @llvm.riscv.vloxei.mask.nxv1i16.nxv1i32( | 
|  | <vscale x 1 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i32> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i16> @llvm.riscv.vloxei.nxv2i16.nxv2i32( | 
|  | <vscale x 2 x i16>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i16> @intrinsic_vloxei_v_nxv2i16_nxv2i16_nxv2i32(ptr %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i16_nxv2i16_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i16> @llvm.riscv.vloxei.nxv2i16.nxv2i32( | 
|  | <vscale x 2 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i16> @llvm.riscv.vloxei.mask.nxv2i16.nxv2i32( | 
|  | <vscale x 2 x i16>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i16> @intrinsic_vloxei_mask_v_nxv2i16_nxv2i16_nxv2i32(<vscale x 2 x i16> %0, ptr %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i16_nxv2i16_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i16> @llvm.riscv.vloxei.mask.nxv2i16.nxv2i32( | 
|  | <vscale x 2 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i32> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i16> @llvm.riscv.vloxei.nxv4i16.nxv4i32( | 
|  | <vscale x 4 x i16>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i16> @intrinsic_vloxei_v_nxv4i16_nxv4i16_nxv4i32(ptr %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i16_nxv4i16_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v10, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i16> @llvm.riscv.vloxei.nxv4i16.nxv4i32( | 
|  | <vscale x 4 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i16> @llvm.riscv.vloxei.mask.nxv4i16.nxv4i32( | 
|  | <vscale x 4 x i16>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i16> @intrinsic_vloxei_mask_v_nxv4i16_nxv4i16_nxv4i32(<vscale x 4 x i16> %0, ptr %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i16_nxv4i16_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i16> @llvm.riscv.vloxei.mask.nxv4i16.nxv4i32( | 
|  | <vscale x 4 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i32> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i16> @llvm.riscv.vloxei.nxv8i16.nxv8i32( | 
|  | <vscale x 8 x i16>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i16> @intrinsic_vloxei_v_nxv8i16_nxv8i16_nxv8i32(ptr %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i16_nxv8i16_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v12, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i16> @llvm.riscv.vloxei.nxv8i16.nxv8i32( | 
|  | <vscale x 8 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i16> @llvm.riscv.vloxei.mask.nxv8i16.nxv8i32( | 
|  | <vscale x 8 x i16>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i16> @intrinsic_vloxei_mask_v_nxv8i16_nxv8i16_nxv8i32(<vscale x 8 x i16> %0, ptr %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i16_nxv8i16_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i16> @llvm.riscv.vloxei.mask.nxv8i16.nxv8i32( | 
|  | <vscale x 8 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i32> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i16> @llvm.riscv.vloxei.nxv16i16.nxv16i32( | 
|  | <vscale x 16 x i16>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i16> @intrinsic_vloxei_v_nxv16i16_nxv16i16_nxv16i32(ptr %0, <vscale x 16 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i16_nxv16i16_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v16, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i16> @llvm.riscv.vloxei.nxv16i16.nxv16i32( | 
|  | <vscale x 16 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i16> @llvm.riscv.vloxei.mask.nxv16i16.nxv16i32( | 
|  | <vscale x 16 x i16>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i16> @intrinsic_vloxei_mask_v_nxv16i16_nxv16i16_nxv16i32(<vscale x 16 x i16> %0, ptr %1, <vscale x 16 x i32> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i16_nxv16i16_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i16> @llvm.riscv.vloxei.mask.nxv16i16.nxv16i32( | 
|  | <vscale x 16 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i32> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i32> @llvm.riscv.vloxei.nxv1i32.nxv1i32( | 
|  | <vscale x 1 x i32>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i32> @intrinsic_vloxei_v_nxv1i32_nxv1i32_nxv1i32(ptr %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i32_nxv1i32_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i32> @llvm.riscv.vloxei.nxv1i32.nxv1i32( | 
|  | <vscale x 1 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i32> @llvm.riscv.vloxei.mask.nxv1i32.nxv1i32( | 
|  | <vscale x 1 x i32>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i32> @intrinsic_vloxei_mask_v_nxv1i32_nxv1i32_nxv1i32(<vscale x 1 x i32> %0, ptr %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i32_nxv1i32_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i32> @llvm.riscv.vloxei.mask.nxv1i32.nxv1i32( | 
|  | <vscale x 1 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i32> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i32> @llvm.riscv.vloxei.nxv2i32.nxv2i32( | 
|  | <vscale x 2 x i32>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i32> @intrinsic_vloxei_v_nxv2i32_nxv2i32_nxv2i32(ptr %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i32_nxv2i32_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i32> @llvm.riscv.vloxei.nxv2i32.nxv2i32( | 
|  | <vscale x 2 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i32> @llvm.riscv.vloxei.mask.nxv2i32.nxv2i32( | 
|  | <vscale x 2 x i32>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i32> @intrinsic_vloxei_mask_v_nxv2i32_nxv2i32_nxv2i32(<vscale x 2 x i32> %0, ptr %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i32_nxv2i32_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i32> @llvm.riscv.vloxei.mask.nxv2i32.nxv2i32( | 
|  | <vscale x 2 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i32> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i32> @llvm.riscv.vloxei.nxv4i32.nxv4i32( | 
|  | <vscale x 4 x i32>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i32> @intrinsic_vloxei_v_nxv4i32_nxv4i32_nxv4i32(ptr %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i32_nxv4i32_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i32> @llvm.riscv.vloxei.nxv4i32.nxv4i32( | 
|  | <vscale x 4 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i32> @llvm.riscv.vloxei.mask.nxv4i32.nxv4i32( | 
|  | <vscale x 4 x i32>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i32> @intrinsic_vloxei_mask_v_nxv4i32_nxv4i32_nxv4i32(<vscale x 4 x i32> %0, ptr %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i32_nxv4i32_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i32> @llvm.riscv.vloxei.mask.nxv4i32.nxv4i32( | 
|  | <vscale x 4 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i32> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i32> @llvm.riscv.vloxei.nxv8i32.nxv8i32( | 
|  | <vscale x 8 x i32>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i32> @intrinsic_vloxei_v_nxv8i32_nxv8i32_nxv8i32(ptr %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i32_nxv8i32_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i32> @llvm.riscv.vloxei.nxv8i32.nxv8i32( | 
|  | <vscale x 8 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i32> @llvm.riscv.vloxei.mask.nxv8i32.nxv8i32( | 
|  | <vscale x 8 x i32>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i32> @intrinsic_vloxei_mask_v_nxv8i32_nxv8i32_nxv8i32(<vscale x 8 x i32> %0, ptr %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i32_nxv8i32_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i32> @llvm.riscv.vloxei.mask.nxv8i32.nxv8i32( | 
|  | <vscale x 8 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i32> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i32> @llvm.riscv.vloxei.nxv16i32.nxv16i32( | 
|  | <vscale x 16 x i32>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i32> @intrinsic_vloxei_v_nxv16i32_nxv16i32_nxv16i32(ptr %0, <vscale x 16 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i32_nxv16i32_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i32> @llvm.riscv.vloxei.nxv16i32.nxv16i32( | 
|  | <vscale x 16 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i32> @llvm.riscv.vloxei.mask.nxv16i32.nxv16i32( | 
|  | <vscale x 16 x i32>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i32> @intrinsic_vloxei_mask_v_nxv16i32_nxv16i32_nxv16i32(<vscale x 16 x i32> %0, ptr %1, <vscale x 16 x i32> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i32_nxv16i32_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i32> @llvm.riscv.vloxei.mask.nxv16i32.nxv16i32( | 
|  | <vscale x 16 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i32> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i64> @llvm.riscv.vloxei.nxv1i64.nxv1i32( | 
|  | <vscale x 1 x i64>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i64> @intrinsic_vloxei_v_nxv1i64_nxv1i64_nxv1i32(ptr %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i64_nxv1i64_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i64> @llvm.riscv.vloxei.nxv1i64.nxv1i32( | 
|  | <vscale x 1 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i64> @llvm.riscv.vloxei.mask.nxv1i64.nxv1i32( | 
|  | <vscale x 1 x i64>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i64> @intrinsic_vloxei_mask_v_nxv1i64_nxv1i64_nxv1i32(<vscale x 1 x i64> %0, ptr %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i64_nxv1i64_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i64> @llvm.riscv.vloxei.mask.nxv1i64.nxv1i32( | 
|  | <vscale x 1 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i32> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i64> @llvm.riscv.vloxei.nxv2i64.nxv2i32( | 
|  | <vscale x 2 x i64>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i64> @intrinsic_vloxei_v_nxv2i64_nxv2i64_nxv2i32(ptr %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i64_nxv2i64_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i64> @llvm.riscv.vloxei.nxv2i64.nxv2i32( | 
|  | <vscale x 2 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i64> @llvm.riscv.vloxei.mask.nxv2i64.nxv2i32( | 
|  | <vscale x 2 x i64>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i64> @intrinsic_vloxei_mask_v_nxv2i64_nxv2i64_nxv2i32(<vscale x 2 x i64> %0, ptr %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i64_nxv2i64_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i64> @llvm.riscv.vloxei.mask.nxv2i64.nxv2i32( | 
|  | <vscale x 2 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i32> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i64> @llvm.riscv.vloxei.nxv4i64.nxv4i32( | 
|  | <vscale x 4 x i64>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i64> @intrinsic_vloxei_v_nxv4i64_nxv4i64_nxv4i32(ptr %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i64_nxv4i64_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i64> @llvm.riscv.vloxei.nxv4i64.nxv4i32( | 
|  | <vscale x 4 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i64> @llvm.riscv.vloxei.mask.nxv4i64.nxv4i32( | 
|  | <vscale x 4 x i64>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i64> @intrinsic_vloxei_mask_v_nxv4i64_nxv4i64_nxv4i32(<vscale x 4 x i64> %0, ptr %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i64_nxv4i64_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i64> @llvm.riscv.vloxei.mask.nxv4i64.nxv4i32( | 
|  | <vscale x 4 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i32> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i64> @llvm.riscv.vloxei.nxv8i64.nxv8i32( | 
|  | <vscale x 8 x i64>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i64> @intrinsic_vloxei_v_nxv8i64_nxv8i64_nxv8i32(ptr %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i64_nxv8i64_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv4r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i64> @llvm.riscv.vloxei.nxv8i64.nxv8i32( | 
|  | <vscale x 8 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i64> @llvm.riscv.vloxei.mask.nxv8i64.nxv8i32( | 
|  | <vscale x 8 x i64>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i64> @intrinsic_vloxei_mask_v_nxv8i64_nxv8i64_nxv8i32(<vscale x 8 x i64> %0, ptr %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i64_nxv8i64_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i64> @llvm.riscv.vloxei.mask.nxv8i64.nxv8i32( | 
|  | <vscale x 8 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i32> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x half> @llvm.riscv.vloxei.nxv1f16.nxv1i32( | 
|  | <vscale x 1 x half>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x half> @intrinsic_vloxei_v_nxv1f16_nxv1f16_nxv1i32(ptr %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f16_nxv1f16_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x half> @llvm.riscv.vloxei.nxv1f16.nxv1i32( | 
|  | <vscale x 1 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x half> @llvm.riscv.vloxei.mask.nxv1f16.nxv1i32( | 
|  | <vscale x 1 x half>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x half> @intrinsic_vloxei_mask_v_nxv1f16_nxv1f16_nxv1i32(<vscale x 1 x half> %0, ptr %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f16_nxv1f16_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x half> @llvm.riscv.vloxei.mask.nxv1f16.nxv1i32( | 
|  | <vscale x 1 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i32> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x half> @llvm.riscv.vloxei.nxv2f16.nxv2i32( | 
|  | <vscale x 2 x half>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x half> @intrinsic_vloxei_v_nxv2f16_nxv2f16_nxv2i32(ptr %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f16_nxv2f16_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x half> @llvm.riscv.vloxei.nxv2f16.nxv2i32( | 
|  | <vscale x 2 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x half> @llvm.riscv.vloxei.mask.nxv2f16.nxv2i32( | 
|  | <vscale x 2 x half>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x half> @intrinsic_vloxei_mask_v_nxv2f16_nxv2f16_nxv2i32(<vscale x 2 x half> %0, ptr %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f16_nxv2f16_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x half> @llvm.riscv.vloxei.mask.nxv2f16.nxv2i32( | 
|  | <vscale x 2 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i32> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x half> @llvm.riscv.vloxei.nxv4f16.nxv4i32( | 
|  | <vscale x 4 x half>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x half> @intrinsic_vloxei_v_nxv4f16_nxv4f16_nxv4i32(ptr %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f16_nxv4f16_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v10, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x half> @llvm.riscv.vloxei.nxv4f16.nxv4i32( | 
|  | <vscale x 4 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x half> @llvm.riscv.vloxei.mask.nxv4f16.nxv4i32( | 
|  | <vscale x 4 x half>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x half> @intrinsic_vloxei_mask_v_nxv4f16_nxv4f16_nxv4i32(<vscale x 4 x half> %0, ptr %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f16_nxv4f16_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x half> @llvm.riscv.vloxei.mask.nxv4f16.nxv4i32( | 
|  | <vscale x 4 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i32> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x half> @llvm.riscv.vloxei.nxv8f16.nxv8i32( | 
|  | <vscale x 8 x half>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x half> @intrinsic_vloxei_v_nxv8f16_nxv8f16_nxv8i32(ptr %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f16_nxv8f16_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v12, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x half> @llvm.riscv.vloxei.nxv8f16.nxv8i32( | 
|  | <vscale x 8 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x half> @llvm.riscv.vloxei.mask.nxv8f16.nxv8i32( | 
|  | <vscale x 8 x half>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x half> @intrinsic_vloxei_mask_v_nxv8f16_nxv8f16_nxv8i32(<vscale x 8 x half> %0, ptr %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f16_nxv8f16_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x half> @llvm.riscv.vloxei.mask.nxv8f16.nxv8i32( | 
|  | <vscale x 8 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i32> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x half> @llvm.riscv.vloxei.nxv16f16.nxv16i32( | 
|  | <vscale x 16 x half>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x half> @intrinsic_vloxei_v_nxv16f16_nxv16f16_nxv16i32(ptr %0, <vscale x 16 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16f16_nxv16f16_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v16, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x half> @llvm.riscv.vloxei.nxv16f16.nxv16i32( | 
|  | <vscale x 16 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x half> @llvm.riscv.vloxei.mask.nxv16f16.nxv16i32( | 
|  | <vscale x 16 x half>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x half> @intrinsic_vloxei_mask_v_nxv16f16_nxv16f16_nxv16i32(<vscale x 16 x half> %0, ptr %1, <vscale x 16 x i32> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16f16_nxv16f16_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x half> @llvm.riscv.vloxei.mask.nxv16f16.nxv16i32( | 
|  | <vscale x 16 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i32> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x float> @llvm.riscv.vloxei.nxv1f32.nxv1i32( | 
|  | <vscale x 1 x float>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x float> @intrinsic_vloxei_v_nxv1f32_nxv1f32_nxv1i32(ptr %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f32_nxv1f32_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x float> @llvm.riscv.vloxei.nxv1f32.nxv1i32( | 
|  | <vscale x 1 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x float> @llvm.riscv.vloxei.mask.nxv1f32.nxv1i32( | 
|  | <vscale x 1 x float>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x float> @intrinsic_vloxei_mask_v_nxv1f32_nxv1f32_nxv1i32(<vscale x 1 x float> %0, ptr %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f32_nxv1f32_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x float> @llvm.riscv.vloxei.mask.nxv1f32.nxv1i32( | 
|  | <vscale x 1 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i32> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x float> @llvm.riscv.vloxei.nxv2f32.nxv2i32( | 
|  | <vscale x 2 x float>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x float> @intrinsic_vloxei_v_nxv2f32_nxv2f32_nxv2i32(ptr %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f32_nxv2f32_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x float> @llvm.riscv.vloxei.nxv2f32.nxv2i32( | 
|  | <vscale x 2 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x float> @llvm.riscv.vloxei.mask.nxv2f32.nxv2i32( | 
|  | <vscale x 2 x float>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x float> @intrinsic_vloxei_mask_v_nxv2f32_nxv2f32_nxv2i32(<vscale x 2 x float> %0, ptr %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f32_nxv2f32_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x float> @llvm.riscv.vloxei.mask.nxv2f32.nxv2i32( | 
|  | <vscale x 2 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i32> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x float> @llvm.riscv.vloxei.nxv4f32.nxv4i32( | 
|  | <vscale x 4 x float>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x float> @intrinsic_vloxei_v_nxv4f32_nxv4f32_nxv4i32(ptr %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f32_nxv4f32_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x float> @llvm.riscv.vloxei.nxv4f32.nxv4i32( | 
|  | <vscale x 4 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x float> @llvm.riscv.vloxei.mask.nxv4f32.nxv4i32( | 
|  | <vscale x 4 x float>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x float> @intrinsic_vloxei_mask_v_nxv4f32_nxv4f32_nxv4i32(<vscale x 4 x float> %0, ptr %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f32_nxv4f32_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x float> @llvm.riscv.vloxei.mask.nxv4f32.nxv4i32( | 
|  | <vscale x 4 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i32> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x float> @llvm.riscv.vloxei.nxv8f32.nxv8i32( | 
|  | <vscale x 8 x float>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x float> @intrinsic_vloxei_v_nxv8f32_nxv8f32_nxv8i32(ptr %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f32_nxv8f32_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x float> @llvm.riscv.vloxei.nxv8f32.nxv8i32( | 
|  | <vscale x 8 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x float> @llvm.riscv.vloxei.mask.nxv8f32.nxv8i32( | 
|  | <vscale x 8 x float>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x float> @intrinsic_vloxei_mask_v_nxv8f32_nxv8f32_nxv8i32(<vscale x 8 x float> %0, ptr %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f32_nxv8f32_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x float> @llvm.riscv.vloxei.mask.nxv8f32.nxv8i32( | 
|  | <vscale x 8 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i32> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x float> @llvm.riscv.vloxei.nxv16f32.nxv16i32( | 
|  | <vscale x 16 x float>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x float> @intrinsic_vloxei_v_nxv16f32_nxv16f32_nxv16i32(ptr %0, <vscale x 16 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16f32_nxv16f32_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x float> @llvm.riscv.vloxei.nxv16f32.nxv16i32( | 
|  | <vscale x 16 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x float> @llvm.riscv.vloxei.mask.nxv16f32.nxv16i32( | 
|  | <vscale x 16 x float>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x float> @intrinsic_vloxei_mask_v_nxv16f32_nxv16f32_nxv16i32(<vscale x 16 x float> %0, ptr %1, <vscale x 16 x i32> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16f32_nxv16f32_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x float> @llvm.riscv.vloxei.mask.nxv16f32.nxv16i32( | 
|  | <vscale x 16 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i32> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x double> @llvm.riscv.vloxei.nxv1f64.nxv1i32( | 
|  | <vscale x 1 x double>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x double> @intrinsic_vloxei_v_nxv1f64_nxv1f64_nxv1i32(ptr %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f64_nxv1f64_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x double> @llvm.riscv.vloxei.nxv1f64.nxv1i32( | 
|  | <vscale x 1 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x double> @llvm.riscv.vloxei.mask.nxv1f64.nxv1i32( | 
|  | <vscale x 1 x double>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x double> @intrinsic_vloxei_mask_v_nxv1f64_nxv1f64_nxv1i32(<vscale x 1 x double> %0, ptr %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f64_nxv1f64_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x double> @llvm.riscv.vloxei.mask.nxv1f64.nxv1i32( | 
|  | <vscale x 1 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i32> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x double> @llvm.riscv.vloxei.nxv2f64.nxv2i32( | 
|  | <vscale x 2 x double>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x double> @intrinsic_vloxei_v_nxv2f64_nxv2f64_nxv2i32(ptr %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f64_nxv2f64_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x double> @llvm.riscv.vloxei.nxv2f64.nxv2i32( | 
|  | <vscale x 2 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x double> @llvm.riscv.vloxei.mask.nxv2f64.nxv2i32( | 
|  | <vscale x 2 x double>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x double> @intrinsic_vloxei_mask_v_nxv2f64_nxv2f64_nxv2i32(<vscale x 2 x double> %0, ptr %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f64_nxv2f64_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x double> @llvm.riscv.vloxei.mask.nxv2f64.nxv2i32( | 
|  | <vscale x 2 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i32> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x double> @llvm.riscv.vloxei.nxv4f64.nxv4i32( | 
|  | <vscale x 4 x double>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x double> @intrinsic_vloxei_v_nxv4f64_nxv4f64_nxv4i32(ptr %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f64_nxv4f64_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x double> @llvm.riscv.vloxei.nxv4f64.nxv4i32( | 
|  | <vscale x 4 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x double> @llvm.riscv.vloxei.mask.nxv4f64.nxv4i32( | 
|  | <vscale x 4 x double>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x double> @intrinsic_vloxei_mask_v_nxv4f64_nxv4f64_nxv4i32(<vscale x 4 x double> %0, ptr %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f64_nxv4f64_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x double> @llvm.riscv.vloxei.mask.nxv4f64.nxv4i32( | 
|  | <vscale x 4 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i32> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x double> @llvm.riscv.vloxei.nxv8f64.nxv8i32( | 
|  | <vscale x 8 x double>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x double> @intrinsic_vloxei_v_nxv8f64_nxv8f64_nxv8i32(ptr %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f64_nxv8f64_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv4r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x double> @llvm.riscv.vloxei.nxv8f64.nxv8i32( | 
|  | <vscale x 8 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x double> @llvm.riscv.vloxei.mask.nxv8f64.nxv8i32( | 
|  | <vscale x 8 x double>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x double> @intrinsic_vloxei_mask_v_nxv8f64_nxv8f64_nxv8i32(<vscale x 8 x double> %0, ptr %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f64_nxv8f64_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x double> @llvm.riscv.vloxei.mask.nxv8f64.nxv8i32( | 
|  | <vscale x 8 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i32> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i8> @llvm.riscv.vloxei.nxv1i8.nxv1i16( | 
|  | <vscale x 1 x i8>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i8> @intrinsic_vloxei_v_nxv1i8_nxv1i8_nxv1i16(ptr %0, <vscale x 1 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i8_nxv1i8_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf8, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i8> @llvm.riscv.vloxei.nxv1i8.nxv1i16( | 
|  | <vscale x 1 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i8> @llvm.riscv.vloxei.mask.nxv1i8.nxv1i16( | 
|  | <vscale x 1 x i8>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i8> @intrinsic_vloxei_mask_v_nxv1i8_nxv1i8_nxv1i16(<vscale x 1 x i8> %0, ptr %1, <vscale x 1 x i16> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i8_nxv1i8_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i8> @llvm.riscv.vloxei.mask.nxv1i8.nxv1i16( | 
|  | <vscale x 1 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i16> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i8> @llvm.riscv.vloxei.nxv2i8.nxv2i16( | 
|  | <vscale x 2 x i8>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i8> @intrinsic_vloxei_v_nxv2i8_nxv2i8_nxv2i16(ptr %0, <vscale x 2 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i8_nxv2i8_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i8> @llvm.riscv.vloxei.nxv2i8.nxv2i16( | 
|  | <vscale x 2 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i8> @llvm.riscv.vloxei.mask.nxv2i8.nxv2i16( | 
|  | <vscale x 2 x i8>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i8> @intrinsic_vloxei_mask_v_nxv2i8_nxv2i8_nxv2i16(<vscale x 2 x i8> %0, ptr %1, <vscale x 2 x i16> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i8_nxv2i8_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i8> @llvm.riscv.vloxei.mask.nxv2i8.nxv2i16( | 
|  | <vscale x 2 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i16> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i8> @llvm.riscv.vloxei.nxv4i8.nxv4i16( | 
|  | <vscale x 4 x i8>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i8> @intrinsic_vloxei_v_nxv4i8_nxv4i8_nxv4i16(ptr %0, <vscale x 4 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i8_nxv4i8_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i8> @llvm.riscv.vloxei.nxv4i8.nxv4i16( | 
|  | <vscale x 4 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i8> @llvm.riscv.vloxei.mask.nxv4i8.nxv4i16( | 
|  | <vscale x 4 x i8>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i8> @intrinsic_vloxei_mask_v_nxv4i8_nxv4i8_nxv4i16(<vscale x 4 x i8> %0, ptr %1, <vscale x 4 x i16> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i8_nxv4i8_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i8> @llvm.riscv.vloxei.mask.nxv4i8.nxv4i16( | 
|  | <vscale x 4 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i16> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i8> @llvm.riscv.vloxei.nxv8i8.nxv8i16( | 
|  | <vscale x 8 x i8>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i8> @intrinsic_vloxei_v_nxv8i8_nxv8i8_nxv8i16(ptr %0, <vscale x 8 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i8_nxv8i8_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v10, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i8> @llvm.riscv.vloxei.nxv8i8.nxv8i16( | 
|  | <vscale x 8 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i8> @llvm.riscv.vloxei.mask.nxv8i8.nxv8i16( | 
|  | <vscale x 8 x i8>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i8> @intrinsic_vloxei_mask_v_nxv8i8_nxv8i8_nxv8i16(<vscale x 8 x i8> %0, ptr %1, <vscale x 8 x i16> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i8_nxv8i8_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i8> @llvm.riscv.vloxei.mask.nxv8i8.nxv8i16( | 
|  | <vscale x 8 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i16> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i8> @llvm.riscv.vloxei.nxv16i8.nxv16i16( | 
|  | <vscale x 16 x i8>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i8> @intrinsic_vloxei_v_nxv16i8_nxv16i8_nxv16i16(ptr %0, <vscale x 16 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i8_nxv16i8_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v12, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i8> @llvm.riscv.vloxei.nxv16i8.nxv16i16( | 
|  | <vscale x 16 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i8> @llvm.riscv.vloxei.mask.nxv16i8.nxv16i16( | 
|  | <vscale x 16 x i8>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i8> @intrinsic_vloxei_mask_v_nxv16i8_nxv16i8_nxv16i16(<vscale x 16 x i8> %0, ptr %1, <vscale x 16 x i16> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i8_nxv16i8_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i8> @llvm.riscv.vloxei.mask.nxv16i8.nxv16i16( | 
|  | <vscale x 16 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i16> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x i8> @llvm.riscv.vloxei.nxv32i8.nxv32i16( | 
|  | <vscale x 32 x i8>, | 
|  | ptr, | 
|  | <vscale x 32 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x i8> @intrinsic_vloxei_v_nxv32i8_nxv32i8_nxv32i16(ptr %0, <vscale x 32 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv32i8_nxv32i8_nxv32i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v16, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x i8> @llvm.riscv.vloxei.nxv32i8.nxv32i16( | 
|  | <vscale x 32 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 32 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 32 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x i8> @llvm.riscv.vloxei.mask.nxv32i8.nxv32i16( | 
|  | <vscale x 32 x i8>, | 
|  | ptr, | 
|  | <vscale x 32 x i16>, | 
|  | <vscale x 32 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x i8> @intrinsic_vloxei_mask_v_nxv32i8_nxv32i8_nxv32i16(<vscale x 32 x i8> %0, ptr %1, <vscale x 32 x i16> %2, <vscale x 32 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv32i8_nxv32i8_nxv32i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x i8> @llvm.riscv.vloxei.mask.nxv32i8.nxv32i16( | 
|  | <vscale x 32 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 32 x i16> %2, | 
|  | <vscale x 32 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 32 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i16> @llvm.riscv.vloxei.nxv1i16.nxv1i16( | 
|  | <vscale x 1 x i16>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i16> @intrinsic_vloxei_v_nxv1i16_nxv1i16_nxv1i16(ptr %0, <vscale x 1 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i16_nxv1i16_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i16> @llvm.riscv.vloxei.nxv1i16.nxv1i16( | 
|  | <vscale x 1 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i16> @llvm.riscv.vloxei.mask.nxv1i16.nxv1i16( | 
|  | <vscale x 1 x i16>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i16> @intrinsic_vloxei_mask_v_nxv1i16_nxv1i16_nxv1i16(<vscale x 1 x i16> %0, ptr %1, <vscale x 1 x i16> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i16_nxv1i16_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i16> @llvm.riscv.vloxei.mask.nxv1i16.nxv1i16( | 
|  | <vscale x 1 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i16> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i16> @llvm.riscv.vloxei.nxv2i16.nxv2i16( | 
|  | <vscale x 2 x i16>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i16> @intrinsic_vloxei_v_nxv2i16_nxv2i16_nxv2i16(ptr %0, <vscale x 2 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i16_nxv2i16_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i16> @llvm.riscv.vloxei.nxv2i16.nxv2i16( | 
|  | <vscale x 2 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i16> @llvm.riscv.vloxei.mask.nxv2i16.nxv2i16( | 
|  | <vscale x 2 x i16>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i16> @intrinsic_vloxei_mask_v_nxv2i16_nxv2i16_nxv2i16(<vscale x 2 x i16> %0, ptr %1, <vscale x 2 x i16> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i16_nxv2i16_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i16> @llvm.riscv.vloxei.mask.nxv2i16.nxv2i16( | 
|  | <vscale x 2 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i16> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i16> @llvm.riscv.vloxei.nxv4i16.nxv4i16( | 
|  | <vscale x 4 x i16>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i16> @intrinsic_vloxei_v_nxv4i16_nxv4i16_nxv4i16(ptr %0, <vscale x 4 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i16_nxv4i16_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i16> @llvm.riscv.vloxei.nxv4i16.nxv4i16( | 
|  | <vscale x 4 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i16> @llvm.riscv.vloxei.mask.nxv4i16.nxv4i16( | 
|  | <vscale x 4 x i16>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i16> @intrinsic_vloxei_mask_v_nxv4i16_nxv4i16_nxv4i16(<vscale x 4 x i16> %0, ptr %1, <vscale x 4 x i16> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i16_nxv4i16_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i16> @llvm.riscv.vloxei.mask.nxv4i16.nxv4i16( | 
|  | <vscale x 4 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i16> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i16> @llvm.riscv.vloxei.nxv8i16.nxv8i16( | 
|  | <vscale x 8 x i16>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i16> @intrinsic_vloxei_v_nxv8i16_nxv8i16_nxv8i16(ptr %0, <vscale x 8 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i16_nxv8i16_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i16> @llvm.riscv.vloxei.nxv8i16.nxv8i16( | 
|  | <vscale x 8 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i16> @llvm.riscv.vloxei.mask.nxv8i16.nxv8i16( | 
|  | <vscale x 8 x i16>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i16> @intrinsic_vloxei_mask_v_nxv8i16_nxv8i16_nxv8i16(<vscale x 8 x i16> %0, ptr %1, <vscale x 8 x i16> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i16_nxv8i16_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i16> @llvm.riscv.vloxei.mask.nxv8i16.nxv8i16( | 
|  | <vscale x 8 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i16> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i16> @llvm.riscv.vloxei.nxv16i16.nxv16i16( | 
|  | <vscale x 16 x i16>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i16> @intrinsic_vloxei_v_nxv16i16_nxv16i16_nxv16i16(ptr %0, <vscale x 16 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i16_nxv16i16_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i16> @llvm.riscv.vloxei.nxv16i16.nxv16i16( | 
|  | <vscale x 16 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i16> @llvm.riscv.vloxei.mask.nxv16i16.nxv16i16( | 
|  | <vscale x 16 x i16>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i16> @intrinsic_vloxei_mask_v_nxv16i16_nxv16i16_nxv16i16(<vscale x 16 x i16> %0, ptr %1, <vscale x 16 x i16> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i16_nxv16i16_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i16> @llvm.riscv.vloxei.mask.nxv16i16.nxv16i16( | 
|  | <vscale x 16 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i16> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x i16> @llvm.riscv.vloxei.nxv32i16.nxv32i16( | 
|  | <vscale x 32 x i16>, | 
|  | ptr, | 
|  | <vscale x 32 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x i16> @intrinsic_vloxei_v_nxv32i16_nxv32i16_nxv32i16(ptr %0, <vscale x 32 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv32i16_nxv32i16_nxv32i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m8, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x i16> @llvm.riscv.vloxei.nxv32i16.nxv32i16( | 
|  | <vscale x 32 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 32 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 32 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x i16> @llvm.riscv.vloxei.mask.nxv32i16.nxv32i16( | 
|  | <vscale x 32 x i16>, | 
|  | ptr, | 
|  | <vscale x 32 x i16>, | 
|  | <vscale x 32 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x i16> @intrinsic_vloxei_mask_v_nxv32i16_nxv32i16_nxv32i16(<vscale x 32 x i16> %0, ptr %1, <vscale x 32 x i16> %2, <vscale x 32 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv32i16_nxv32i16_nxv32i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x i16> @llvm.riscv.vloxei.mask.nxv32i16.nxv32i16( | 
|  | <vscale x 32 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 32 x i16> %2, | 
|  | <vscale x 32 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 32 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i32> @llvm.riscv.vloxei.nxv1i32.nxv1i16( | 
|  | <vscale x 1 x i32>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i32> @intrinsic_vloxei_v_nxv1i32_nxv1i32_nxv1i16(ptr %0, <vscale x 1 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i32_nxv1i32_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i32> @llvm.riscv.vloxei.nxv1i32.nxv1i16( | 
|  | <vscale x 1 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i32> @llvm.riscv.vloxei.mask.nxv1i32.nxv1i16( | 
|  | <vscale x 1 x i32>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i32> @intrinsic_vloxei_mask_v_nxv1i32_nxv1i32_nxv1i16(<vscale x 1 x i32> %0, ptr %1, <vscale x 1 x i16> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i32_nxv1i32_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i32> @llvm.riscv.vloxei.mask.nxv1i32.nxv1i16( | 
|  | <vscale x 1 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i16> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i32> @llvm.riscv.vloxei.nxv2i32.nxv2i16( | 
|  | <vscale x 2 x i32>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i32> @intrinsic_vloxei_v_nxv2i32_nxv2i32_nxv2i16(ptr %0, <vscale x 2 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i32_nxv2i32_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i32> @llvm.riscv.vloxei.nxv2i32.nxv2i16( | 
|  | <vscale x 2 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i32> @llvm.riscv.vloxei.mask.nxv2i32.nxv2i16( | 
|  | <vscale x 2 x i32>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i32> @intrinsic_vloxei_mask_v_nxv2i32_nxv2i32_nxv2i16(<vscale x 2 x i32> %0, ptr %1, <vscale x 2 x i16> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i32_nxv2i32_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i32> @llvm.riscv.vloxei.mask.nxv2i32.nxv2i16( | 
|  | <vscale x 2 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i16> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i32> @llvm.riscv.vloxei.nxv4i32.nxv4i16( | 
|  | <vscale x 4 x i32>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i32> @intrinsic_vloxei_v_nxv4i32_nxv4i32_nxv4i16(ptr %0, <vscale x 4 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i32_nxv4i32_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i32> @llvm.riscv.vloxei.nxv4i32.nxv4i16( | 
|  | <vscale x 4 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i32> @llvm.riscv.vloxei.mask.nxv4i32.nxv4i16( | 
|  | <vscale x 4 x i32>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i32> @intrinsic_vloxei_mask_v_nxv4i32_nxv4i32_nxv4i16(<vscale x 4 x i32> %0, ptr %1, <vscale x 4 x i16> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i32_nxv4i32_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i32> @llvm.riscv.vloxei.mask.nxv4i32.nxv4i16( | 
|  | <vscale x 4 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i16> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i32> @llvm.riscv.vloxei.nxv8i32.nxv8i16( | 
|  | <vscale x 8 x i32>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i32> @intrinsic_vloxei_v_nxv8i32_nxv8i32_nxv8i16(ptr %0, <vscale x 8 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i32_nxv8i32_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i32> @llvm.riscv.vloxei.nxv8i32.nxv8i16( | 
|  | <vscale x 8 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i32> @llvm.riscv.vloxei.mask.nxv8i32.nxv8i16( | 
|  | <vscale x 8 x i32>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i32> @intrinsic_vloxei_mask_v_nxv8i32_nxv8i32_nxv8i16(<vscale x 8 x i32> %0, ptr %1, <vscale x 8 x i16> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i32_nxv8i32_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i32> @llvm.riscv.vloxei.mask.nxv8i32.nxv8i16( | 
|  | <vscale x 8 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i16> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i32> @llvm.riscv.vloxei.nxv16i32.nxv16i16( | 
|  | <vscale x 16 x i32>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i32> @intrinsic_vloxei_v_nxv16i32_nxv16i32_nxv16i16(ptr %0, <vscale x 16 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i32_nxv16i32_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv4r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i32> @llvm.riscv.vloxei.nxv16i32.nxv16i16( | 
|  | <vscale x 16 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i32> @llvm.riscv.vloxei.mask.nxv16i32.nxv16i16( | 
|  | <vscale x 16 x i32>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i32> @intrinsic_vloxei_mask_v_nxv16i32_nxv16i32_nxv16i16(<vscale x 16 x i32> %0, ptr %1, <vscale x 16 x i16> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i32_nxv16i32_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i32> @llvm.riscv.vloxei.mask.nxv16i32.nxv16i16( | 
|  | <vscale x 16 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i16> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i64> @llvm.riscv.vloxei.nxv1i64.nxv1i16( | 
|  | <vscale x 1 x i64>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i64> @intrinsic_vloxei_v_nxv1i64_nxv1i64_nxv1i16(ptr %0, <vscale x 1 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i64_nxv1i64_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i64> @llvm.riscv.vloxei.nxv1i64.nxv1i16( | 
|  | <vscale x 1 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i64> @llvm.riscv.vloxei.mask.nxv1i64.nxv1i16( | 
|  | <vscale x 1 x i64>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i64> @intrinsic_vloxei_mask_v_nxv1i64_nxv1i64_nxv1i16(<vscale x 1 x i64> %0, ptr %1, <vscale x 1 x i16> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i64_nxv1i64_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i64> @llvm.riscv.vloxei.mask.nxv1i64.nxv1i16( | 
|  | <vscale x 1 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i16> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i64> @llvm.riscv.vloxei.nxv2i64.nxv2i16( | 
|  | <vscale x 2 x i64>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i64> @intrinsic_vloxei_v_nxv2i64_nxv2i64_nxv2i16(ptr %0, <vscale x 2 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i64_nxv2i64_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i64> @llvm.riscv.vloxei.nxv2i64.nxv2i16( | 
|  | <vscale x 2 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i64> @llvm.riscv.vloxei.mask.nxv2i64.nxv2i16( | 
|  | <vscale x 2 x i64>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i64> @intrinsic_vloxei_mask_v_nxv2i64_nxv2i64_nxv2i16(<vscale x 2 x i64> %0, ptr %1, <vscale x 2 x i16> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i64_nxv2i64_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i64> @llvm.riscv.vloxei.mask.nxv2i64.nxv2i16( | 
|  | <vscale x 2 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i16> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i64> @llvm.riscv.vloxei.nxv4i64.nxv4i16( | 
|  | <vscale x 4 x i64>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i64> @intrinsic_vloxei_v_nxv4i64_nxv4i64_nxv4i16(ptr %0, <vscale x 4 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i64_nxv4i64_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i64> @llvm.riscv.vloxei.nxv4i64.nxv4i16( | 
|  | <vscale x 4 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i64> @llvm.riscv.vloxei.mask.nxv4i64.nxv4i16( | 
|  | <vscale x 4 x i64>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i64> @intrinsic_vloxei_mask_v_nxv4i64_nxv4i64_nxv4i16(<vscale x 4 x i64> %0, ptr %1, <vscale x 4 x i16> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i64_nxv4i64_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i64> @llvm.riscv.vloxei.mask.nxv4i64.nxv4i16( | 
|  | <vscale x 4 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i16> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i64> @llvm.riscv.vloxei.nxv8i64.nxv8i16( | 
|  | <vscale x 8 x i64>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i64> @intrinsic_vloxei_v_nxv8i64_nxv8i64_nxv8i16(ptr %0, <vscale x 8 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i64_nxv8i64_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i64> @llvm.riscv.vloxei.nxv8i64.nxv8i16( | 
|  | <vscale x 8 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i64> @llvm.riscv.vloxei.mask.nxv8i64.nxv8i16( | 
|  | <vscale x 8 x i64>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i64> @intrinsic_vloxei_mask_v_nxv8i64_nxv8i64_nxv8i16(<vscale x 8 x i64> %0, ptr %1, <vscale x 8 x i16> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i64_nxv8i64_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i64> @llvm.riscv.vloxei.mask.nxv8i64.nxv8i16( | 
|  | <vscale x 8 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i16> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x half> @llvm.riscv.vloxei.nxv1f16.nxv1i16( | 
|  | <vscale x 1 x half>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x half> @intrinsic_vloxei_v_nxv1f16_nxv1f16_nxv1i16(ptr %0, <vscale x 1 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f16_nxv1f16_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x half> @llvm.riscv.vloxei.nxv1f16.nxv1i16( | 
|  | <vscale x 1 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x half> @llvm.riscv.vloxei.mask.nxv1f16.nxv1i16( | 
|  | <vscale x 1 x half>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x half> @intrinsic_vloxei_mask_v_nxv1f16_nxv1f16_nxv1i16(<vscale x 1 x half> %0, ptr %1, <vscale x 1 x i16> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f16_nxv1f16_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x half> @llvm.riscv.vloxei.mask.nxv1f16.nxv1i16( | 
|  | <vscale x 1 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i16> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x half> @llvm.riscv.vloxei.nxv2f16.nxv2i16( | 
|  | <vscale x 2 x half>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x half> @intrinsic_vloxei_v_nxv2f16_nxv2f16_nxv2i16(ptr %0, <vscale x 2 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f16_nxv2f16_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x half> @llvm.riscv.vloxei.nxv2f16.nxv2i16( | 
|  | <vscale x 2 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x half> @llvm.riscv.vloxei.mask.nxv2f16.nxv2i16( | 
|  | <vscale x 2 x half>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x half> @intrinsic_vloxei_mask_v_nxv2f16_nxv2f16_nxv2i16(<vscale x 2 x half> %0, ptr %1, <vscale x 2 x i16> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f16_nxv2f16_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x half> @llvm.riscv.vloxei.mask.nxv2f16.nxv2i16( | 
|  | <vscale x 2 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i16> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x half> @llvm.riscv.vloxei.nxv4f16.nxv4i16( | 
|  | <vscale x 4 x half>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x half> @intrinsic_vloxei_v_nxv4f16_nxv4f16_nxv4i16(ptr %0, <vscale x 4 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f16_nxv4f16_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x half> @llvm.riscv.vloxei.nxv4f16.nxv4i16( | 
|  | <vscale x 4 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x half> @llvm.riscv.vloxei.mask.nxv4f16.nxv4i16( | 
|  | <vscale x 4 x half>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x half> @intrinsic_vloxei_mask_v_nxv4f16_nxv4f16_nxv4i16(<vscale x 4 x half> %0, ptr %1, <vscale x 4 x i16> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f16_nxv4f16_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x half> @llvm.riscv.vloxei.mask.nxv4f16.nxv4i16( | 
|  | <vscale x 4 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i16> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x half> @llvm.riscv.vloxei.nxv8f16.nxv8i16( | 
|  | <vscale x 8 x half>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x half> @intrinsic_vloxei_v_nxv8f16_nxv8f16_nxv8i16(ptr %0, <vscale x 8 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f16_nxv8f16_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x half> @llvm.riscv.vloxei.nxv8f16.nxv8i16( | 
|  | <vscale x 8 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x half> @llvm.riscv.vloxei.mask.nxv8f16.nxv8i16( | 
|  | <vscale x 8 x half>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x half> @intrinsic_vloxei_mask_v_nxv8f16_nxv8f16_nxv8i16(<vscale x 8 x half> %0, ptr %1, <vscale x 8 x i16> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f16_nxv8f16_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x half> @llvm.riscv.vloxei.mask.nxv8f16.nxv8i16( | 
|  | <vscale x 8 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i16> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x half> @llvm.riscv.vloxei.nxv16f16.nxv16i16( | 
|  | <vscale x 16 x half>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x half> @intrinsic_vloxei_v_nxv16f16_nxv16f16_nxv16i16(ptr %0, <vscale x 16 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16f16_nxv16f16_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x half> @llvm.riscv.vloxei.nxv16f16.nxv16i16( | 
|  | <vscale x 16 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x half> @llvm.riscv.vloxei.mask.nxv16f16.nxv16i16( | 
|  | <vscale x 16 x half>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x half> @intrinsic_vloxei_mask_v_nxv16f16_nxv16f16_nxv16i16(<vscale x 16 x half> %0, ptr %1, <vscale x 16 x i16> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16f16_nxv16f16_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x half> @llvm.riscv.vloxei.mask.nxv16f16.nxv16i16( | 
|  | <vscale x 16 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i16> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x half> @llvm.riscv.vloxei.nxv32f16.nxv32i16( | 
|  | <vscale x 32 x half>, | 
|  | ptr, | 
|  | <vscale x 32 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x half> @intrinsic_vloxei_v_nxv32f16_nxv32f16_nxv32i16(ptr %0, <vscale x 32 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv32f16_nxv32f16_nxv32i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m8, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x half> @llvm.riscv.vloxei.nxv32f16.nxv32i16( | 
|  | <vscale x 32 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 32 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 32 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x half> @llvm.riscv.vloxei.mask.nxv32f16.nxv32i16( | 
|  | <vscale x 32 x half>, | 
|  | ptr, | 
|  | <vscale x 32 x i16>, | 
|  | <vscale x 32 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x half> @intrinsic_vloxei_mask_v_nxv32f16_nxv32f16_nxv32i16(<vscale x 32 x half> %0, ptr %1, <vscale x 32 x i16> %2, <vscale x 32 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv32f16_nxv32f16_nxv32i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x half> @llvm.riscv.vloxei.mask.nxv32f16.nxv32i16( | 
|  | <vscale x 32 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 32 x i16> %2, | 
|  | <vscale x 32 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 32 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x float> @llvm.riscv.vloxei.nxv1f32.nxv1i16( | 
|  | <vscale x 1 x float>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x float> @intrinsic_vloxei_v_nxv1f32_nxv1f32_nxv1i16(ptr %0, <vscale x 1 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f32_nxv1f32_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x float> @llvm.riscv.vloxei.nxv1f32.nxv1i16( | 
|  | <vscale x 1 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x float> @llvm.riscv.vloxei.mask.nxv1f32.nxv1i16( | 
|  | <vscale x 1 x float>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x float> @intrinsic_vloxei_mask_v_nxv1f32_nxv1f32_nxv1i16(<vscale x 1 x float> %0, ptr %1, <vscale x 1 x i16> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f32_nxv1f32_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x float> @llvm.riscv.vloxei.mask.nxv1f32.nxv1i16( | 
|  | <vscale x 1 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i16> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x float> @llvm.riscv.vloxei.nxv2f32.nxv2i16( | 
|  | <vscale x 2 x float>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x float> @intrinsic_vloxei_v_nxv2f32_nxv2f32_nxv2i16(ptr %0, <vscale x 2 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f32_nxv2f32_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x float> @llvm.riscv.vloxei.nxv2f32.nxv2i16( | 
|  | <vscale x 2 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x float> @llvm.riscv.vloxei.mask.nxv2f32.nxv2i16( | 
|  | <vscale x 2 x float>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x float> @intrinsic_vloxei_mask_v_nxv2f32_nxv2f32_nxv2i16(<vscale x 2 x float> %0, ptr %1, <vscale x 2 x i16> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f32_nxv2f32_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x float> @llvm.riscv.vloxei.mask.nxv2f32.nxv2i16( | 
|  | <vscale x 2 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i16> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x float> @llvm.riscv.vloxei.nxv4f32.nxv4i16( | 
|  | <vscale x 4 x float>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x float> @intrinsic_vloxei_v_nxv4f32_nxv4f32_nxv4i16(ptr %0, <vscale x 4 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f32_nxv4f32_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x float> @llvm.riscv.vloxei.nxv4f32.nxv4i16( | 
|  | <vscale x 4 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x float> @llvm.riscv.vloxei.mask.nxv4f32.nxv4i16( | 
|  | <vscale x 4 x float>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x float> @intrinsic_vloxei_mask_v_nxv4f32_nxv4f32_nxv4i16(<vscale x 4 x float> %0, ptr %1, <vscale x 4 x i16> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f32_nxv4f32_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x float> @llvm.riscv.vloxei.mask.nxv4f32.nxv4i16( | 
|  | <vscale x 4 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i16> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x float> @llvm.riscv.vloxei.nxv8f32.nxv8i16( | 
|  | <vscale x 8 x float>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x float> @intrinsic_vloxei_v_nxv8f32_nxv8f32_nxv8i16(ptr %0, <vscale x 8 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f32_nxv8f32_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x float> @llvm.riscv.vloxei.nxv8f32.nxv8i16( | 
|  | <vscale x 8 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x float> @llvm.riscv.vloxei.mask.nxv8f32.nxv8i16( | 
|  | <vscale x 8 x float>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x float> @intrinsic_vloxei_mask_v_nxv8f32_nxv8f32_nxv8i16(<vscale x 8 x float> %0, ptr %1, <vscale x 8 x i16> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f32_nxv8f32_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x float> @llvm.riscv.vloxei.mask.nxv8f32.nxv8i16( | 
|  | <vscale x 8 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i16> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x float> @llvm.riscv.vloxei.nxv16f32.nxv16i16( | 
|  | <vscale x 16 x float>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x float> @intrinsic_vloxei_v_nxv16f32_nxv16f32_nxv16i16(ptr %0, <vscale x 16 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16f32_nxv16f32_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv4r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x float> @llvm.riscv.vloxei.nxv16f32.nxv16i16( | 
|  | <vscale x 16 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x float> @llvm.riscv.vloxei.mask.nxv16f32.nxv16i16( | 
|  | <vscale x 16 x float>, | 
|  | ptr, | 
|  | <vscale x 16 x i16>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x float> @intrinsic_vloxei_mask_v_nxv16f32_nxv16f32_nxv16i16(<vscale x 16 x float> %0, ptr %1, <vscale x 16 x i16> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16f32_nxv16f32_nxv16i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x float> @llvm.riscv.vloxei.mask.nxv16f32.nxv16i16( | 
|  | <vscale x 16 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i16> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x double> @llvm.riscv.vloxei.nxv1f64.nxv1i16( | 
|  | <vscale x 1 x double>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x double> @intrinsic_vloxei_v_nxv1f64_nxv1f64_nxv1i16(ptr %0, <vscale x 1 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f64_nxv1f64_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei16.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x double> @llvm.riscv.vloxei.nxv1f64.nxv1i16( | 
|  | <vscale x 1 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x double> @llvm.riscv.vloxei.mask.nxv1f64.nxv1i16( | 
|  | <vscale x 1 x double>, | 
|  | ptr, | 
|  | <vscale x 1 x i16>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x double> @intrinsic_vloxei_mask_v_nxv1f64_nxv1f64_nxv1i16(<vscale x 1 x double> %0, ptr %1, <vscale x 1 x i16> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f64_nxv1f64_nxv1i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x double> @llvm.riscv.vloxei.mask.nxv1f64.nxv1i16( | 
|  | <vscale x 1 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i16> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x double> @llvm.riscv.vloxei.nxv2f64.nxv2i16( | 
|  | <vscale x 2 x double>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x double> @intrinsic_vloxei_v_nxv2f64_nxv2f64_nxv2i16(ptr %0, <vscale x 2 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f64_nxv2f64_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x double> @llvm.riscv.vloxei.nxv2f64.nxv2i16( | 
|  | <vscale x 2 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x double> @llvm.riscv.vloxei.mask.nxv2f64.nxv2i16( | 
|  | <vscale x 2 x double>, | 
|  | ptr, | 
|  | <vscale x 2 x i16>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x double> @intrinsic_vloxei_mask_v_nxv2f64_nxv2f64_nxv2i16(<vscale x 2 x double> %0, ptr %1, <vscale x 2 x i16> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f64_nxv2f64_nxv2i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x double> @llvm.riscv.vloxei.mask.nxv2f64.nxv2i16( | 
|  | <vscale x 2 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i16> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x double> @llvm.riscv.vloxei.nxv4f64.nxv4i16( | 
|  | <vscale x 4 x double>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x double> @intrinsic_vloxei_v_nxv4f64_nxv4f64_nxv4i16(ptr %0, <vscale x 4 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f64_nxv4f64_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x double> @llvm.riscv.vloxei.nxv4f64.nxv4i16( | 
|  | <vscale x 4 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x double> @llvm.riscv.vloxei.mask.nxv4f64.nxv4i16( | 
|  | <vscale x 4 x double>, | 
|  | ptr, | 
|  | <vscale x 4 x i16>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x double> @intrinsic_vloxei_mask_v_nxv4f64_nxv4f64_nxv4i16(<vscale x 4 x double> %0, ptr %1, <vscale x 4 x i16> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f64_nxv4f64_nxv4i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x double> @llvm.riscv.vloxei.mask.nxv4f64.nxv4i16( | 
|  | <vscale x 4 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i16> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x double> @llvm.riscv.vloxei.nxv8f64.nxv8i16( | 
|  | <vscale x 8 x double>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x double> @intrinsic_vloxei_v_nxv8f64_nxv8f64_nxv8i16(ptr %0, <vscale x 8 x i16> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f64_nxv8f64_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x double> @llvm.riscv.vloxei.nxv8f64.nxv8i16( | 
|  | <vscale x 8 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i16> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x double> @llvm.riscv.vloxei.mask.nxv8f64.nxv8i16( | 
|  | <vscale x 8 x double>, | 
|  | ptr, | 
|  | <vscale x 8 x i16>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x double> @intrinsic_vloxei_mask_v_nxv8f64_nxv8f64_nxv8i16(<vscale x 8 x double> %0, ptr %1, <vscale x 8 x i16> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f64_nxv8f64_nxv8i16: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei16.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x double> @llvm.riscv.vloxei.mask.nxv8f64.nxv8i16( | 
|  | <vscale x 8 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i16> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i8> @llvm.riscv.vloxei.nxv1i8.nxv1i8( | 
|  | <vscale x 1 x i8>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i8> @intrinsic_vloxei_v_nxv1i8_nxv1i8_nxv1i8(ptr %0, <vscale x 1 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i8_nxv1i8_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf8, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i8> @llvm.riscv.vloxei.nxv1i8.nxv1i8( | 
|  | <vscale x 1 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i8> @llvm.riscv.vloxei.mask.nxv1i8.nxv1i8( | 
|  | <vscale x 1 x i8>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i8> @intrinsic_vloxei_mask_v_nxv1i8_nxv1i8_nxv1i8(<vscale x 1 x i8> %0, ptr %1, <vscale x 1 x i8> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i8_nxv1i8_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i8> @llvm.riscv.vloxei.mask.nxv1i8.nxv1i8( | 
|  | <vscale x 1 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i8> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i8> @llvm.riscv.vloxei.nxv2i8.nxv2i8( | 
|  | <vscale x 2 x i8>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i8> @intrinsic_vloxei_v_nxv2i8_nxv2i8_nxv2i8(ptr %0, <vscale x 2 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i8_nxv2i8_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i8> @llvm.riscv.vloxei.nxv2i8.nxv2i8( | 
|  | <vscale x 2 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i8> @llvm.riscv.vloxei.mask.nxv2i8.nxv2i8( | 
|  | <vscale x 2 x i8>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i8> @intrinsic_vloxei_mask_v_nxv2i8_nxv2i8_nxv2i8(<vscale x 2 x i8> %0, ptr %1, <vscale x 2 x i8> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i8_nxv2i8_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i8> @llvm.riscv.vloxei.mask.nxv2i8.nxv2i8( | 
|  | <vscale x 2 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i8> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i8> @llvm.riscv.vloxei.nxv4i8.nxv4i8( | 
|  | <vscale x 4 x i8>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i8> @intrinsic_vloxei_v_nxv4i8_nxv4i8_nxv4i8(ptr %0, <vscale x 4 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i8_nxv4i8_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i8> @llvm.riscv.vloxei.nxv4i8.nxv4i8( | 
|  | <vscale x 4 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i8> @llvm.riscv.vloxei.mask.nxv4i8.nxv4i8( | 
|  | <vscale x 4 x i8>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i8> @intrinsic_vloxei_mask_v_nxv4i8_nxv4i8_nxv4i8(<vscale x 4 x i8> %0, ptr %1, <vscale x 4 x i8> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i8_nxv4i8_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i8> @llvm.riscv.vloxei.mask.nxv4i8.nxv4i8( | 
|  | <vscale x 4 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i8> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i8> @llvm.riscv.vloxei.nxv8i8.nxv8i8( | 
|  | <vscale x 8 x i8>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i8> @intrinsic_vloxei_v_nxv8i8_nxv8i8_nxv8i8(ptr %0, <vscale x 8 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i8_nxv8i8_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i8> @llvm.riscv.vloxei.nxv8i8.nxv8i8( | 
|  | <vscale x 8 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i8> @llvm.riscv.vloxei.mask.nxv8i8.nxv8i8( | 
|  | <vscale x 8 x i8>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i8> @intrinsic_vloxei_mask_v_nxv8i8_nxv8i8_nxv8i8(<vscale x 8 x i8> %0, ptr %1, <vscale x 8 x i8> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i8_nxv8i8_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i8> @llvm.riscv.vloxei.mask.nxv8i8.nxv8i8( | 
|  | <vscale x 8 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i8> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i8> @llvm.riscv.vloxei.nxv16i8.nxv16i8( | 
|  | <vscale x 16 x i8>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i8> @intrinsic_vloxei_v_nxv16i8_nxv16i8_nxv16i8(ptr %0, <vscale x 16 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i8_nxv16i8_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i8> @llvm.riscv.vloxei.nxv16i8.nxv16i8( | 
|  | <vscale x 16 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i8> @llvm.riscv.vloxei.mask.nxv16i8.nxv16i8( | 
|  | <vscale x 16 x i8>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i8> @intrinsic_vloxei_mask_v_nxv16i8_nxv16i8_nxv16i8(<vscale x 16 x i8> %0, ptr %1, <vscale x 16 x i8> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i8_nxv16i8_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i8> @llvm.riscv.vloxei.mask.nxv16i8.nxv16i8( | 
|  | <vscale x 16 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i8> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x i8> @llvm.riscv.vloxei.nxv32i8.nxv32i8( | 
|  | <vscale x 32 x i8>, | 
|  | ptr, | 
|  | <vscale x 32 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x i8> @intrinsic_vloxei_v_nxv32i8_nxv32i8_nxv32i8(ptr %0, <vscale x 32 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv32i8_nxv32i8_nxv32i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x i8> @llvm.riscv.vloxei.nxv32i8.nxv32i8( | 
|  | <vscale x 32 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 32 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 32 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x i8> @llvm.riscv.vloxei.mask.nxv32i8.nxv32i8( | 
|  | <vscale x 32 x i8>, | 
|  | ptr, | 
|  | <vscale x 32 x i8>, | 
|  | <vscale x 32 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x i8> @intrinsic_vloxei_mask_v_nxv32i8_nxv32i8_nxv32i8(<vscale x 32 x i8> %0, ptr %1, <vscale x 32 x i8> %2, <vscale x 32 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv32i8_nxv32i8_nxv32i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x i8> @llvm.riscv.vloxei.mask.nxv32i8.nxv32i8( | 
|  | <vscale x 32 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 32 x i8> %2, | 
|  | <vscale x 32 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 32 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 64 x i8> @llvm.riscv.vloxei.nxv64i8.nxv64i8( | 
|  | <vscale x 64 x i8>, | 
|  | ptr, | 
|  | <vscale x 64 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 64 x i8> @intrinsic_vloxei_v_nxv64i8_nxv64i8_nxv64i8(ptr %0, <vscale x 64 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv64i8_nxv64i8_nxv64i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m8, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v8 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 64 x i8> @llvm.riscv.vloxei.nxv64i8.nxv64i8( | 
|  | <vscale x 64 x i8> undef, | 
|  | ptr %0, | 
|  | <vscale x 64 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 64 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 64 x i8> @llvm.riscv.vloxei.mask.nxv64i8.nxv64i8( | 
|  | <vscale x 64 x i8>, | 
|  | ptr, | 
|  | <vscale x 64 x i8>, | 
|  | <vscale x 64 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 64 x i8> @intrinsic_vloxei_mask_v_nxv64i8_nxv64i8_nxv64i8(<vscale x 64 x i8> %0, ptr %1, <vscale x 64 x i8> %2, <vscale x 64 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv64i8_nxv64i8_nxv64i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e8, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 64 x i8> @llvm.riscv.vloxei.mask.nxv64i8.nxv64i8( | 
|  | <vscale x 64 x i8> %0, | 
|  | ptr %1, | 
|  | <vscale x 64 x i8> %2, | 
|  | <vscale x 64 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 64 x i8> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i16> @llvm.riscv.vloxei.nxv1i16.nxv1i8( | 
|  | <vscale x 1 x i16>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i16> @intrinsic_vloxei_v_nxv1i16_nxv1i16_nxv1i8(ptr %0, <vscale x 1 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i16_nxv1i16_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i16> @llvm.riscv.vloxei.nxv1i16.nxv1i8( | 
|  | <vscale x 1 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i16> @llvm.riscv.vloxei.mask.nxv1i16.nxv1i8( | 
|  | <vscale x 1 x i16>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i16> @intrinsic_vloxei_mask_v_nxv1i16_nxv1i16_nxv1i8(<vscale x 1 x i16> %0, ptr %1, <vscale x 1 x i8> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i16_nxv1i16_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i16> @llvm.riscv.vloxei.mask.nxv1i16.nxv1i8( | 
|  | <vscale x 1 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i8> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i16> @llvm.riscv.vloxei.nxv2i16.nxv2i8( | 
|  | <vscale x 2 x i16>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i16> @intrinsic_vloxei_v_nxv2i16_nxv2i16_nxv2i8(ptr %0, <vscale x 2 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i16_nxv2i16_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i16> @llvm.riscv.vloxei.nxv2i16.nxv2i8( | 
|  | <vscale x 2 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i16> @llvm.riscv.vloxei.mask.nxv2i16.nxv2i8( | 
|  | <vscale x 2 x i16>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i16> @intrinsic_vloxei_mask_v_nxv2i16_nxv2i16_nxv2i8(<vscale x 2 x i16> %0, ptr %1, <vscale x 2 x i8> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i16_nxv2i16_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i16> @llvm.riscv.vloxei.mask.nxv2i16.nxv2i8( | 
|  | <vscale x 2 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i8> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i16> @llvm.riscv.vloxei.nxv4i16.nxv4i8( | 
|  | <vscale x 4 x i16>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i16> @intrinsic_vloxei_v_nxv4i16_nxv4i16_nxv4i8(ptr %0, <vscale x 4 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i16_nxv4i16_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i16> @llvm.riscv.vloxei.nxv4i16.nxv4i8( | 
|  | <vscale x 4 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i16> @llvm.riscv.vloxei.mask.nxv4i16.nxv4i8( | 
|  | <vscale x 4 x i16>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i16> @intrinsic_vloxei_mask_v_nxv4i16_nxv4i16_nxv4i8(<vscale x 4 x i16> %0, ptr %1, <vscale x 4 x i8> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i16_nxv4i16_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i16> @llvm.riscv.vloxei.mask.nxv4i16.nxv4i8( | 
|  | <vscale x 4 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i8> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i16> @llvm.riscv.vloxei.nxv8i16.nxv8i8( | 
|  | <vscale x 8 x i16>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i16> @intrinsic_vloxei_v_nxv8i16_nxv8i16_nxv8i8(ptr %0, <vscale x 8 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i16_nxv8i16_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i16> @llvm.riscv.vloxei.nxv8i16.nxv8i8( | 
|  | <vscale x 8 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i16> @llvm.riscv.vloxei.mask.nxv8i16.nxv8i8( | 
|  | <vscale x 8 x i16>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i16> @intrinsic_vloxei_mask_v_nxv8i16_nxv8i16_nxv8i8(<vscale x 8 x i16> %0, ptr %1, <vscale x 8 x i8> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i16_nxv8i16_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i16> @llvm.riscv.vloxei.mask.nxv8i16.nxv8i8( | 
|  | <vscale x 8 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i8> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i16> @llvm.riscv.vloxei.nxv16i16.nxv16i8( | 
|  | <vscale x 16 x i16>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i16> @intrinsic_vloxei_v_nxv16i16_nxv16i16_nxv16i8(ptr %0, <vscale x 16 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i16_nxv16i16_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i16> @llvm.riscv.vloxei.nxv16i16.nxv16i8( | 
|  | <vscale x 16 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i16> @llvm.riscv.vloxei.mask.nxv16i16.nxv16i8( | 
|  | <vscale x 16 x i16>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i16> @intrinsic_vloxei_mask_v_nxv16i16_nxv16i16_nxv16i8(<vscale x 16 x i16> %0, ptr %1, <vscale x 16 x i8> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i16_nxv16i16_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i16> @llvm.riscv.vloxei.mask.nxv16i16.nxv16i8( | 
|  | <vscale x 16 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i8> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x i16> @llvm.riscv.vloxei.nxv32i16.nxv32i8( | 
|  | <vscale x 32 x i16>, | 
|  | ptr, | 
|  | <vscale x 32 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x i16> @intrinsic_vloxei_v_nxv32i16_nxv32i16_nxv32i8(ptr %0, <vscale x 32 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv32i16_nxv32i16_nxv32i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv4r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x i16> @llvm.riscv.vloxei.nxv32i16.nxv32i8( | 
|  | <vscale x 32 x i16> undef, | 
|  | ptr %0, | 
|  | <vscale x 32 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 32 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x i16> @llvm.riscv.vloxei.mask.nxv32i16.nxv32i8( | 
|  | <vscale x 32 x i16>, | 
|  | ptr, | 
|  | <vscale x 32 x i8>, | 
|  | <vscale x 32 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x i16> @intrinsic_vloxei_mask_v_nxv32i16_nxv32i16_nxv32i8(<vscale x 32 x i16> %0, ptr %1, <vscale x 32 x i8> %2, <vscale x 32 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv32i16_nxv32i16_nxv32i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x i16> @llvm.riscv.vloxei.mask.nxv32i16.nxv32i8( | 
|  | <vscale x 32 x i16> %0, | 
|  | ptr %1, | 
|  | <vscale x 32 x i8> %2, | 
|  | <vscale x 32 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 32 x i16> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i32> @llvm.riscv.vloxei.nxv1i32.nxv1i8( | 
|  | <vscale x 1 x i32>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i32> @intrinsic_vloxei_v_nxv1i32_nxv1i32_nxv1i8(ptr %0, <vscale x 1 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i32_nxv1i32_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i32> @llvm.riscv.vloxei.nxv1i32.nxv1i8( | 
|  | <vscale x 1 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i32> @llvm.riscv.vloxei.mask.nxv1i32.nxv1i8( | 
|  | <vscale x 1 x i32>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i32> @intrinsic_vloxei_mask_v_nxv1i32_nxv1i32_nxv1i8(<vscale x 1 x i32> %0, ptr %1, <vscale x 1 x i8> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i32_nxv1i32_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i32> @llvm.riscv.vloxei.mask.nxv1i32.nxv1i8( | 
|  | <vscale x 1 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i8> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i32> @llvm.riscv.vloxei.nxv2i32.nxv2i8( | 
|  | <vscale x 2 x i32>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i32> @intrinsic_vloxei_v_nxv2i32_nxv2i32_nxv2i8(ptr %0, <vscale x 2 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i32_nxv2i32_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i32> @llvm.riscv.vloxei.nxv2i32.nxv2i8( | 
|  | <vscale x 2 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i32> @llvm.riscv.vloxei.mask.nxv2i32.nxv2i8( | 
|  | <vscale x 2 x i32>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i32> @intrinsic_vloxei_mask_v_nxv2i32_nxv2i32_nxv2i8(<vscale x 2 x i32> %0, ptr %1, <vscale x 2 x i8> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i32_nxv2i32_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i32> @llvm.riscv.vloxei.mask.nxv2i32.nxv2i8( | 
|  | <vscale x 2 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i8> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i32> @llvm.riscv.vloxei.nxv4i32.nxv4i8( | 
|  | <vscale x 4 x i32>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i32> @intrinsic_vloxei_v_nxv4i32_nxv4i32_nxv4i8(ptr %0, <vscale x 4 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i32_nxv4i32_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i32> @llvm.riscv.vloxei.nxv4i32.nxv4i8( | 
|  | <vscale x 4 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i32> @llvm.riscv.vloxei.mask.nxv4i32.nxv4i8( | 
|  | <vscale x 4 x i32>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i32> @intrinsic_vloxei_mask_v_nxv4i32_nxv4i32_nxv4i8(<vscale x 4 x i32> %0, ptr %1, <vscale x 4 x i8> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i32_nxv4i32_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i32> @llvm.riscv.vloxei.mask.nxv4i32.nxv4i8( | 
|  | <vscale x 4 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i8> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i32> @llvm.riscv.vloxei.nxv8i32.nxv8i8( | 
|  | <vscale x 8 x i32>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i32> @intrinsic_vloxei_v_nxv8i32_nxv8i32_nxv8i8(ptr %0, <vscale x 8 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i32_nxv8i32_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i32> @llvm.riscv.vloxei.nxv8i32.nxv8i8( | 
|  | <vscale x 8 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i32> @llvm.riscv.vloxei.mask.nxv8i32.nxv8i8( | 
|  | <vscale x 8 x i32>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i32> @intrinsic_vloxei_mask_v_nxv8i32_nxv8i32_nxv8i8(<vscale x 8 x i32> %0, ptr %1, <vscale x 8 x i8> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i32_nxv8i32_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i32> @llvm.riscv.vloxei.mask.nxv8i32.nxv8i8( | 
|  | <vscale x 8 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i8> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i32> @llvm.riscv.vloxei.nxv16i32.nxv16i8( | 
|  | <vscale x 16 x i32>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i32> @intrinsic_vloxei_v_nxv16i32_nxv16i32_nxv16i8(ptr %0, <vscale x 16 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16i32_nxv16i32_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i32> @llvm.riscv.vloxei.nxv16i32.nxv16i8( | 
|  | <vscale x 16 x i32> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x i32> @llvm.riscv.vloxei.mask.nxv16i32.nxv16i8( | 
|  | <vscale x 16 x i32>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x i32> @intrinsic_vloxei_mask_v_nxv16i32_nxv16i32_nxv16i8(<vscale x 16 x i32> %0, ptr %1, <vscale x 16 x i8> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16i32_nxv16i32_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x i32> @llvm.riscv.vloxei.mask.nxv16i32.nxv16i8( | 
|  | <vscale x 16 x i32> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i8> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x i32> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i64> @llvm.riscv.vloxei.nxv1i64.nxv1i8( | 
|  | <vscale x 1 x i64>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i64> @intrinsic_vloxei_v_nxv1i64_nxv1i64_nxv1i8(ptr %0, <vscale x 1 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1i64_nxv1i64_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i64> @llvm.riscv.vloxei.nxv1i64.nxv1i8( | 
|  | <vscale x 1 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x i64> @llvm.riscv.vloxei.mask.nxv1i64.nxv1i8( | 
|  | <vscale x 1 x i64>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x i64> @intrinsic_vloxei_mask_v_nxv1i64_nxv1i64_nxv1i8(<vscale x 1 x i64> %0, ptr %1, <vscale x 1 x i8> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1i64_nxv1i64_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x i64> @llvm.riscv.vloxei.mask.nxv1i64.nxv1i8( | 
|  | <vscale x 1 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i8> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i64> @llvm.riscv.vloxei.nxv2i64.nxv2i8( | 
|  | <vscale x 2 x i64>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i64> @intrinsic_vloxei_v_nxv2i64_nxv2i64_nxv2i8(ptr %0, <vscale x 2 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2i64_nxv2i64_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i64> @llvm.riscv.vloxei.nxv2i64.nxv2i8( | 
|  | <vscale x 2 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x i64> @llvm.riscv.vloxei.mask.nxv2i64.nxv2i8( | 
|  | <vscale x 2 x i64>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x i64> @intrinsic_vloxei_mask_v_nxv2i64_nxv2i64_nxv2i8(<vscale x 2 x i64> %0, ptr %1, <vscale x 2 x i8> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2i64_nxv2i64_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x i64> @llvm.riscv.vloxei.mask.nxv2i64.nxv2i8( | 
|  | <vscale x 2 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i8> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i64> @llvm.riscv.vloxei.nxv4i64.nxv4i8( | 
|  | <vscale x 4 x i64>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i64> @intrinsic_vloxei_v_nxv4i64_nxv4i64_nxv4i8(ptr %0, <vscale x 4 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4i64_nxv4i64_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i64> @llvm.riscv.vloxei.nxv4i64.nxv4i8( | 
|  | <vscale x 4 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x i64> @llvm.riscv.vloxei.mask.nxv4i64.nxv4i8( | 
|  | <vscale x 4 x i64>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x i64> @intrinsic_vloxei_mask_v_nxv4i64_nxv4i64_nxv4i8(<vscale x 4 x i64> %0, ptr %1, <vscale x 4 x i8> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4i64_nxv4i64_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x i64> @llvm.riscv.vloxei.mask.nxv4i64.nxv4i8( | 
|  | <vscale x 4 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i8> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i64> @llvm.riscv.vloxei.nxv8i64.nxv8i8( | 
|  | <vscale x 8 x i64>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i64> @intrinsic_vloxei_v_nxv8i64_nxv8i64_nxv8i8(ptr %0, <vscale x 8 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8i64_nxv8i64_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i64> @llvm.riscv.vloxei.nxv8i64.nxv8i8( | 
|  | <vscale x 8 x i64> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x i64> @llvm.riscv.vloxei.mask.nxv8i64.nxv8i8( | 
|  | <vscale x 8 x i64>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x i64> @intrinsic_vloxei_mask_v_nxv8i64_nxv8i64_nxv8i8(<vscale x 8 x i64> %0, ptr %1, <vscale x 8 x i8> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8i64_nxv8i64_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x i64> @llvm.riscv.vloxei.mask.nxv8i64.nxv8i8( | 
|  | <vscale x 8 x i64> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i8> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x i64> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x half> @llvm.riscv.vloxei.nxv1f16.nxv1i8( | 
|  | <vscale x 1 x half>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x half> @intrinsic_vloxei_v_nxv1f16_nxv1f16_nxv1i8(ptr %0, <vscale x 1 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f16_nxv1f16_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x half> @llvm.riscv.vloxei.nxv1f16.nxv1i8( | 
|  | <vscale x 1 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x half> @llvm.riscv.vloxei.mask.nxv1f16.nxv1i8( | 
|  | <vscale x 1 x half>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x half> @intrinsic_vloxei_mask_v_nxv1f16_nxv1f16_nxv1i8(<vscale x 1 x half> %0, ptr %1, <vscale x 1 x i8> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f16_nxv1f16_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x half> @llvm.riscv.vloxei.mask.nxv1f16.nxv1i8( | 
|  | <vscale x 1 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i8> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x half> @llvm.riscv.vloxei.nxv2f16.nxv2i8( | 
|  | <vscale x 2 x half>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x half> @intrinsic_vloxei_v_nxv2f16_nxv2f16_nxv2i8(ptr %0, <vscale x 2 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f16_nxv2f16_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x half> @llvm.riscv.vloxei.nxv2f16.nxv2i8( | 
|  | <vscale x 2 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x half> @llvm.riscv.vloxei.mask.nxv2f16.nxv2i8( | 
|  | <vscale x 2 x half>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x half> @intrinsic_vloxei_mask_v_nxv2f16_nxv2f16_nxv2i8(<vscale x 2 x half> %0, ptr %1, <vscale x 2 x i8> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f16_nxv2f16_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x half> @llvm.riscv.vloxei.mask.nxv2f16.nxv2i8( | 
|  | <vscale x 2 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i8> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x half> @llvm.riscv.vloxei.nxv4f16.nxv4i8( | 
|  | <vscale x 4 x half>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x half> @intrinsic_vloxei_v_nxv4f16_nxv4f16_nxv4i8(ptr %0, <vscale x 4 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f16_nxv4f16_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x half> @llvm.riscv.vloxei.nxv4f16.nxv4i8( | 
|  | <vscale x 4 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x half> @llvm.riscv.vloxei.mask.nxv4f16.nxv4i8( | 
|  | <vscale x 4 x half>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x half> @intrinsic_vloxei_mask_v_nxv4f16_nxv4f16_nxv4i8(<vscale x 4 x half> %0, ptr %1, <vscale x 4 x i8> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f16_nxv4f16_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x half> @llvm.riscv.vloxei.mask.nxv4f16.nxv4i8( | 
|  | <vscale x 4 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i8> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x half> @llvm.riscv.vloxei.nxv8f16.nxv8i8( | 
|  | <vscale x 8 x half>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x half> @intrinsic_vloxei_v_nxv8f16_nxv8f16_nxv8i8(ptr %0, <vscale x 8 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f16_nxv8f16_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x half> @llvm.riscv.vloxei.nxv8f16.nxv8i8( | 
|  | <vscale x 8 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x half> @llvm.riscv.vloxei.mask.nxv8f16.nxv8i8( | 
|  | <vscale x 8 x half>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x half> @intrinsic_vloxei_mask_v_nxv8f16_nxv8f16_nxv8i8(<vscale x 8 x half> %0, ptr %1, <vscale x 8 x i8> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f16_nxv8f16_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x half> @llvm.riscv.vloxei.mask.nxv8f16.nxv8i8( | 
|  | <vscale x 8 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i8> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x half> @llvm.riscv.vloxei.nxv16f16.nxv16i8( | 
|  | <vscale x 16 x half>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x half> @intrinsic_vloxei_v_nxv16f16_nxv16f16_nxv16i8(ptr %0, <vscale x 16 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16f16_nxv16f16_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x half> @llvm.riscv.vloxei.nxv16f16.nxv16i8( | 
|  | <vscale x 16 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x half> @llvm.riscv.vloxei.mask.nxv16f16.nxv16i8( | 
|  | <vscale x 16 x half>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x half> @intrinsic_vloxei_mask_v_nxv16f16_nxv16f16_nxv16i8(<vscale x 16 x half> %0, ptr %1, <vscale x 16 x i8> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16f16_nxv16f16_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x half> @llvm.riscv.vloxei.mask.nxv16f16.nxv16i8( | 
|  | <vscale x 16 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i8> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x half> @llvm.riscv.vloxei.nxv32f16.nxv32i8( | 
|  | <vscale x 32 x half>, | 
|  | ptr, | 
|  | <vscale x 32 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x half> @intrinsic_vloxei_v_nxv32f16_nxv32f16_nxv32i8(ptr %0, <vscale x 32 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv32f16_nxv32f16_nxv32i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv4r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x half> @llvm.riscv.vloxei.nxv32f16.nxv32i8( | 
|  | <vscale x 32 x half> undef, | 
|  | ptr %0, | 
|  | <vscale x 32 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 32 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 32 x half> @llvm.riscv.vloxei.mask.nxv32f16.nxv32i8( | 
|  | <vscale x 32 x half>, | 
|  | ptr, | 
|  | <vscale x 32 x i8>, | 
|  | <vscale x 32 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 32 x half> @intrinsic_vloxei_mask_v_nxv32f16_nxv32f16_nxv32i8(<vscale x 32 x half> %0, ptr %1, <vscale x 32 x i8> %2, <vscale x 32 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv32f16_nxv32f16_nxv32i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 32 x half> @llvm.riscv.vloxei.mask.nxv32f16.nxv32i8( | 
|  | <vscale x 32 x half> %0, | 
|  | ptr %1, | 
|  | <vscale x 32 x i8> %2, | 
|  | <vscale x 32 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 32 x half> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x bfloat> @llvm.riscv.vloxei.nxv1bf16.nxv1i32( | 
|  | <vscale x 1 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x bfloat> @intrinsic_vloxei_v_nxv1bf16_nxv1bf16_nxv1i32(ptr %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1bf16_nxv1bf16_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x bfloat> @llvm.riscv.vloxei.nxv1bf16.nxv1i32( | 
|  | <vscale x 1 x bfloat> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x bfloat> @llvm.riscv.vloxei.mask.nxv1bf16.nxv1i32( | 
|  | <vscale x 1 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 1 x i32>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x bfloat> @intrinsic_vloxei_mask_v_nxv1bf16_nxv1bf16_nxv1i32(<vscale x 1 x bfloat> %0, ptr %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1bf16_nxv1bf16_nxv1i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x bfloat> @llvm.riscv.vloxei.mask.nxv1bf16.nxv1i32( | 
|  | <vscale x 1 x bfloat> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i32> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x bfloat> @llvm.riscv.vloxei.nxv2bf16.nxv2i32( | 
|  | <vscale x 2 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x bfloat> @intrinsic_vloxei_v_nxv2bf16_nxv2bf16_nxv2i32(ptr %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2bf16_nxv2bf16_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x bfloat> @llvm.riscv.vloxei.nxv2bf16.nxv2i32( | 
|  | <vscale x 2 x bfloat> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x bfloat> @llvm.riscv.vloxei.mask.nxv2bf16.nxv2i32( | 
|  | <vscale x 2 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 2 x i32>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x bfloat> @intrinsic_vloxei_mask_v_nxv2bf16_nxv2bf16_nxv2i32(<vscale x 2 x bfloat> %0, ptr %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2bf16_nxv2bf16_nxv2i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x bfloat> @llvm.riscv.vloxei.mask.nxv2bf16.nxv2i32( | 
|  | <vscale x 2 x bfloat> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i32> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x bfloat> @llvm.riscv.vloxei.nxv4bf16.nxv4i32( | 
|  | <vscale x 4 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x bfloat> @intrinsic_vloxei_v_nxv4bf16_nxv4bf16_nxv4i32(ptr %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4bf16_nxv4bf16_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v10, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x bfloat> @llvm.riscv.vloxei.nxv4bf16.nxv4i32( | 
|  | <vscale x 4 x bfloat> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x bfloat> @llvm.riscv.vloxei.mask.nxv4bf16.nxv4i32( | 
|  | <vscale x 4 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 4 x i32>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x bfloat> @intrinsic_vloxei_mask_v_nxv4bf16_nxv4bf16_nxv4i32(<vscale x 4 x bfloat> %0, ptr %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4bf16_nxv4bf16_nxv4i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x bfloat> @llvm.riscv.vloxei.mask.nxv4bf16.nxv4i32( | 
|  | <vscale x 4 x bfloat> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i32> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x bfloat> @llvm.riscv.vloxei.nxv8bf16.nxv8i32( | 
|  | <vscale x 8 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x bfloat> @intrinsic_vloxei_v_nxv8bf16_nxv8bf16_nxv8i32(ptr %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8bf16_nxv8bf16_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v12, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x bfloat> @llvm.riscv.vloxei.nxv8bf16.nxv8i32( | 
|  | <vscale x 8 x bfloat> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x bfloat> @llvm.riscv.vloxei.mask.nxv8bf16.nxv8i32( | 
|  | <vscale x 8 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 8 x i32>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x bfloat> @intrinsic_vloxei_mask_v_nxv8bf16_nxv8bf16_nxv8i32(<vscale x 8 x bfloat> %0, ptr %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8bf16_nxv8bf16_nxv8i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x bfloat> @llvm.riscv.vloxei.mask.nxv8bf16.nxv8i32( | 
|  | <vscale x 8 x bfloat> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i32> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x bfloat> @llvm.riscv.vloxei.nxv16bf16.nxv16i32( | 
|  | <vscale x 16 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x bfloat> @intrinsic_vloxei_v_nxv16bf16_nxv16bf16_nxv16i32(ptr %0, <vscale x 16 x i32> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16bf16_nxv16bf16_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, ma | 
|  | ; CHECK-NEXT:    vloxei32.v v16, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x bfloat> @llvm.riscv.vloxei.nxv16bf16.nxv16i32( | 
|  | <vscale x 16 x bfloat> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i32> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x bfloat> @llvm.riscv.vloxei.mask.nxv16bf16.nxv16i32( | 
|  | <vscale x 16 x bfloat>, | 
|  | ptr, | 
|  | <vscale x 16 x i32>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x bfloat> @intrinsic_vloxei_mask_v_nxv16bf16_nxv16bf16_nxv16i32(<vscale x 16 x bfloat> %0, ptr %1, <vscale x 16 x i32> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16bf16_nxv16bf16_nxv16i32: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e16, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei32.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x bfloat> @llvm.riscv.vloxei.mask.nxv16bf16.nxv16i32( | 
|  | <vscale x 16 x bfloat> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i32> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x bfloat> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x float> @llvm.riscv.vloxei.nxv1f32.nxv1i8( | 
|  | <vscale x 1 x float>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x float> @intrinsic_vloxei_v_nxv1f32_nxv1f32_nxv1i8(ptr %0, <vscale x 1 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f32_nxv1f32_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv1r.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x float> @llvm.riscv.vloxei.nxv1f32.nxv1i8( | 
|  | <vscale x 1 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x float> @llvm.riscv.vloxei.mask.nxv1f32.nxv1i8( | 
|  | <vscale x 1 x float>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x float> @intrinsic_vloxei_mask_v_nxv1f32_nxv1f32_nxv1i8(<vscale x 1 x float> %0, ptr %1, <vscale x 1 x i8> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f32_nxv1f32_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, mf2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x float> @llvm.riscv.vloxei.mask.nxv1f32.nxv1i8( | 
|  | <vscale x 1 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i8> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x float> @llvm.riscv.vloxei.nxv2f32.nxv2i8( | 
|  | <vscale x 2 x float>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x float> @intrinsic_vloxei_v_nxv2f32_nxv2f32_nxv2i8(ptr %0, <vscale x 2 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f32_nxv2f32_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x float> @llvm.riscv.vloxei.nxv2f32.nxv2i8( | 
|  | <vscale x 2 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x float> @llvm.riscv.vloxei.mask.nxv2f32.nxv2i8( | 
|  | <vscale x 2 x float>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x float> @intrinsic_vloxei_mask_v_nxv2f32_nxv2f32_nxv2i8(<vscale x 2 x float> %0, ptr %1, <vscale x 2 x i8> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f32_nxv2f32_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x float> @llvm.riscv.vloxei.mask.nxv2f32.nxv2i8( | 
|  | <vscale x 2 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i8> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x float> @llvm.riscv.vloxei.nxv4f32.nxv4i8( | 
|  | <vscale x 4 x float>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x float> @intrinsic_vloxei_v_nxv4f32_nxv4f32_nxv4i8(ptr %0, <vscale x 4 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f32_nxv4f32_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x float> @llvm.riscv.vloxei.nxv4f32.nxv4i8( | 
|  | <vscale x 4 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x float> @llvm.riscv.vloxei.mask.nxv4f32.nxv4i8( | 
|  | <vscale x 4 x float>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x float> @intrinsic_vloxei_mask_v_nxv4f32_nxv4f32_nxv4i8(<vscale x 4 x float> %0, ptr %1, <vscale x 4 x i8> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f32_nxv4f32_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x float> @llvm.riscv.vloxei.mask.nxv4f32.nxv4i8( | 
|  | <vscale x 4 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i8> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x float> @llvm.riscv.vloxei.nxv8f32.nxv8i8( | 
|  | <vscale x 8 x float>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x float> @intrinsic_vloxei_v_nxv8f32_nxv8f32_nxv8i8(ptr %0, <vscale x 8 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f32_nxv8f32_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x float> @llvm.riscv.vloxei.nxv8f32.nxv8i8( | 
|  | <vscale x 8 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x float> @llvm.riscv.vloxei.mask.nxv8f32.nxv8i8( | 
|  | <vscale x 8 x float>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x float> @intrinsic_vloxei_mask_v_nxv8f32_nxv8f32_nxv8i8(<vscale x 8 x float> %0, ptr %1, <vscale x 8 x i8> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f32_nxv8f32_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x float> @llvm.riscv.vloxei.mask.nxv8f32.nxv8i8( | 
|  | <vscale x 8 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i8> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x float> @llvm.riscv.vloxei.nxv16f32.nxv16i8( | 
|  | <vscale x 16 x float>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x float> @intrinsic_vloxei_v_nxv16f32_nxv16f32_nxv16i8(ptr %0, <vscale x 16 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv16f32_nxv16f32_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv2r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x float> @llvm.riscv.vloxei.nxv16f32.nxv16i8( | 
|  | <vscale x 16 x float> undef, | 
|  | ptr %0, | 
|  | <vscale x 16 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 16 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 16 x float> @llvm.riscv.vloxei.mask.nxv16f32.nxv16i8( | 
|  | <vscale x 16 x float>, | 
|  | ptr, | 
|  | <vscale x 16 x i8>, | 
|  | <vscale x 16 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 16 x float> @intrinsic_vloxei_mask_v_nxv16f32_nxv16f32_nxv16i8(<vscale x 16 x float> %0, ptr %1, <vscale x 16 x i8> %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv16f32_nxv16f32_nxv16i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e32, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 16 x float> @llvm.riscv.vloxei.mask.nxv16f32.nxv16i8( | 
|  | <vscale x 16 x float> %0, | 
|  | ptr %1, | 
|  | <vscale x 16 x i8> %2, | 
|  | <vscale x 16 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 16 x float> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x double> @llvm.riscv.vloxei.nxv1f64.nxv1i8( | 
|  | <vscale x 1 x double>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x double> @intrinsic_vloxei_v_nxv1f64_nxv1f64_nxv1i8(ptr %0, <vscale x 1 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv1f64_nxv1f64_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, ma | 
|  | ; CHECK-NEXT:    vloxei8.v v9, (a0), v8 | 
|  | ; CHECK-NEXT:    vmv.v.v v8, v9 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x double> @llvm.riscv.vloxei.nxv1f64.nxv1i8( | 
|  | <vscale x 1 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 1 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 1 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 1 x double> @llvm.riscv.vloxei.mask.nxv1f64.nxv1i8( | 
|  | <vscale x 1 x double>, | 
|  | ptr, | 
|  | <vscale x 1 x i8>, | 
|  | <vscale x 1 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 1 x double> @intrinsic_vloxei_mask_v_nxv1f64_nxv1f64_nxv1i8(<vscale x 1 x double> %0, ptr %1, <vscale x 1 x i8> %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv1f64_nxv1f64_nxv1i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m1, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v9, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 1 x double> @llvm.riscv.vloxei.mask.nxv1f64.nxv1i8( | 
|  | <vscale x 1 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 1 x i8> %2, | 
|  | <vscale x 1 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 1 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x double> @llvm.riscv.vloxei.nxv2f64.nxv2i8( | 
|  | <vscale x 2 x double>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x double> @intrinsic_vloxei_v_nxv2f64_nxv2f64_nxv2i8(ptr %0, <vscale x 2 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv2f64_nxv2f64_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v10, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x double> @llvm.riscv.vloxei.nxv2f64.nxv2i8( | 
|  | <vscale x 2 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 2 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 2 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 2 x double> @llvm.riscv.vloxei.mask.nxv2f64.nxv2i8( | 
|  | <vscale x 2 x double>, | 
|  | ptr, | 
|  | <vscale x 2 x i8>, | 
|  | <vscale x 2 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 2 x double> @intrinsic_vloxei_mask_v_nxv2f64_nxv2f64_nxv2i8(<vscale x 2 x double> %0, ptr %1, <vscale x 2 x i8> %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv2f64_nxv2f64_nxv2i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m2, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v10, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 2 x double> @llvm.riscv.vloxei.mask.nxv2f64.nxv2i8( | 
|  | <vscale x 2 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 2 x i8> %2, | 
|  | <vscale x 2 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 2 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x double> @llvm.riscv.vloxei.nxv4f64.nxv4i8( | 
|  | <vscale x 4 x double>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x double> @intrinsic_vloxei_v_nxv4f64_nxv4f64_nxv4i8(ptr %0, <vscale x 4 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv4f64_nxv4f64_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v12, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x double> @llvm.riscv.vloxei.nxv4f64.nxv4i8( | 
|  | <vscale x 4 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 4 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 4 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 4 x double> @llvm.riscv.vloxei.mask.nxv4f64.nxv4i8( | 
|  | <vscale x 4 x double>, | 
|  | ptr, | 
|  | <vscale x 4 x i8>, | 
|  | <vscale x 4 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 4 x double> @intrinsic_vloxei_mask_v_nxv4f64_nxv4f64_nxv4i8(<vscale x 4 x double> %0, ptr %1, <vscale x 4 x i8> %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv4f64_nxv4f64_nxv4i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m4, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v12, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 4 x double> @llvm.riscv.vloxei.mask.nxv4f64.nxv4i8( | 
|  | <vscale x 4 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 4 x i8> %2, | 
|  | <vscale x 4 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 4 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x double> @llvm.riscv.vloxei.nxv8f64.nxv8i8( | 
|  | <vscale x 8 x double>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x double> @intrinsic_vloxei_v_nxv8f64_nxv8f64_nxv8i8(ptr %0, <vscale x 8 x i8> %1, iXLen %2) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_v_nxv8f64_nxv8f64_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, ma | 
|  | ; CHECK-NEXT:    vmv1r.v v16, v8 | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16 | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x double> @llvm.riscv.vloxei.nxv8f64.nxv8i8( | 
|  | <vscale x 8 x double> undef, | 
|  | ptr %0, | 
|  | <vscale x 8 x i8> %1, | 
|  | iXLen %2) | 
|  |  | 
|  | ret <vscale x 8 x double> %a | 
|  | } | 
|  |  | 
|  | declare <vscale x 8 x double> @llvm.riscv.vloxei.mask.nxv8f64.nxv8i8( | 
|  | <vscale x 8 x double>, | 
|  | ptr, | 
|  | <vscale x 8 x i8>, | 
|  | <vscale x 8 x i1>, | 
|  | iXLen, | 
|  | iXLen); | 
|  |  | 
|  | define <vscale x 8 x double> @intrinsic_vloxei_mask_v_nxv8f64_nxv8f64_nxv8i8(<vscale x 8 x double> %0, ptr %1, <vscale x 8 x i8> %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { | 
|  | ; CHECK-LABEL: intrinsic_vloxei_mask_v_nxv8f64_nxv8f64_nxv8i8: | 
|  | ; CHECK:       # %bb.0: # %entry | 
|  | ; CHECK-NEXT:    vsetvli zero, a1, e64, m8, ta, mu | 
|  | ; CHECK-NEXT:    vloxei8.v v8, (a0), v16, v0.t | 
|  | ; CHECK-NEXT:    ret | 
|  | entry: | 
|  | %a = call <vscale x 8 x double> @llvm.riscv.vloxei.mask.nxv8f64.nxv8i8( | 
|  | <vscale x 8 x double> %0, | 
|  | ptr %1, | 
|  | <vscale x 8 x i8> %2, | 
|  | <vscale x 8 x i1> %3, | 
|  | iXLen %4, iXLen 1) | 
|  |  | 
|  | ret <vscale x 8 x double> %a | 
|  | } |