| # NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py UTC_ARGS: --version 5 | 
 | # RUN: llc -mtriple=amdgcn -mcpu=gfx1030 -run-pass=si-peephole-sdwa -o - %s | FileCheck %s | 
 |  | 
 | --- | 
 | name:            sdwa_opsel_hazard | 
 | body:             | | 
 |   ; CHECK-LABEL: name: sdwa_opsel_hazard | 
 |   ; CHECK: bb.0: | 
 |   ; CHECK-NEXT:   successors: %bb.7(0x40000000), %bb.8(0x40000000) | 
 |   ; CHECK-NEXT:   liveins: $vgpr0, $sgpr4_sgpr5, $sgpr6 | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT:   [[DEF:%[0-9]+]]:sreg_32 = IMPLICIT_DEF | 
 |   ; CHECK-NEXT:   [[DEF1:%[0-9]+]]:sreg_64_xexec_xnull = IMPLICIT_DEF | 
 |   ; CHECK-NEXT:   [[DEF2:%[0-9]+]]:vgpr_32 = IMPLICIT_DEF | 
 |   ; CHECK-NEXT:   [[GLOBAL_LOAD_DWORD_SADDR:%[0-9]+]]:vgpr_32 = GLOBAL_LOAD_DWORD_SADDR killed [[DEF1]], [[DEF2]], 0, 0, implicit $exec | 
 |   ; CHECK-NEXT:   [[SI_IF:%[0-9]+]]:sreg_32 = SI_IF undef [[DEF]], %bb.8, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |   ; CHECK-NEXT:   S_BRANCH %bb.7 | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.1: | 
 |   ; CHECK-NEXT:   successors: %bb.2(0x80000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT:   [[V_MOV_B32_e32_:%[0-9]+]]:vgpr_32 = V_MOV_B32_e32 255, implicit $exec | 
 |   ; CHECK-NEXT:   [[V_AND_B32_sdwa:%[0-9]+]]:vgpr_32 = V_AND_B32_sdwa 0, undef [[GLOBAL_LOAD_DWORD_SADDR]], 0, [[V_MOV_B32_e32_]], 0, 6, 0, 5, 6, implicit $exec | 
 |   ; CHECK-NEXT:   [[V_MOV_B32_e32_1:%[0-9]+]]:vgpr_32 = V_MOV_B32_e32 2, implicit $exec | 
 |   ; CHECK-NEXT:   [[V_LSHLREV_B32_sdwa:%[0-9]+]]:vgpr_32 = V_LSHLREV_B32_sdwa 0, [[V_MOV_B32_e32_1]], 0, undef [[GLOBAL_LOAD_DWORD_SADDR]], 0, 6, 0, 6, 2, implicit $exec | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.2: | 
 |   ; CHECK-NEXT:   successors: %bb.3(0x40000000), %bb.4(0x40000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT:   [[SI_IF1:%[0-9]+]]:sreg_32 = SI_IF killed undef %9, %bb.4, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |   ; CHECK-NEXT:   S_BRANCH %bb.3 | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.3: | 
 |   ; CHECK-NEXT:   successors: %bb.4(0x80000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.4: | 
 |   ; CHECK-NEXT:   successors: %bb.5(0x40000000), %bb.6(0x40000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT:   [[SI_IF2:%[0-9]+]]:sreg_32 = SI_IF killed undef [[SI_IF1]], %bb.6, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |   ; CHECK-NEXT:   S_BRANCH %bb.5 | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.5: | 
 |   ; CHECK-NEXT:   successors: %bb.6(0x80000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.6: | 
 |   ; CHECK-NEXT:   successors: %bb.9(0x40000000), %bb.10(0x40000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT:   [[SI_IF3:%[0-9]+]]:sreg_32 = SI_IF undef [[DEF]], %bb.10, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |   ; CHECK-NEXT:   S_BRANCH %bb.9 | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.7: | 
 |   ; CHECK-NEXT:   successors: %bb.8(0x80000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.8: | 
 |   ; CHECK-NEXT:   successors: %bb.1(0x40000000), %bb.2(0x40000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT:   [[V_LSHRREV_B32_e64_:%[0-9]+]]:vgpr_32 = V_LSHRREV_B32_e64 16, undef [[GLOBAL_LOAD_DWORD_SADDR]], implicit $exec | 
 |   ; CHECK-NEXT:   [[SI_IF4:%[0-9]+]]:sreg_32 = SI_IF killed undef [[SI_IF]], %bb.2, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |   ; CHECK-NEXT:   S_BRANCH %bb.1 | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.9: | 
 |   ; CHECK-NEXT:   successors: %bb.10(0x80000000) | 
 |   ; CHECK-NEXT: {{  $}} | 
 |   ; CHECK-NEXT: bb.10: | 
 |   ; CHECK-NEXT:   S_ENDPGM 0 | 
 |   bb.0: | 
 |     successors: %bb.7(0x40000000), %bb.8(0x40000000) | 
 |     liveins: $vgpr0, $sgpr4_sgpr5, $sgpr6 | 
 |  | 
 |     %0:sreg_32 = IMPLICIT_DEF | 
 |     %1:sreg_64_xexec_xnull = IMPLICIT_DEF | 
 |     %2:vgpr_32 = IMPLICIT_DEF | 
 |     %3:vgpr_32 = GLOBAL_LOAD_DWORD_SADDR killed %1, %2, 0, 0, implicit $exec | 
 |     %4:sreg_32 = SI_IF undef %0, %bb.8, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |     S_BRANCH %bb.7 | 
 |  | 
 |   bb.1: | 
 |     successors: %bb.2(0x80000000) | 
 |  | 
 |     %5:vgpr_32 = V_AND_B32_e64 undef %6, 255, implicit $exec | 
 |     %7:vgpr_32 = V_LSHLREV_B32_e64 2, killed undef %5, implicit $exec | 
 |  | 
 |   bb.2: | 
 |     successors: %bb.3(0x40000000), %bb.4(0x40000000) | 
 |  | 
 |     %8:sreg_32 = SI_IF killed undef %9, %bb.4, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |     S_BRANCH %bb.3 | 
 |  | 
 |   bb.3: | 
 |     successors: %bb.4(0x80000000) | 
 |  | 
 |   bb.4: | 
 |     successors: %bb.5(0x40000000), %bb.6(0x40000000) | 
 |  | 
 |     %10:sreg_32 = SI_IF killed undef %8, %bb.6, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |     S_BRANCH %bb.5 | 
 |  | 
 |   bb.5: | 
 |     successors: %bb.6(0x80000000) | 
 |  | 
 |   bb.6: | 
 |     successors: %bb.9(0x40000000), %bb.10(0x40000000) | 
 |  | 
 |     %11:sreg_32 = SI_IF undef %0, %bb.10, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |     S_BRANCH %bb.9 | 
 |  | 
 |   bb.7: | 
 |     successors: %bb.8(0x80000000) | 
 |  | 
 |   bb.8: | 
 |     successors: %bb.1(0x40000000), %bb.2(0x40000000) | 
 |  | 
 |     %6:vgpr_32 = V_LSHRREV_B32_e64 16, undef %3, implicit $exec | 
 |     %9:sreg_32 = SI_IF killed undef %4, %bb.2, implicit-def dead $exec, implicit-def dead $scc, implicit $exec | 
 |     S_BRANCH %bb.1 | 
 |  | 
 |   bb.9: | 
 |     successors: %bb.10(0x80000000) | 
 |  | 
 |   bb.10: | 
 |     S_ENDPGM 0 | 
 |  | 
 | ... | 
 |  |