| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 5 |
| ; RUN: llc --mtriple=loongarch64 --mattr=+lsx %s -o - | FileCheck %s |
| |
| ;; vilvh.b |
| define <16 x i8> @shufflevector_vshuf4i_v16i8(<16 x i8> %a, <16 x i8> %b) { |
| ; CHECK-LABEL: shufflevector_vshuf4i_v16i8: |
| ; CHECK: # %bb.0: |
| ; CHECK-NEXT: vshuf4i.b $vr0, $vr0, 27 |
| ; CHECK-NEXT: ret |
| %c = shufflevector <16 x i8> %a, <16 x i8> %b, <16 x i32> <i32 3, i32 2, i32 1, i32 0, i32 7, i32 6, i32 5, i32 4, i32 11, i32 10, i32 9, i32 8, i32 15, i32 14, i32 13, i32 12> |
| ret <16 x i8> %c |
| } |
| |
| ;; vilvh.h |
| define <8 x i16> @shufflevector_vshuf4i_v8i4(<8 x i16> %a, <8 x i16> %b) { |
| ; CHECK-LABEL: shufflevector_vshuf4i_v8i4: |
| ; CHECK: # %bb.0: |
| ; CHECK-NEXT: vshuf4i.h $vr0, $vr0, 27 |
| ; CHECK-NEXT: ret |
| %c = shufflevector <8 x i16> %a, <8 x i16> %b, <8 x i32> <i32 3, i32 2, i32 1, i32 0, i32 7, i32 6, i32 5, i32 4> |
| ret <8 x i16> %c |
| } |
| |
| ;; vilvh.w |
| define <4 x i32> @shufflevector_vshuf4i_v4i32(<4 x i32> %a, <4 x i32> %b) { |
| ; CHECK-LABEL: shufflevector_vshuf4i_v4i32: |
| ; CHECK: # %bb.0: |
| ; CHECK-NEXT: vshuf4i.w $vr0, $vr0, 27 |
| ; CHECK-NEXT: ret |
| %c = shufflevector <4 x i32> %a, <4 x i32> %b, <4 x i32> <i32 3, i32 2, i32 1, i32 0> |
| ret <4 x i32> %c |
| } |
| |
| ;; vilvh.w |
| define <4 x float> @shufflevector_vshuf4i_v4f32(<4 x float> %a, <4 x float> %b) { |
| ; CHECK-LABEL: shufflevector_vshuf4i_v4f32: |
| ; CHECK: # %bb.0: |
| ; CHECK-NEXT: vshuf4i.w $vr0, $vr0, 27 |
| ; CHECK-NEXT: ret |
| %c = shufflevector <4 x float> %a, <4 x float> %b, <4 x i32> <i32 3, i32 2, i32 1, i32 0> |
| ret <4 x float> %c |
| } |