Sign in
llvm
/
llvm-project
/
refs/heads/revert-133052-add-loop-bitconvert-tests
/
.
/
llvm
/
test
/
CodeGen
/
Hexagon
/
vect
/
vect-vaddh.ll
blob: ec0f4656d8932a7048a5d442dcbfdef666aca414 [
file
] [
log
] [
blame
]
; RUN: llc -mtriple=hexagon < %s | FileCheck %s
; CHECK: vaddh
define
<
2
x
i16
>
@t_i2x16
(<
2
x
i16
>
%a
,
<
2
x
i16
>
%b
)
nounwind
{
entry
:
%0
=
add
<
2
x
i16
>
%a
,
%b
ret
<
2
x
i16
>
%0
}