Sign in
llvm
/
llvm-project
/
refs/heads/revert-133052-add-loop-bitconvert-tests
/
.
/
llvm
/
test
/
CodeGen
/
Hexagon
/
vect
/
vect-no-tfrs-1.ll
blob: 5bcaa10e5f8c1001175d4db0dc51fdb828f3b971 [
file
] [
log
] [
blame
]
; RUN: llc -mtriple=hexagon < %s | FileCheck %s
; CHECK-NOT: r1:0 = r1:0
define
<
4
x
i16
>
@t_i4x16
(<
4
x
i16
>
%a
,
<
4
x
i16
>
%b
)
nounwind
{
entry
:
%0
=
mul
<
4
x
i16
>
%a
,
%b
ret
<
4
x
i16
>
%0
}