| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py |
| ; RUN: llc -mtriple=amdgcn -mcpu=hawaii -verify-machineinstrs < %s | FileCheck -check-prefixes=CI %s |
| ; RUN: llc -mtriple=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefixes=SI %s |
| ; RUN: llc -mtriple=amdgcn -mcpu=gfx90a -verify-machineinstrs < %s | FileCheck -check-prefixes=GFX9 %s |
| ; RUN: llc -mtriple=amdgcn -mcpu=gfx1100 -verify-machineinstrs < %s | FileCheck -check-prefixes=GFX11,GFX1100 %s |
| ; RUN: llc -mtriple=amdgcn -mcpu=gfx1150 -verify-machineinstrs < %s | FileCheck -check-prefixes=GFX11,GFX1150 %s |
| ; RUN: llc -mtriple=amdgcn -mcpu=gfx1200 -verify-machineinstrs < %s | FileCheck -check-prefixes=GFX12 %s |
| ; RUN: llc -mtriple=amdgcn -mcpu=gfx11-generic --amdhsa-code-object-version=6 -verify-machineinstrs < %s | FileCheck -check-prefixes=GFX11,GFX1100 %s |
| |
| ; On GFX11, ensure vdst and src2 do not partially overlap. Full overlap is ok. |
| |
| define i64 @mad_i64_i32_sextops(i32 %arg0, i32 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_sextops: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_sextops: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v4, v0, v1 |
| ; SI-NEXT: v_mul_hi_i32 v1, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v4, v2 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v1, v3, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_sextops: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_sextops: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v5, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_sextops: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_sextops: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = sext i32 %arg0 to i64 |
| %sext1 = sext i32 %arg1 to i64 |
| %mul = mul i64 %sext0, %sext1 |
| %mad = add i64 %mul, %arg2 |
| ret i64 %mad |
| } |
| |
| define i64 @mad_i64_i32_sextops_commute(i32 %arg0, i32 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_sextops_commute: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_sextops_commute: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v4, v0, v1 |
| ; SI-NEXT: v_mul_hi_i32 v1, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v2, v4 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v3, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_sextops_commute: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_sextops_commute: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v5, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_sextops_commute: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_sextops_commute: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = sext i32 %arg0 to i64 |
| %sext1 = sext i32 %arg1 to i64 |
| %mul = mul i64 %sext0, %sext1 |
| %mad = add i64 %arg2, %mul |
| ret i64 %mad |
| } |
| |
| define i64 @mad_u64_u32_zextops(i32 %arg0, i32 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_u64_u32_zextops: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_u64_u32_zextops: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v4, v0, v1 |
| ; SI-NEXT: v_mul_hi_u32 v1, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v4, v2 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v1, v3, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_u64_u32_zextops: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_u64_u32_zextops: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v5, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_u64_u32_zextops: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_u64_u32_zextops: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = zext i32 %arg0 to i64 |
| %sext1 = zext i32 %arg1 to i64 |
| %mul = mul i64 %sext0, %sext1 |
| %mad = add i64 %mul, %arg2 |
| ret i64 %mad |
| } |
| |
| define i64 @mad_u64_u32_zextops_commute(i32 %arg0, i32 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_u64_u32_zextops_commute: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_u64_u32_zextops_commute: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v4, v0, v1 |
| ; SI-NEXT: v_mul_hi_u32 v1, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v2, v4 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v3, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_u64_u32_zextops_commute: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_u64_u32_zextops_commute: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v5, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_u64_u32_zextops_commute: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_u64_u32_zextops_commute: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = zext i32 %arg0 to i64 |
| %sext1 = zext i32 %arg1 to i64 |
| %mul = mul i64 %sext0, %sext1 |
| %mad = add i64 %arg2, %mul |
| ret i64 %mad |
| } |
| |
| define i128 @mad_i64_i32_sextops_i32_i128(i32 %arg0, i32 %arg1, i128 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_sextops_i32_i128: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_u64_u32 v[6:7], s[4:5], v0, v1, 0 |
| ; CI-NEXT: v_ashrrev_i32_e32 v12, 31, v0 |
| ; CI-NEXT: v_mov_b32_e32 v8, 0 |
| ; CI-NEXT: v_mad_u64_u32 v[9:10], s[4:5], v12, v1, v[7:8] |
| ; CI-NEXT: v_ashrrev_i32_e32 v13, 31, v1 |
| ; CI-NEXT: v_mov_b32_e32 v7, v9 |
| ; CI-NEXT: v_mad_u64_u32 v[7:8], s[4:5], v0, v13, v[7:8] |
| ; CI-NEXT: v_add_i32_e32 v8, vcc, v10, v8 |
| ; CI-NEXT: v_mad_i64_i32 v[10:11], s[4:5], v1, v12, 0 |
| ; CI-NEXT: v_addc_u32_e64 v9, s[4:5], 0, 0, vcc |
| ; CI-NEXT: v_mad_u64_u32 v[8:9], s[4:5], v12, v13, v[8:9] |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v13, v0, v[10:11] |
| ; CI-NEXT: v_add_i32_e32 v8, vcc, v8, v0 |
| ; CI-NEXT: v_addc_u32_e32 v9, vcc, v9, v1, vcc |
| ; CI-NEXT: v_add_i32_e32 v0, vcc, v6, v2 |
| ; CI-NEXT: v_addc_u32_e32 v1, vcc, v7, v3, vcc |
| ; CI-NEXT: v_addc_u32_e32 v2, vcc, v8, v4, vcc |
| ; CI-NEXT: v_addc_u32_e32 v3, vcc, v9, v5, vcc |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_sextops_i32_i128: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_ashrrev_i32_e32 v6, 31, v0 |
| ; SI-NEXT: v_mul_lo_u32 v11, v6, v1 |
| ; SI-NEXT: v_mul_hi_u32 v12, v0, v1 |
| ; SI-NEXT: v_ashrrev_i32_e32 v7, 31, v1 |
| ; SI-NEXT: v_mul_hi_u32 v14, v6, v1 |
| ; SI-NEXT: v_mul_lo_u32 v13, v0, v7 |
| ; SI-NEXT: v_mul_hi_u32 v10, v0, v7 |
| ; SI-NEXT: v_add_i32_e32 v12, vcc, v11, v12 |
| ; SI-NEXT: v_addc_u32_e32 v14, vcc, 0, v14, vcc |
| ; SI-NEXT: v_mul_hi_u32 v8, v6, v7 |
| ; SI-NEXT: v_add_i32_e32 v12, vcc, v13, v12 |
| ; SI-NEXT: v_addc_u32_e32 v10, vcc, 0, v10, vcc |
| ; SI-NEXT: v_mul_i32_i24_e32 v9, v6, v7 |
| ; SI-NEXT: v_add_i32_e32 v10, vcc, v14, v10 |
| ; SI-NEXT: v_mul_hi_i32 v6, v1, v6 |
| ; SI-NEXT: v_mul_hi_i32 v7, v7, v0 |
| ; SI-NEXT: v_addc_u32_e64 v14, s[4:5], 0, 0, vcc |
| ; SI-NEXT: v_add_i32_e32 v9, vcc, v9, v10 |
| ; SI-NEXT: v_addc_u32_e32 v8, vcc, v8, v14, vcc |
| ; SI-NEXT: v_add_i32_e32 v10, vcc, v13, v11 |
| ; SI-NEXT: v_mul_lo_u32 v0, v0, v1 |
| ; SI-NEXT: v_addc_u32_e32 v6, vcc, v7, v6, vcc |
| ; SI-NEXT: v_add_i32_e32 v7, vcc, v9, v10 |
| ; SI-NEXT: v_addc_u32_e32 v6, vcc, v8, v6, vcc |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v0, v2 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v12, v3, vcc |
| ; SI-NEXT: v_addc_u32_e32 v2, vcc, v7, v4, vcc |
| ; SI-NEXT: v_addc_u32_e32 v3, vcc, v6, v5, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_sextops_i32_i128: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_u64_u32 v[6:7], s[4:5], v0, v1, 0 |
| ; GFX9-NEXT: v_ashrrev_i32_e32 v12, 31, v0 |
| ; GFX9-NEXT: v_mov_b32_e32 v9, 0 |
| ; GFX9-NEXT: v_mov_b32_e32 v8, v7 |
| ; GFX9-NEXT: v_mad_u64_u32 v[10:11], s[4:5], v12, v1, v[8:9] |
| ; GFX9-NEXT: v_ashrrev_i32_e32 v14, 31, v1 |
| ; GFX9-NEXT: v_mov_b32_e32 v8, v10 |
| ; GFX9-NEXT: v_mad_u64_u32 v[8:9], s[4:5], v0, v14, v[8:9] |
| ; GFX9-NEXT: v_add_co_u32_e32 v10, vcc, v11, v9 |
| ; GFX9-NEXT: v_addc_co_u32_e64 v11, s[4:5], 0, 0, vcc |
| ; GFX9-NEXT: v_mad_u64_u32 v[10:11], s[4:5], v12, v14, v[10:11] |
| ; GFX9-NEXT: v_mad_i64_i32 v[12:13], s[4:5], v1, v12, 0 |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v14, v0, v[12:13] |
| ; GFX9-NEXT: v_add_co_u32_e32 v7, vcc, v10, v0 |
| ; GFX9-NEXT: v_addc_co_u32_e32 v9, vcc, v11, v1, vcc |
| ; GFX9-NEXT: v_add_co_u32_e32 v0, vcc, v6, v2 |
| ; GFX9-NEXT: v_addc_co_u32_e32 v1, vcc, v8, v3, vcc |
| ; GFX9-NEXT: v_addc_co_u32_e32 v2, vcc, v7, v4, vcc |
| ; GFX9-NEXT: v_addc_co_u32_e32 v3, vcc, v9, v5, vcc |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_sextops_i32_i128: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[6:7], null, v0, v1, 0 |
| ; GFX1100-NEXT: v_mov_b32_e32 v8, 0 |
| ; GFX1100-NEXT: v_ashrrev_i32_e32 v14, 31, v0 |
| ; GFX1100-NEXT: v_ashrrev_i32_e32 v15, 31, v1 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[9:10], null, v14, v1, v[7:8] |
| ; GFX1100-NEXT: v_mov_b32_e32 v7, v9 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_2) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[11:12], null, v0, v15, v[7:8] |
| ; GFX1100-NEXT: v_mad_i64_i32 v[7:8], null, v1, v14, 0 |
| ; GFX1100-NEXT: v_add_co_u32 v9, s0, v10, v12 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_3) |
| ; GFX1100-NEXT: v_add_co_ci_u32_e64 v10, null, 0, 0, s0 |
| ; GFX1100-NEXT: v_mad_i64_i32 v[12:13], null, v15, v0, v[7:8] |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[0:1], null, v14, v15, v[9:10] |
| ; GFX1100-NEXT: v_add_co_u32 v7, vcc_lo, v0, v12 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(SKIP_2) | instid1(VALU_DEP_4) |
| ; GFX1100-NEXT: v_add_co_ci_u32_e32 v8, vcc_lo, v1, v13, vcc_lo |
| ; GFX1100-NEXT: v_add_co_u32 v0, vcc_lo, v6, v2 |
| ; GFX1100-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, v11, v3, vcc_lo |
| ; GFX1100-NEXT: v_add_co_ci_u32_e32 v2, vcc_lo, v7, v4, vcc_lo |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_4) |
| ; GFX1100-NEXT: v_add_co_ci_u32_e32 v3, vcc_lo, v8, v5, vcc_lo |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_sextops_i32_i128: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[6:7], null, v0, v1, 0 |
| ; GFX1150-NEXT: v_mov_b32_e32 v8, 0 |
| ; GFX1150-NEXT: v_ashrrev_i32_e32 v13, 31, v0 |
| ; GFX1150-NEXT: v_ashrrev_i32_e32 v14, 31, v1 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_4) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[11:12], null, v1, v13, 0 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[9:10], null, v13, v1, v[7:8] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mov_b32_e32 v7, v9 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[7:8], null, v0, v14, v[7:8] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_4) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v14, v0, v[11:12] |
| ; GFX1150-NEXT: v_add_co_u32 v8, s0, v10, v8 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1150-NEXT: v_add_co_ci_u32_e64 v9, null, 0, 0, s0 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[8:9], null, v13, v14, v[8:9] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1150-NEXT: v_add_co_u32 v8, vcc_lo, v8, v0 |
| ; GFX1150-NEXT: v_add_co_ci_u32_e32 v9, vcc_lo, v9, v1, vcc_lo |
| ; GFX1150-NEXT: v_add_co_u32 v0, vcc_lo, v6, v2 |
| ; GFX1150-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, v7, v3, vcc_lo |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_4) | instskip(NEXT) | instid1(VALU_DEP_4) |
| ; GFX1150-NEXT: v_add_co_ci_u32_e32 v2, vcc_lo, v8, v4, vcc_lo |
| ; GFX1150-NEXT: v_add_co_ci_u32_e32 v3, vcc_lo, v9, v5, vcc_lo |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_sextops_i32_i128: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[6:7], null, v0, v1, 0 |
| ; GFX12-NEXT: v_mov_b32_e32 v8, 0 |
| ; GFX12-NEXT: v_ashrrev_i32_e32 v13, 31, v0 |
| ; GFX12-NEXT: v_ashrrev_i32_e32 v14, 31, v1 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_4) |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[11:12], null, v1, v13, 0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[9:10], null, v13, v1, v[7:8] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX12-NEXT: v_mov_b32_e32 v7, v9 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[7:8], null, v0, v14, v[7:8] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_4) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v14, v0, v[11:12] |
| ; GFX12-NEXT: v_add_co_u32 v8, s0, v10, v8 |
| ; GFX12-NEXT: s_wait_alu 0xf1ff |
| ; GFX12-NEXT: v_add_co_ci_u32_e64 v9, null, 0, 0, s0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[8:9], null, v13, v14, v[8:9] |
| ; GFX12-NEXT: v_add_co_u32 v8, vcc_lo, v8, v0 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v9, vcc_lo, v9, v1, vcc_lo |
| ; GFX12-NEXT: v_add_co_u32 v0, vcc_lo, v6, v2 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, v7, v3, vcc_lo |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v2, vcc_lo, v8, v4, vcc_lo |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v3, vcc_lo, v9, v5, vcc_lo |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = sext i32 %arg0 to i128 |
| %sext1 = sext i32 %arg1 to i128 |
| %mul = mul i128 %sext0, %sext1 |
| %mad = add i128 %mul, %arg2 |
| ret i128 %mad |
| } |
| |
| define i63 @mad_i64_i32_sextops_i32_i63(i32 %arg0, i32 %arg1, i63 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_sextops_i32_i63: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_sextops_i32_i63: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v4, v0, v1 |
| ; SI-NEXT: v_mul_hi_i32 v1, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v4, v2 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v1, v3, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_sextops_i32_i63: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_sextops_i32_i63: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v5, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_sextops_i32_i63: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_sextops_i32_i63: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = sext i32 %arg0 to i63 |
| %sext1 = sext i32 %arg1 to i63 |
| %mul = mul i63 %sext0, %sext1 |
| %mad = add i63 %mul, %arg2 |
| ret i63 %mad |
| } |
| |
| define i63 @mad_i64_i32_sextops_i31_i63(i31 %arg0, i31 %arg1, i63 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_sextops_i31_i63: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_bfe_i32 v1, v1, 0, 31 |
| ; CI-NEXT: v_bfe_i32 v0, v0, 0, 31 |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_sextops_i31_i63: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_lshlrev_b32_e32 v4, 1, v0 |
| ; SI-NEXT: v_lshlrev_b32_e32 v1, 1, v1 |
| ; SI-NEXT: v_ashr_i64 v[4:5], v[3:4], 33 |
| ; SI-NEXT: v_ashr_i64 v[0:1], v[0:1], 33 |
| ; SI-NEXT: v_mul_lo_u32 v1, v4, v0 |
| ; SI-NEXT: v_mul_hi_i32 v4, v4, v0 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v1, v2 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v4, v3, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_sextops_i31_i63: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_bfe_i32 v1, v1, 0, 31 |
| ; GFX9-NEXT: v_bfe_i32 v0, v0, 0, 31 |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_sextops_i31_i63: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_bfe_i32 v4, v1, 0, 31 |
| ; GFX1100-NEXT: v_bfe_i32 v5, v0, 0, 31 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_sextops_i31_i63: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_bfe_i32 v1, v1, 0, 31 |
| ; GFX1150-NEXT: v_bfe_i32 v0, v0, 0, 31 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_sextops_i31_i63: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_bfe_i32 v1, v1, 0, 31 |
| ; GFX12-NEXT: v_bfe_i32 v0, v0, 0, 31 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v0, v1, v[2:3] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = sext i31 %arg0 to i63 |
| %sext1 = sext i31 %arg1 to i63 |
| %mul = mul i63 %sext0, %sext1 |
| %mad = add i63 %mul, %arg2 |
| ret i63 %mad |
| } |
| |
| define i64 @mad_i64_i32_extops_i32_i64(i32 %arg0, i32 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_extops_i32_i64: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_ashrrev_i32_e32 v4, 31, v0 |
| ; CI-NEXT: v_mul_lo_u32 v4, v4, v1 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; CI-NEXT: v_add_i32_e32 v1, vcc, v4, v1 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_extops_i32_i64: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_ashrrev_i32_e32 v4, 31, v0 |
| ; SI-NEXT: v_mul_hi_u32 v5, v0, v1 |
| ; SI-NEXT: v_mul_lo_u32 v4, v4, v1 |
| ; SI-NEXT: v_mul_lo_u32 v0, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v1, vcc, v5, v4 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v0, v2 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v1, v3, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_extops_i32_i64: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mov_b32_e32 v4, v1 |
| ; GFX9-NEXT: v_ashrrev_i32_e32 v5, 31, v0 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v4, v[2:3] |
| ; GFX9-NEXT: v_mov_b32_e32 v2, v1 |
| ; GFX9-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v5, v4, v[2:3] |
| ; GFX9-NEXT: v_mov_b32_e32 v1, v2 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_extops_i32_i64: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v5, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_2) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX1100-NEXT: v_ashrrev_i32_e32 v5, 31, v5 |
| ; GFX1100-NEXT: v_mov_b32_e32 v3, v1 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[1:2], null, v5, v4, v[3:4] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_extops_i32_i64: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v5, v0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX1150-NEXT: v_ashrrev_i32_e32 v2, 31, v5 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[1:2], null, v2, v4, v[1:2] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_extops_i32_i64: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v5, v0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v5, v4, v[2:3] |
| ; GFX12-NEXT: v_ashrrev_i32_e32 v2, 31, v5 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[1:2], null, v2, v4, v[1:2] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %ext0 = sext i32 %arg0 to i64 |
| %ext1 = zext i32 %arg1 to i64 |
| %mul = mul i64 %ext0, %ext1 |
| %mad = add i64 %mul, %arg2 |
| ret i64 %mad |
| } |
| |
| define i64 @mad_u64_u32_bitops(i64 %arg0, i64 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_u64_u32_bitops: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v2, v[4:5] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_u64_u32_bitops: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v1, v0, v2 |
| ; SI-NEXT: v_mul_hi_u32 v2, v0, v2 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v1, v4 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v2, v5, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_u64_u32_bitops: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v2, v[4:5] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_u64_u32_bitops: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mov_b32_e32 v3, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[0:1], null, v3, v2, v[4:5] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_u64_u32_bitops: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, v0, v2, v[4:5] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_u64_u32_bitops: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v0, v2, v[4:5] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %trunc.lhs = and i64 %arg0, 4294967295 |
| %trunc.rhs = and i64 %arg1, 4294967295 |
| %mul = mul i64 %trunc.lhs, %trunc.rhs |
| %add = add i64 %mul, %arg2 |
| ret i64 %add |
| } |
| |
| define i64 @mad_u64_u32_bitops_lhs_mask_small(i64 %arg0, i64 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_u64_u32_bitops_lhs_mask_small: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_and_b32_e32 v3, 1, v1 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v2, v[4:5] |
| ; CI-NEXT: v_mul_lo_u32 v2, v3, v2 |
| ; CI-NEXT: v_add_i32_e32 v1, vcc, v2, v1 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_u64_u32_bitops_lhs_mask_small: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_and_b32_e32 v1, 1, v1 |
| ; SI-NEXT: v_mul_hi_u32 v3, v0, v2 |
| ; SI-NEXT: v_mul_lo_u32 v1, v1, v2 |
| ; SI-NEXT: v_mul_lo_u32 v0, v0, v2 |
| ; SI-NEXT: v_add_i32_e32 v1, vcc, v3, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v0, v4 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v1, v5, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_u64_u32_bitops_lhs_mask_small: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_and_b32_e32 v3, 1, v1 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, v2, v[4:5] |
| ; GFX9-NEXT: v_mov_b32_e32 v4, v1 |
| ; GFX9-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v3, v2, v[4:5] |
| ; GFX9-NEXT: v_mov_b32_e32 v1, v2 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_u64_u32_bitops_lhs_mask_small: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v3, v2 :: v_dual_mov_b32 v2, v0 |
| ; GFX1100-NEXT: v_mov_b32_e32 v6, v1 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[0:1], null, v2, v3, v[4:5] |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_and_b32 v5, 1, v6 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[1:2], null, v5, v3, v[4:5] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_u64_u32_bitops_lhs_mask_small: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mov_b32_e32 v3, v1 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, v0, v2, v[4:5] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1150-NEXT: v_and_b32_e32 v3, 1, v3 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[1:2], null, v3, v2, v[1:2] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_u64_u32_bitops_lhs_mask_small: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mov_b32_e32 v3, v1 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v0, v2, v[4:5] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX12-NEXT: v_and_b32_e32 v3, 1, v3 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[1:2], null, v3, v2, v[1:2] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %trunc.lhs = and i64 %arg0, 8589934591 |
| %trunc.rhs = and i64 %arg1, 4294967295 |
| %mul = mul i64 %trunc.lhs, %trunc.rhs |
| %add = add i64 %mul, %arg2 |
| ret i64 %add |
| } |
| |
| define i64 @mad_u64_u32_bitops_rhs_mask_small(i64 %arg0, i64 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_u64_u32_bitops_rhs_mask_small: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mov_b32_e32 v6, v0 |
| ; CI-NEXT: v_and_b32_e32 v3, 1, v3 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v6, v2, v[4:5] |
| ; CI-NEXT: v_mul_lo_u32 v2, v6, v3 |
| ; CI-NEXT: v_add_i32_e32 v1, vcc, v2, v1 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_u64_u32_bitops_rhs_mask_small: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_and_b32_e32 v1, 1, v3 |
| ; SI-NEXT: v_mul_hi_u32 v3, v0, v2 |
| ; SI-NEXT: v_mul_lo_u32 v1, v0, v1 |
| ; SI-NEXT: v_mul_lo_u32 v0, v0, v2 |
| ; SI-NEXT: v_add_i32_e32 v1, vcc, v3, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v0, v4 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v1, v5, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_u64_u32_bitops_rhs_mask_small: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mov_b32_e32 v6, v0 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v6, v2, v[4:5] |
| ; GFX9-NEXT: v_and_b32_e32 v3, 1, v3 |
| ; GFX9-NEXT: v_mov_b32_e32 v2, v1 |
| ; GFX9-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v6, v3, v[2:3] |
| ; GFX9-NEXT: v_mov_b32_e32 v1, v2 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_u64_u32_bitops_rhs_mask_small: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mov_b32_e32 v6, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[0:1], null, v6, v2, v[4:5] |
| ; GFX1100-NEXT: v_dual_mov_b32 v3, v1 :: v_dual_and_b32 v4, 1, v3 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[1:2], null, v6, v4, v[3:4] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_u64_u32_bitops_rhs_mask_small: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mov_b32_e32 v6, v0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, v6, v2, v[4:5] |
| ; GFX1150-NEXT: v_and_b32_e32 v2, 1, v3 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[1:2], null, v6, v2, v[1:2] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_u64_u32_bitops_rhs_mask_small: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mov_b32_e32 v6, v0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v6, v2, v[4:5] |
| ; GFX12-NEXT: v_and_b32_e32 v2, 1, v3 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[1:2], null, v6, v2, v[1:2] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %trunc.lhs = and i64 %arg0, 4294967295 |
| %trunc.rhs = and i64 %arg1, 8589934591 |
| %mul = mul i64 %trunc.lhs, %trunc.rhs |
| %add = add i64 %mul, %arg2 |
| ret i64 %add |
| } |
| |
| define i64 @mad_i64_i32_bitops(i64 %arg0, i64 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_bitops: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v2, v[4:5] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_bitops: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v1, v0, v2 |
| ; SI-NEXT: v_mul_hi_i32 v2, v0, v2 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v1, v4 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v2, v5, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_bitops: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v2, v[4:5] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_bitops: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mov_b32_e32 v3, v0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[0:1], null, v3, v2, v[4:5] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_bitops: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v0, v2, v[4:5] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_bitops: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v0, v2, v[4:5] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %shl.lhs = shl i64 %arg0, 32 |
| %trunc.lhs = ashr i64 %shl.lhs, 32 |
| %shl.rhs = shl i64 %arg1, 32 |
| %trunc.rhs = ashr i64 %shl.rhs, 32 |
| %mul = mul i64 %trunc.lhs, %trunc.rhs |
| %add = add i64 %mul, %arg2 |
| ret i64 %add |
| } |
| |
| ; Example from bug report |
| define i64 @mad_i64_i32_unpack_i64ops(i64 %arg0) #0 { |
| ; CI-LABEL: mad_i64_i32_unpack_i64ops: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v1, v0, v[0:1] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_unpack_i64ops: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v2, v1, v0 |
| ; SI-NEXT: v_mul_hi_u32 v3, v1, v0 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v2, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v3, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_unpack_i64ops: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v1, v0, v[0:1] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_unpack_i64ops: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[2:3], null, v1, v0, v[0:1] |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_dual_mov_b32 v0, v2 :: v_dual_mov_b32 v1, v3 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_unpack_i64ops: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, v1, v0, v[0:1] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_unpack_i64ops: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v1, v0, v[0:1] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %tmp4 = lshr i64 %arg0, 32 |
| %tmp5 = and i64 %arg0, 4294967295 |
| %mul = mul nuw i64 %tmp4, %tmp5 |
| %mad = add i64 %mul, %arg0 |
| ret i64 %mad |
| } |
| |
| define amdgpu_kernel void @mad_i64_i32_uniform(ptr addrspace(1) %out, i32 %arg0, i32 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_uniform: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_load_dwordx4 s[0:3], s[4:5], 0x9 |
| ; CI-NEXT: s_load_dwordx2 s[4:5], s[4:5], 0xd |
| ; CI-NEXT: s_mov_b32 s7, 0xf000 |
| ; CI-NEXT: s_mov_b32 s6, -1 |
| ; CI-NEXT: s_waitcnt lgkmcnt(0) |
| ; CI-NEXT: v_mov_b32_e32 v2, s3 |
| ; CI-NEXT: v_mov_b32_e32 v0, s4 |
| ; CI-NEXT: v_mov_b32_e32 v1, s5 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[2:3], s2, v2, v[0:1] |
| ; CI-NEXT: s_mov_b32 s4, s0 |
| ; CI-NEXT: s_mov_b32 s5, s1 |
| ; CI-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0 |
| ; CI-NEXT: s_endpgm |
| ; |
| ; SI-LABEL: mad_i64_i32_uniform: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_load_dwordx4 s[0:3], s[4:5], 0x9 |
| ; SI-NEXT: s_load_dwordx2 s[8:9], s[4:5], 0xd |
| ; SI-NEXT: s_mov_b32 s7, 0xf000 |
| ; SI-NEXT: s_mov_b32 s6, -1 |
| ; SI-NEXT: s_waitcnt lgkmcnt(0) |
| ; SI-NEXT: v_mov_b32_e32 v0, s3 |
| ; SI-NEXT: v_mul_hi_u32 v1, s2, v0 |
| ; SI-NEXT: s_mov_b32 s4, s0 |
| ; SI-NEXT: s_mul_i32 s0, s2, s3 |
| ; SI-NEXT: v_mov_b32_e32 v0, s0 |
| ; SI-NEXT: v_mov_b32_e32 v2, s9 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, s8, v0 |
| ; SI-NEXT: s_mov_b32 s5, s1 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v1, v2, vcc |
| ; SI-NEXT: buffer_store_dwordx2 v[0:1], off, s[4:7], 0 |
| ; SI-NEXT: s_endpgm |
| ; |
| ; GFX9-LABEL: mad_i64_i32_uniform: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_load_dwordx4 s[0:3], s[4:5], 0x24 |
| ; GFX9-NEXT: s_load_dwordx2 s[6:7], s[4:5], 0x34 |
| ; GFX9-NEXT: v_mov_b32_e32 v2, 0 |
| ; GFX9-NEXT: s_waitcnt lgkmcnt(0) |
| ; GFX9-NEXT: s_mul_hi_u32 s4, s2, s3 |
| ; GFX9-NEXT: s_mul_i32 s2, s2, s3 |
| ; GFX9-NEXT: s_add_u32 s2, s2, s6 |
| ; GFX9-NEXT: s_addc_u32 s3, s4, s7 |
| ; GFX9-NEXT: v_pk_mov_b32 v[0:1], s[2:3], s[2:3] op_sel:[0,1] |
| ; GFX9-NEXT: global_store_dwordx2 v2, v[0:1], s[0:1] |
| ; GFX9-NEXT: s_endpgm |
| ; |
| ; GFX11-LABEL: mad_i64_i32_uniform: |
| ; GFX11: ; %bb.0: |
| ; GFX11-NEXT: s_clause 0x1 |
| ; GFX11-NEXT: s_load_b128 s[0:3], s[4:5], 0x24 |
| ; GFX11-NEXT: s_load_b64 s[4:5], s[4:5], 0x34 |
| ; GFX11-NEXT: s_waitcnt lgkmcnt(0) |
| ; GFX11-NEXT: s_mul_i32 s6, s2, s3 |
| ; GFX11-NEXT: s_mul_hi_u32 s3, s2, s3 |
| ; GFX11-NEXT: s_add_u32 s2, s6, s4 |
| ; GFX11-NEXT: s_addc_u32 s3, s3, s5 |
| ; GFX11-NEXT: v_mov_b32_e32 v0, s2 |
| ; GFX11-NEXT: v_dual_mov_b32 v2, 0 :: v_dual_mov_b32 v1, s3 |
| ; GFX11-NEXT: global_store_b64 v2, v[0:1], s[0:1] |
| ; GFX11-NEXT: s_endpgm |
| ; |
| ; GFX12-LABEL: mad_i64_i32_uniform: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_clause 0x1 |
| ; GFX12-NEXT: s_load_b128 s[0:3], s[4:5], 0x24 |
| ; GFX12-NEXT: s_load_b64 s[4:5], s[4:5], 0x34 |
| ; GFX12-NEXT: s_mov_b32 s7, 0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: s_mov_b32 s6, s2 |
| ; GFX12-NEXT: s_mov_b32 s2, s3 |
| ; GFX12-NEXT: s_mov_b32 s3, s7 |
| ; GFX12-NEXT: s_delay_alu instid0(SALU_CYCLE_1) | instskip(NEXT) | instid1(SALU_CYCLE_1) |
| ; GFX12-NEXT: s_mul_u64 s[2:3], s[6:7], s[2:3] |
| ; GFX12-NEXT: s_add_nc_u64 s[2:3], s[2:3], s[4:5] |
| ; GFX12-NEXT: v_mov_b32_e32 v2, 0 |
| ; GFX12-NEXT: v_dual_mov_b32 v0, s2 :: v_dual_mov_b32 v1, s3 |
| ; GFX12-NEXT: global_store_b64 v2, v[0:1], s[0:1] |
| ; GFX12-NEXT: s_endpgm |
| %ext0 = zext i32 %arg0 to i64 |
| %ext1 = zext i32 %arg1 to i64 |
| %mul = mul i64 %ext0, %ext1 |
| %mad = add i64 %mul, %arg2 |
| store i64 %mad, ptr addrspace(1) %out |
| ret void |
| } |
| |
| define i64 @mad_i64_i32_twice(i32 %arg0, i32 %arg1, i64 %arg2, i64 %arg3) #0 { |
| ; CI-LABEL: mad_i64_i32_twice: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_i64_i32 v[2:3], s[4:5], v0, v1, v[2:3] |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[4:5] |
| ; CI-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; CI-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_twice: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v6, v0, v1 |
| ; SI-NEXT: v_mul_hi_i32 v0, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v2, vcc, v6, v2 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v0, v3, vcc |
| ; SI-NEXT: v_add_i32_e32 v3, vcc, v6, v4 |
| ; SI-NEXT: v_addc_u32_e32 v0, vcc, v0, v5, vcc |
| ; SI-NEXT: v_xor_b32_e32 v1, v1, v0 |
| ; SI-NEXT: v_xor_b32_e32 v0, v2, v3 |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_twice: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_i64_i32 v[2:3], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[4:5] |
| ; GFX9-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; GFX9-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_twice: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[6:7], null, v0, v1, v[2:3] |
| ; GFX1100-NEXT: v_mad_i64_i32 v[2:3], null, v0, v1, v[4:5] |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1100-NEXT: v_xor_b32_e32 v0, v6, v2 |
| ; GFX1100-NEXT: v_xor_b32_e32 v1, v7, v3 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_twice: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[2:3], null, v0, v1, v[2:3] |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v0, v1, v[4:5] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1150-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; GFX1150-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_twice: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[2:3], null, v0, v1, v[2:3] |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v0, v1, v[4:5] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX12-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; GFX12-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = sext i32 %arg0 to i64 |
| %sext1 = sext i32 %arg1 to i64 |
| %mul = mul i64 %sext0, %sext1 |
| %mad1 = add i64 %mul, %arg2 |
| %mad2 = add i64 %mul, %arg3 |
| %out = xor i64 %mad1, %mad2 |
| ret i64 %out |
| } |
| |
| define i64 @mad_i64_i32_thrice(i32 %arg0, i32 %arg1, i64 %arg2, i64 %arg3, i64 %arg4) #0 { |
| ; CI-LABEL: mad_i64_i32_thrice: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, 0 |
| ; CI-NEXT: v_add_i32_e32 v2, vcc, v0, v2 |
| ; CI-NEXT: v_addc_u32_e32 v3, vcc, v1, v3, vcc |
| ; CI-NEXT: v_add_i32_e32 v4, vcc, v0, v4 |
| ; CI-NEXT: v_addc_u32_e32 v5, vcc, v1, v5, vcc |
| ; CI-NEXT: v_add_i32_e32 v0, vcc, v0, v6 |
| ; CI-NEXT: v_addc_u32_e32 v1, vcc, v1, v7, vcc |
| ; CI-NEXT: v_xor_b32_e32 v3, v3, v5 |
| ; CI-NEXT: v_xor_b32_e32 v2, v2, v4 |
| ; CI-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; CI-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_thrice: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v8, v0, v1 |
| ; SI-NEXT: v_mul_hi_i32 v0, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v1, vcc, v8, v2 |
| ; SI-NEXT: v_addc_u32_e32 v2, vcc, v0, v3, vcc |
| ; SI-NEXT: v_add_i32_e32 v3, vcc, v8, v4 |
| ; SI-NEXT: v_addc_u32_e32 v4, vcc, v0, v5, vcc |
| ; SI-NEXT: v_add_i32_e32 v5, vcc, v8, v6 |
| ; SI-NEXT: v_addc_u32_e32 v0, vcc, v0, v7, vcc |
| ; SI-NEXT: v_xor_b32_e32 v2, v2, v4 |
| ; SI-NEXT: v_xor_b32_e32 v3, v1, v3 |
| ; SI-NEXT: v_xor_b32_e32 v1, v2, v0 |
| ; SI-NEXT: v_xor_b32_e32 v0, v3, v5 |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_thrice: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_i64_i32 v[2:3], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: v_mad_i64_i32 v[4:5], s[4:5], v0, v1, v[4:5] |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[6:7] |
| ; GFX9-NEXT: v_xor_b32_e32 v3, v3, v5 |
| ; GFX9-NEXT: v_xor_b32_e32 v2, v2, v4 |
| ; GFX9-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; GFX9-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_thrice: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[8:9], null, v0, v1, 0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1100-NEXT: v_add_co_u32 v0, vcc_lo, v8, v2 |
| ; GFX1100-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, v9, v3, vcc_lo |
| ; GFX1100-NEXT: v_add_co_u32 v2, vcc_lo, v8, v4 |
| ; GFX1100-NEXT: v_add_co_ci_u32_e32 v3, vcc_lo, v9, v5, vcc_lo |
| ; GFX1100-NEXT: v_add_co_u32 v4, vcc_lo, v8, v6 |
| ; GFX1100-NEXT: v_add_co_ci_u32_e32 v5, vcc_lo, v9, v7, vcc_lo |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_4) | instskip(NEXT) | instid1(VALU_DEP_4) |
| ; GFX1100-NEXT: v_xor_b32_e32 v0, v0, v2 |
| ; GFX1100-NEXT: v_xor_b32_e32 v1, v1, v3 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1100-NEXT: v_xor_b32_e32 v0, v0, v4 |
| ; GFX1100-NEXT: v_xor_b32_e32 v1, v1, v5 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_thrice: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v0, v1, 0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1150-NEXT: v_add_co_u32 v2, vcc_lo, v0, v2 |
| ; GFX1150-NEXT: v_add_co_ci_u32_e32 v3, vcc_lo, v1, v3, vcc_lo |
| ; GFX1150-NEXT: v_add_co_u32 v4, vcc_lo, v0, v4 |
| ; GFX1150-NEXT: v_add_co_ci_u32_e32 v5, vcc_lo, v1, v5, vcc_lo |
| ; GFX1150-NEXT: v_add_co_u32 v0, vcc_lo, v0, v6 |
| ; GFX1150-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, v1, v7, vcc_lo |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_4) | instskip(NEXT) | instid1(VALU_DEP_4) |
| ; GFX1150-NEXT: v_xor_b32_e32 v2, v2, v4 |
| ; GFX1150-NEXT: v_xor_b32_e32 v3, v3, v5 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1150-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; GFX1150-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_thrice: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v0, v1, 0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX12-NEXT: v_add_co_u32 v2, vcc_lo, v0, v2 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v3, vcc_lo, v1, v3, vcc_lo |
| ; GFX12-NEXT: v_add_co_u32 v4, vcc_lo, v0, v4 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v5, vcc_lo, v1, v5, vcc_lo |
| ; GFX12-NEXT: v_add_co_u32 v0, vcc_lo, v0, v6 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, v1, v7, vcc_lo |
| ; GFX12-NEXT: v_xor_b32_e32 v2, v2, v4 |
| ; GFX12-NEXT: v_xor_b32_e32 v3, v3, v5 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX12-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; GFX12-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = sext i32 %arg0 to i64 |
| %sext1 = sext i32 %arg1 to i64 |
| %mul = mul i64 %sext0, %sext1 |
| %mad1 = add i64 %mul, %arg2 |
| %mad2 = add i64 %mul, %arg3 |
| %mad3 = add i64 %mul, %arg4 |
| %out.p = xor i64 %mad1, %mad2 |
| %out = xor i64 %out.p, %mad3 |
| ret i64 %out |
| } |
| |
| define i64 @mad_i64_i32_secondary_use(i32 %arg0, i32 %arg1, i64 %arg2) #0 { |
| ; CI-LABEL: mad_i64_i32_secondary_use: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, 0 |
| ; CI-NEXT: v_add_i32_e32 v2, vcc, v0, v2 |
| ; CI-NEXT: v_addc_u32_e32 v3, vcc, v1, v3, vcc |
| ; CI-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; CI-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i64_i32_secondary_use: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v4, v0, v1 |
| ; SI-NEXT: v_mul_hi_i32 v0, v0, v1 |
| ; SI-NEXT: v_add_i32_e32 v2, vcc, v4, v2 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v0, v3, vcc |
| ; SI-NEXT: v_xor_b32_e32 v1, v1, v0 |
| ; SI-NEXT: v_xor_b32_e32 v0, v2, v4 |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i64_i32_secondary_use: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_i64_i32 v[4:5], s[4:5], v0, v1, 0 |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v0, v1, v[2:3] |
| ; GFX9-NEXT: v_xor_b32_e32 v1, v1, v5 |
| ; GFX9-NEXT: v_xor_b32_e32 v0, v0, v4 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: mad_i64_i32_secondary_use: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[4:5], null, v0, v1, 0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1100-NEXT: v_add_co_u32 v0, vcc_lo, v4, v2 |
| ; GFX1100-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, v5, v3, vcc_lo |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1100-NEXT: v_xor_b32_e32 v0, v0, v4 |
| ; GFX1100-NEXT: v_xor_b32_e32 v1, v1, v5 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: mad_i64_i32_secondary_use: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, v0, v1, 0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1150-NEXT: v_add_co_u32 v2, vcc_lo, v0, v2 |
| ; GFX1150-NEXT: v_add_co_ci_u32_e32 v3, vcc_lo, v1, v3, vcc_lo |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_2) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX1150-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; GFX1150-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i64_i32_secondary_use: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, v0, v1, 0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_3) | instid1(VALU_DEP_2) |
| ; GFX12-NEXT: v_add_co_u32 v2, vcc_lo, v0, v2 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v3, vcc_lo, v1, v3, vcc_lo |
| ; GFX12-NEXT: v_xor_b32_e32 v0, v2, v0 |
| ; GFX12-NEXT: v_xor_b32_e32 v1, v3, v1 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %sext0 = sext i32 %arg0 to i64 |
| %sext1 = sext i32 %arg1 to i64 |
| %mul = mul i64 %sext0, %sext1 |
| %mad = add i64 %mul, %arg2 |
| %out = xor i64 %mad, %mul |
| ret i64 %out |
| } |
| |
| define i48 @mad_i48_i48(i48 %arg0, i48 %arg1, i48 %arg2) #0 { |
| ; CI-LABEL: mad_i48_i48: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mov_b32_e32 v6, v1 |
| ; CI-NEXT: v_mov_b32_e32 v7, v0 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v7, v2, v[4:5] |
| ; CI-NEXT: v_mul_lo_u32 v2, v6, v2 |
| ; CI-NEXT: v_mul_lo_u32 v3, v7, v3 |
| ; CI-NEXT: v_add_i32_e32 v1, vcc, v2, v1 |
| ; CI-NEXT: v_add_i32_e32 v1, vcc, v3, v1 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: mad_i48_i48: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v3, v0, v3 |
| ; SI-NEXT: v_mul_hi_u32 v6, v0, v2 |
| ; SI-NEXT: v_mul_lo_u32 v1, v1, v2 |
| ; SI-NEXT: v_mul_lo_u32 v0, v0, v2 |
| ; SI-NEXT: v_add_i32_e32 v3, vcc, v6, v3 |
| ; SI-NEXT: v_add_i32_e32 v1, vcc, v3, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v0, v4 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v1, v5, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: mad_i48_i48: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mov_b32_e32 v6, v1 |
| ; GFX9-NEXT: v_mov_b32_e32 v7, v0 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v7, v2, v[4:5] |
| ; GFX9-NEXT: v_mul_lo_u32 v3, v7, v3 |
| ; GFX9-NEXT: v_mul_lo_u32 v2, v6, v2 |
| ; GFX9-NEXT: v_add3_u32 v1, v2, v1, v3 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX11-LABEL: mad_i48_i48: |
| ; GFX11: ; %bb.0: |
| ; GFX11-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX11-NEXT: v_dual_mov_b32 v6, v1 :: v_dual_mov_b32 v7, v0 |
| ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_3) |
| ; GFX11-NEXT: v_mad_u64_u32 v[0:1], null, v7, v2, v[4:5] |
| ; GFX11-NEXT: v_mul_lo_u32 v3, v7, v3 |
| ; GFX11-NEXT: v_mul_lo_u32 v2, v6, v2 |
| ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX11-NEXT: v_add3_u32 v1, v2, v1, v3 |
| ; GFX11-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: mad_i48_i48: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_dual_mov_b32 v6, v1 :: v_dual_mov_b32 v7, v0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_3) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v7, v2, v[4:5] |
| ; GFX12-NEXT: v_mul_lo_u32 v3, v7, v3 |
| ; GFX12-NEXT: v_mul_lo_u32 v2, v6, v2 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX12-NEXT: v_add3_u32 v1, v2, v1, v3 |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %m = mul i48 %arg0, %arg1 |
| %a = add i48 %m, %arg2 |
| ret i48 %a |
| } |
| |
| define i64 @lshr_mad_i64_1(i64 %arg0, i64 %arg1) #0 { |
| ; CI-LABEL: lshr_mad_i64_1: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mov_b32_e32 v2, v1 |
| ; CI-NEXT: v_mov_b32_e32 v1, 0 |
| ; CI-NEXT: s_movk_i32 s4, 0xfc19 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_1: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: s_movk_i32 s4, 0xfc19 |
| ; SI-NEXT: v_mul_hi_u32 v2, v1, s4 |
| ; SI-NEXT: v_mul_lo_u32 v3, v1, s4 |
| ; SI-NEXT: v_sub_i32_e32 v2, vcc, v2, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v3, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v2, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_1: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mov_b32_e32 v2, v1 |
| ; GFX9-NEXT: v_mov_b32_e32 v1, 0 |
| ; GFX9-NEXT: s_movk_i32 s4, 0xfc19 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: lshr_mad_i64_1: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[2:3], null, 0xfffffc19, v4, v[0:1] |
| ; GFX1100-NEXT: v_dual_mov_b32 v0, v2 :: v_dual_mov_b32 v1, v3 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: lshr_mad_i64_1: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_dual_mov_b32 v2, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, 0xfffffc19, v2, v[0:1] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_1: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_dual_mov_b32 v2, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, 0xfffffc19, v2, v[0:1] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %lsh = lshr i64 %arg0, 32 |
| %mul = mul i64 %lsh, s0xfffffffffffffc19 |
| %mad = add i64 %mul, %arg0 |
| |
| ret i64 %mad |
| } |
| |
| define i64 @lshr_mad_i64_2(i64 %arg0) #0 { |
| ; CI-LABEL: lshr_mad_i64_2: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mov_b32_e32 v2, v1 |
| ; CI-NEXT: v_mov_b32_e32 v1, 0 |
| ; CI-NEXT: s_movk_i32 s4, 0xd1 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_2: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: s_movk_i32 s4, 0xd1 |
| ; SI-NEXT: v_mul_hi_u32 v2, v1, s4 |
| ; SI-NEXT: v_mul_lo_u32 v3, v1, s4 |
| ; SI-NEXT: v_sub_i32_e32 v2, vcc, v2, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v3, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v2, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_2: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mov_b32_e32 v2, v1 |
| ; GFX9-NEXT: v_mov_b32_e32 v1, 0 |
| ; GFX9-NEXT: s_movk_i32 s4, 0xd1 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: lshr_mad_i64_2: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[2:3], null, 0xd1, v4, v[0:1] |
| ; GFX1100-NEXT: v_dual_mov_b32 v0, v2 :: v_dual_mov_b32 v1, v3 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: lshr_mad_i64_2: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_dual_mov_b32 v2, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, 0xd1, v2, v[0:1] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_2: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_dual_mov_b32 v2, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, 0xd1, v2, v[0:1] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %lsh = lshr i64 %arg0, 32 |
| %mul = mul i64 %lsh, s0xffffffff000000d1 |
| %mad = add i64 %mul, %arg0 |
| |
| ret i64 %mad |
| } |
| |
| define i64 @lshr_mad_i64_3(i64 %arg0) #0 { |
| ; CI-LABEL: lshr_mad_i64_3: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mov_b32_e32 v2, v1 |
| ; CI-NEXT: v_mov_b32_e32 v1, 0 |
| ; CI-NEXT: s_movk_i32 s4, 0xfc88 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_3: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: s_movk_i32 s4, 0xfc88 |
| ; SI-NEXT: v_mul_hi_u32 v2, v1, s4 |
| ; SI-NEXT: v_mul_lo_u32 v3, v1, s4 |
| ; SI-NEXT: v_sub_i32_e32 v2, vcc, v2, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v3, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v2, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_3: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mov_b32_e32 v2, v1 |
| ; GFX9-NEXT: v_mov_b32_e32 v1, 0 |
| ; GFX9-NEXT: s_movk_i32 s4, 0xfc88 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: lshr_mad_i64_3: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_dual_mov_b32 v4, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[2:3], null, 0xfffffc88, v4, v[0:1] |
| ; GFX1100-NEXT: v_dual_mov_b32 v0, v2 :: v_dual_mov_b32 v1, v3 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: lshr_mad_i64_3: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_dual_mov_b32 v2, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, 0xfffffc88, v2, v[0:1] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_3: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_dual_mov_b32 v2, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, 0xfffffc88, v2, v[0:1] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %lsh = lshr i64 %arg0, 32 |
| %mul = mul i64 s0xfffffffffffffc88, %lsh |
| %mad = add i64 %mul, %arg0 |
| |
| ret i64 %mad |
| } |
| |
| define i64 @lshr_mad_i64_4(i32 %arg0, i64 %arg1) #0 { |
| ; CI-LABEL: lshr_mad_i64_4: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mul_lo_u32 v2, v2, v0 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v1, v0, 0 |
| ; CI-NEXT: s_movk_i32 s4, 0xfc88 |
| ; CI-NEXT: v_add_i32_e32 v2, vcc, v1, v2 |
| ; CI-NEXT: v_mov_b32_e32 v1, 0 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_4: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_lo_u32 v2, v2, v0 |
| ; SI-NEXT: v_mul_hi_u32 v3, v1, v0 |
| ; SI-NEXT: s_movk_i32 s4, 0xfc88 |
| ; SI-NEXT: v_mul_lo_u32 v0, v1, v0 |
| ; SI-NEXT: v_add_i32_e32 v2, vcc, v3, v2 |
| ; SI-NEXT: v_mul_hi_u32 v3, v2, s4 |
| ; SI-NEXT: v_mul_lo_u32 v1, v2, s4 |
| ; SI-NEXT: v_sub_i32_e32 v3, vcc, v3, v2 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v1, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v3, v2, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_4: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_u64_u32 v[4:5], s[4:5], v1, v0, 0 |
| ; GFX9-NEXT: v_mov_b32_e32 v6, v5 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v2, v0, v[6:7] |
| ; GFX9-NEXT: v_mov_b32_e32 v5, 0 |
| ; GFX9-NEXT: s_movk_i32 s4, 0xfc88 |
| ; GFX9-NEXT: v_mad_u64_u32 v[0:1], s[4:5], v0, s4, v[4:5] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: lshr_mad_i64_4: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[3:4], null, v1, v0, 0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_dual_mov_b32 v1, v4 :: v_dual_mov_b32 v4, 0 |
| ; GFX1100-NEXT: v_mad_u64_u32 v[5:6], null, v2, v0, v[1:2] |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[0:1], null, 0xfffffc88, v5, v[3:4] |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: lshr_mad_i64_4: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[3:4], null, v1, v0, 0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1150-NEXT: v_dual_mov_b32 v1, v4 :: v_dual_mov_b32 v4, 0 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, v2, v0, v[1:2] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, 0xfffffc88, v0, v[3:4] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_4: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[3:4], null, v1, v0, 0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX12-NEXT: v_dual_mov_b32 v1, v4 :: v_dual_mov_b32 v4, 0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, v2, v0, v[1:2] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, 0xfffffc88, v0, v[3:4] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %ext = zext i32 %arg0 to i64 |
| %mul1 = mul i64 %arg1, %ext |
| %lsh = lshr i64 %mul1, 32 |
| %mul2 = mul i64 %lsh, s0xfffffffffffffc88 |
| %mad = add i64 %mul2, %mul1 |
| ret i64 %mad |
| } |
| |
| define i64 @lshr_mad_i64_negative_1(i64 %arg0) #0 { |
| ; CI-LABEL: lshr_mad_i64_negative_1: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_lshrrev_b32_e32 v2, 4, v1 |
| ; CI-NEXT: s_movk_i32 s4, 0xfc19 |
| ; CI-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_negative_1: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_lshrrev_b32_e32 v2, 4, v1 |
| ; SI-NEXT: s_movk_i32 s4, 0xfc19 |
| ; SI-NEXT: v_mul_lo_u32 v3, v2, s4 |
| ; SI-NEXT: v_mul_hi_i32 v2, v2, s4 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v3, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v2, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_negative_1: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_lshrrev_b32_e32 v2, 4, v1 |
| ; GFX9-NEXT: s_movk_i32 s4, 0xfc19 |
| ; GFX9-NEXT: v_mad_i64_i32 v[0:1], s[4:5], v2, s4, v[0:1] |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: lshr_mad_i64_negative_1: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_lshrrev_b32_e32 v4, 4, v1 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_i64_i32 v[2:3], null, 0xfffffc19, v4, v[0:1] |
| ; GFX1100-NEXT: v_dual_mov_b32 v0, v2 :: v_dual_mov_b32 v1, v3 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: lshr_mad_i64_negative_1: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_lshrrev_b32_e32 v2, 4, v1 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mad_i64_i32 v[0:1], null, 0xfffffc19, v2, v[0:1] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_negative_1: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_lshrrev_b32_e32 v2, 4, v1 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX12-NEXT: v_mad_co_i64_i32 v[0:1], null, 0xfffffc19, v2, v[0:1] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %lsh = lshr i64 %arg0, 36 |
| %mul = mul i64 %lsh, s0xfffffffffffffc19 |
| %mad = add i64 %mul, %arg0 |
| |
| ret i64 %mad |
| } |
| |
| define i64 @lshr_mad_i64_negative_2(i64 %arg0) #0 { |
| ; CI-LABEL: lshr_mad_i64_negative_2: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: s_movk_i32 s4, 0xd1 |
| ; CI-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v1, s4, v[0:1] |
| ; CI-NEXT: v_lshlrev_b32_e32 v0, 8, v1 |
| ; CI-NEXT: v_sub_i32_e32 v1, vcc, v3, v0 |
| ; CI-NEXT: v_mov_b32_e32 v0, v2 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_negative_2: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: s_movk_i32 s4, 0xd1 |
| ; SI-NEXT: v_mul_hi_u32 v2, v1, s4 |
| ; SI-NEXT: v_mul_lo_u32 v4, v1, s4 |
| ; SI-NEXT: v_lshlrev_b32_e32 v3, 8, v1 |
| ; SI-NEXT: v_sub_i32_e32 v2, vcc, v2, v3 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v4, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v2, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_negative_2: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: s_movk_i32 s4, 0xd1 |
| ; GFX9-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v1, s4, v[0:1] |
| ; GFX9-NEXT: v_lshlrev_b32_e32 v0, 8, v1 |
| ; GFX9-NEXT: v_sub_u32_e32 v1, v3, v0 |
| ; GFX9-NEXT: v_mov_b32_e32 v0, v2 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX11-LABEL: lshr_mad_i64_negative_2: |
| ; GFX11: ; %bb.0: |
| ; GFX11-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX11-NEXT: v_mad_u64_u32 v[2:3], null, 0xd1, v1, v[0:1] |
| ; GFX11-NEXT: v_lshlrev_b32_e32 v0, 8, v1 |
| ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_3) |
| ; GFX11-NEXT: v_sub_nc_u32_e32 v1, v3, v0 |
| ; GFX11-NEXT: v_mov_b32_e32 v0, v2 |
| ; GFX11-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_negative_2: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[2:3], null, 0xd1, v1, v[0:1] |
| ; GFX12-NEXT: v_lshlrev_b32_e32 v0, 8, v1 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_3) |
| ; GFX12-NEXT: v_sub_nc_u32_e32 v1, v3, v0 |
| ; GFX12-NEXT: v_mov_b32_e32 v0, v2 |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %lsh = lshr i64 %arg0, 32 |
| %mul = mul i64 %lsh, s0xffffff00000000d1 |
| %mad = add i64 %mul, %arg0 |
| |
| ret i64 %mad |
| } |
| |
| define i64 @lshr_mad_i64_negative_3(i64 %arg0) #0 { |
| ; CI-LABEL: lshr_mad_i64_negative_3: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_lshr_b64 v[2:3], v[0:1], 22 |
| ; CI-NEXT: v_and_b32_e32 v2, 0xfffffc00, v2 |
| ; CI-NEXT: v_sub_i32_e32 v0, vcc, v0, v2 |
| ; CI-NEXT: v_subb_u32_e32 v1, vcc, v1, v3, vcc |
| ; CI-NEXT: v_add_i32_e32 v0, vcc, 1, v0 |
| ; CI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_negative_3: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_lshr_b64 v[2:3], v[0:1], 22 |
| ; SI-NEXT: v_and_b32_e32 v2, 0xfffffc00, v2 |
| ; SI-NEXT: v_sub_i32_e32 v0, vcc, v0, v2 |
| ; SI-NEXT: v_subb_u32_e32 v1, vcc, v1, v3, vcc |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, 1, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_negative_3: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_lshrrev_b64 v[2:3], 22, v[0:1] |
| ; GFX9-NEXT: v_and_b32_e32 v2, 0xfffffc00, v2 |
| ; GFX9-NEXT: v_sub_co_u32_e32 v0, vcc, v0, v2 |
| ; GFX9-NEXT: v_subb_co_u32_e32 v1, vcc, v1, v3, vcc |
| ; GFX9-NEXT: v_add_co_u32_e32 v0, vcc, 1, v0 |
| ; GFX9-NEXT: v_addc_co_u32_e32 v1, vcc, 0, v1, vcc |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX11-LABEL: lshr_mad_i64_negative_3: |
| ; GFX11: ; %bb.0: |
| ; GFX11-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX11-NEXT: v_lshrrev_b64 v[2:3], 22, v[0:1] |
| ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX11-NEXT: v_and_b32_e32 v2, 0xfffffc00, v2 |
| ; GFX11-NEXT: v_sub_co_u32 v0, vcc_lo, v0, v2 |
| ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_3) | instskip(NEXT) | instid1(VALU_DEP_2) |
| ; GFX11-NEXT: v_sub_co_ci_u32_e32 v1, vcc_lo, v1, v3, vcc_lo |
| ; GFX11-NEXT: v_add_co_u32 v0, vcc_lo, v0, 1 |
| ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_2) |
| ; GFX11-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, 0, v1, vcc_lo |
| ; GFX11-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_negative_3: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_lshrrev_b64 v[2:3], 22, v[0:1] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX12-NEXT: v_and_b32_e32 v2, 0xfffffc00, v2 |
| ; GFX12-NEXT: v_sub_co_u32 v0, vcc_lo, v0, v2 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_sub_co_ci_u32_e32 v1, vcc_lo, v1, v3, vcc_lo |
| ; GFX12-NEXT: v_add_co_u32 v0, vcc_lo, v0, 1 |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: v_add_co_ci_u32_e32 v1, vcc_lo, 0, v1, vcc_lo |
| ; GFX12-NEXT: s_wait_alu 0xfffd |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %op = add i64 %arg0, 1 |
| %lsh = lshr i64 %arg0, 32 |
| %mul = mul i64 %lsh, s0xfffffffffffffc00 |
| %mad = add i64 %mul, %op |
| |
| ret i64 %mad |
| } |
| |
| define i64 @lshr_mad_i64_negative_4(i64 %arg0) #0 { |
| ; CI-LABEL: lshr_mad_i64_negative_4: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v1, v0, v[0:1] |
| ; CI-NEXT: v_mul_lo_u32 v0, v1, v1 |
| ; CI-NEXT: v_add_i32_e32 v1, vcc, v0, v3 |
| ; CI-NEXT: v_mov_b32_e32 v0, v2 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_negative_4: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: v_mul_hi_u32 v2, v1, v0 |
| ; SI-NEXT: v_mul_lo_u32 v3, v1, v1 |
| ; SI-NEXT: v_mul_lo_u32 v4, v1, v0 |
| ; SI-NEXT: v_add_i32_e32 v2, vcc, v2, v3 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v4, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v2, v1, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_negative_4: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v1, v0, v[0:1] |
| ; GFX9-NEXT: v_mov_b32_e32 v0, v3 |
| ; GFX9-NEXT: v_mad_u64_u32 v[4:5], s[4:5], v1, v1, v[0:1] |
| ; GFX9-NEXT: v_mov_b32_e32 v0, v2 |
| ; GFX9-NEXT: v_mov_b32_e32 v1, v4 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: lshr_mad_i64_negative_4: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[2:3], null, v1, v0, v[0:1] |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mov_b32_e32 v0, v3 |
| ; GFX1100-NEXT: v_mad_u64_u32 v[3:4], null, v1, v1, v[0:1] |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) |
| ; GFX1100-NEXT: v_dual_mov_b32 v0, v2 :: v_dual_mov_b32 v1, v3 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: lshr_mad_i64_negative_4: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[3:4], null, v1, v0, v[0:1] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1150-NEXT: v_mov_b32_e32 v0, v4 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[1:2], null, v1, v1, v[0:1] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_3) |
| ; GFX1150-NEXT: v_mov_b32_e32 v0, v3 |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_negative_4: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[3:4], null, v1, v0, v[0:1] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX12-NEXT: v_mov_b32_e32 v0, v4 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[1:2], null, v1, v1, v[0:1] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_3) |
| ; GFX12-NEXT: v_mov_b32_e32 v0, v3 |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %lsh = lshr i64 %arg0, 32 |
| %mul = mul i64 %lsh, %arg0 |
| %mad = add i64 %mul, %arg0 |
| |
| ret i64 %mad |
| } |
| |
| define amdgpu_ps i64 @lshr_mad_i64_sgpr(i64 inreg %arg0) #0 { |
| ; CI-LABEL: lshr_mad_i64_sgpr: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: v_mov_b32_e32 v0, s0 |
| ; CI-NEXT: v_mov_b32_e32 v1, 0 |
| ; CI-NEXT: v_mov_b32_e32 v2, 0xffff1c18 |
| ; CI-NEXT: v_mad_u64_u32 v[0:1], s[0:1], s1, v2, v[0:1] |
| ; CI-NEXT: v_readfirstlane_b32 s0, v0 |
| ; CI-NEXT: v_readfirstlane_b32 s1, v1 |
| ; CI-NEXT: ; return to shader part epilog |
| ; |
| ; SI-LABEL: lshr_mad_i64_sgpr: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: v_mov_b32_e32 v0, 0xffff1c18 |
| ; SI-NEXT: v_mul_hi_u32 v0, s1, v0 |
| ; SI-NEXT: s_mul_i32 s2, s1, 0xffff1c18 |
| ; SI-NEXT: v_mov_b32_e32 v1, s2 |
| ; SI-NEXT: v_mov_b32_e32 v2, s1 |
| ; SI-NEXT: v_subrev_i32_e32 v0, vcc, s1, v0 |
| ; SI-NEXT: v_add_i32_e32 v1, vcc, s0, v1 |
| ; SI-NEXT: v_addc_u32_e32 v0, vcc, v0, v2, vcc |
| ; SI-NEXT: v_readfirstlane_b32 s0, v1 |
| ; SI-NEXT: v_readfirstlane_b32 s1, v0 |
| ; SI-NEXT: ; return to shader part epilog |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_sgpr: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_mul_hi_u32 s2, s1, 0xffff1c18 |
| ; GFX9-NEXT: s_sub_i32 s2, s2, s1 |
| ; GFX9-NEXT: s_mul_i32 s3, s1, 0xffff1c18 |
| ; GFX9-NEXT: s_add_u32 s0, s3, s0 |
| ; GFX9-NEXT: s_addc_u32 s1, s2, s1 |
| ; GFX9-NEXT: ; return to shader part epilog |
| ; |
| ; GFX11-LABEL: lshr_mad_i64_sgpr: |
| ; GFX11: ; %bb.0: |
| ; GFX11-NEXT: s_mul_hi_u32 s2, s1, 0xffff1c18 |
| ; GFX11-NEXT: s_mul_i32 s3, s1, 0xffff1c18 |
| ; GFX11-NEXT: s_sub_i32 s2, s2, s1 |
| ; GFX11-NEXT: s_add_u32 s0, s3, s0 |
| ; GFX11-NEXT: s_addc_u32 s1, s2, s1 |
| ; GFX11-NEXT: ; return to shader part epilog |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_sgpr: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_mov_b32 s4, 0xffff1c18 |
| ; GFX12-NEXT: s_mov_b32 s3, 0 |
| ; GFX12-NEXT: s_mov_b32 s2, s1 |
| ; GFX12-NEXT: s_mov_b32 s5, -1 |
| ; GFX12-NEXT: s_delay_alu instid0(SALU_CYCLE_1) | instskip(NEXT) | instid1(SALU_CYCLE_1) |
| ; GFX12-NEXT: s_mul_u64 s[2:3], s[2:3], s[4:5] |
| ; GFX12-NEXT: s_add_nc_u64 s[0:1], s[2:3], s[0:1] |
| ; GFX12-NEXT: ; return to shader part epilog |
| %lsh = lshr i64 %arg0, 32 |
| %mul = mul i64 %lsh, s0xffffffffffff1c18 |
| %mad = add i64 %mul, %arg0 |
| |
| ret i64 %mad |
| } |
| |
| define <2 x i64> @lshr_mad_i64_vec(<2 x i64> %arg0) #0 { |
| ; CI-LABEL: lshr_mad_i64_vec: |
| ; CI: ; %bb.0: |
| ; CI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; CI-NEXT: v_mov_b32_e32 v6, v3 |
| ; CI-NEXT: v_mov_b32_e32 v3, v1 |
| ; CI-NEXT: v_mov_b32_e32 v1, 0 |
| ; CI-NEXT: s_mov_b32 s4, 0xffff1c18 |
| ; CI-NEXT: v_mad_u64_u32 v[4:5], s[4:5], v3, s4, v[0:1] |
| ; CI-NEXT: v_mov_b32_e32 v3, v1 |
| ; CI-NEXT: s_mov_b32 s4, 0xffff1118 |
| ; CI-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v6, s4, v[2:3] |
| ; CI-NEXT: v_mov_b32_e32 v0, v4 |
| ; CI-NEXT: v_mov_b32_e32 v1, v5 |
| ; CI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; SI-LABEL: lshr_mad_i64_vec: |
| ; SI: ; %bb.0: |
| ; SI-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; SI-NEXT: s_mov_b32 s4, 0xffff1118 |
| ; SI-NEXT: v_mul_lo_u32 v4, v3, s4 |
| ; SI-NEXT: v_mul_hi_u32 v5, v3, s4 |
| ; SI-NEXT: s_mov_b32 s4, 0xffff1c18 |
| ; SI-NEXT: v_mul_hi_u32 v6, v1, s4 |
| ; SI-NEXT: v_mul_lo_u32 v7, v1, s4 |
| ; SI-NEXT: v_sub_i32_e32 v5, vcc, v5, v3 |
| ; SI-NEXT: v_sub_i32_e32 v6, vcc, v6, v1 |
| ; SI-NEXT: v_add_i32_e32 v0, vcc, v7, v0 |
| ; SI-NEXT: v_addc_u32_e32 v1, vcc, v6, v1, vcc |
| ; SI-NEXT: v_add_i32_e32 v2, vcc, v4, v2 |
| ; SI-NEXT: v_addc_u32_e32 v3, vcc, v5, v3, vcc |
| ; SI-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX9-LABEL: lshr_mad_i64_vec: |
| ; GFX9: ; %bb.0: |
| ; GFX9-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX9-NEXT: v_mov_b32_e32 v6, v3 |
| ; GFX9-NEXT: v_mov_b32_e32 v3, v1 |
| ; GFX9-NEXT: v_mov_b32_e32 v1, 0 |
| ; GFX9-NEXT: s_mov_b32 s4, 0xffff1c18 |
| ; GFX9-NEXT: v_mad_u64_u32 v[4:5], s[4:5], v3, s4, v[0:1] |
| ; GFX9-NEXT: v_mov_b32_e32 v3, v1 |
| ; GFX9-NEXT: s_mov_b32 s4, 0xffff1118 |
| ; GFX9-NEXT: v_mad_u64_u32 v[2:3], s[4:5], v6, s4, v[2:3] |
| ; GFX9-NEXT: v_mov_b32_e32 v0, v4 |
| ; GFX9-NEXT: v_mov_b32_e32 v1, v5 |
| ; GFX9-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1100-LABEL: lshr_mad_i64_vec: |
| ; GFX1100: ; %bb.0: |
| ; GFX1100-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1100-NEXT: v_mov_b32_e32 v8, v3 |
| ; GFX1100-NEXT: v_dual_mov_b32 v6, v1 :: v_dual_mov_b32 v1, 0 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[4:5], null, 0xffff1c18, v6, v[0:1] |
| ; GFX1100-NEXT: v_dual_mov_b32 v3, v1 :: v_dual_mov_b32 v0, v4 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1) |
| ; GFX1100-NEXT: v_mad_u64_u32 v[6:7], null, 0xffff1118, v8, v[2:3] |
| ; GFX1100-NEXT: v_dual_mov_b32 v1, v5 :: v_dual_mov_b32 v2, v6 |
| ; GFX1100-NEXT: s_delay_alu instid0(VALU_DEP_2) |
| ; GFX1100-NEXT: v_mov_b32_e32 v3, v7 |
| ; GFX1100-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX1150-LABEL: lshr_mad_i64_vec: |
| ; GFX1150: ; %bb.0: |
| ; GFX1150-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0) |
| ; GFX1150-NEXT: v_dual_mov_b32 v4, v3 :: v_dual_mov_b32 v5, v1 |
| ; GFX1150-NEXT: v_mov_b32_e32 v1, 0 |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_3) |
| ; GFX1150-NEXT: v_mov_b32_e32 v3, v1 |
| ; GFX1150-NEXT: v_mad_u64_u32 v[0:1], null, 0xffff1c18, v5, v[0:1] |
| ; GFX1150-NEXT: s_delay_alu instid0(VALU_DEP_2) |
| ; GFX1150-NEXT: v_mad_u64_u32 v[2:3], null, 0xffff1118, v4, v[2:3] |
| ; GFX1150-NEXT: s_setpc_b64 s[30:31] |
| ; |
| ; GFX12-LABEL: lshr_mad_i64_vec: |
| ; GFX12: ; %bb.0: |
| ; GFX12-NEXT: s_wait_loadcnt_dscnt 0x0 |
| ; GFX12-NEXT: s_wait_expcnt 0x0 |
| ; GFX12-NEXT: s_wait_samplecnt 0x0 |
| ; GFX12-NEXT: s_wait_bvhcnt 0x0 |
| ; GFX12-NEXT: s_wait_kmcnt 0x0 |
| ; GFX12-NEXT: v_dual_mov_b32 v4, v3 :: v_dual_mov_b32 v5, v1 |
| ; GFX12-NEXT: v_mov_b32_e32 v1, 0 |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_3) |
| ; GFX12-NEXT: v_mov_b32_e32 v3, v1 |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[0:1], null, 0xffff1c18, v5, v[0:1] |
| ; GFX12-NEXT: s_delay_alu instid0(VALU_DEP_2) |
| ; GFX12-NEXT: v_mad_co_u64_u32 v[2:3], null, 0xffff1118, v4, v[2:3] |
| ; GFX12-NEXT: s_setpc_b64 s[30:31] |
| %lsh = lshr <2 x i64> %arg0, <i64 32, i64 32> |
| %mul = mul <2 x i64> %lsh, <i64 s0xffffffffffff1c18, i64 s0xffffffffffff1118> |
| %mad = add <2 x i64> %mul, %arg0 |
| |
| ret <2 x i64> %mad |
| } |
| |
| attributes #0 = { nounwind } |
| attributes #1 = { nounwind readnone speculatable } |