|  | ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py | 
|  | ; RUN: llc < %s -mtriple=i686-unknown-unknown -mattr=+sse2 | FileCheck %s --check-prefix=SSE-32 --check-prefix=SSE2-32 | 
|  | ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse2 | FileCheck %s --check-prefix=SSE-64 --check-prefix=SSE2-64 | 
|  | ; RUN: llc < %s -mtriple=i686-unknown-unknown -mattr=+sse4.1 | FileCheck %s --check-prefix=SSE-32 --check-prefix=SSE41-32 | 
|  | ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.1 | FileCheck %s --check-prefix=SSE-64 --check-prefix=SSE41-64 | 
|  | ; RUN: llc < %s -mtriple=i686-unknown-unknown -mattr=+avx | FileCheck %s --check-prefix=AVX-32 --check-prefix=AVX1-32 | 
|  | ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s --check-prefix=AVX-64 --check-prefix=AVX1-64 | 
|  | ; RUN: llc < %s -mtriple=i686-unknown-unknown -mattr=+avx2 | FileCheck %s --check-prefix=AVX-32 --check-prefix=AVX2-32 | 
|  | ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx2 | FileCheck %s --check-prefix=AVX-64 --check-prefix=AVX2-64 | 
|  |  | 
|  | define <2 x double> @test_buildvector_v2f64(double %a0, double %a1) { | 
|  | ; SSE-32-LABEL: test_buildvector_v2f64: | 
|  | ; SSE-32:       # %bb.0: | 
|  | ; SSE-32-NEXT:    movups {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE-64-LABEL: test_buildvector_v2f64: | 
|  | ; SSE-64:       # %bb.0: | 
|  | ; SSE-64-NEXT:    movlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_v2f64: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    vmovups {{[0-9]+}}(%esp), %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_v2f64: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vmovlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; AVX-64-NEXT:    retq | 
|  | %ins0 = insertelement <2 x double> undef, double %a0, i32 0 | 
|  | %ins1 = insertelement <2 x double> %ins0, double %a1, i32 1 | 
|  | ret <2 x double> %ins1 | 
|  | } | 
|  |  | 
|  | define <4 x float> @test_buildvector_v4f32(float %a0, float %a1, float %a2, float %a3) { | 
|  | ; SSE-32-LABEL: test_buildvector_v4f32: | 
|  | ; SSE-32:       # %bb.0: | 
|  | ; SSE-32-NEXT:    movups {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_v4f32: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    unpcklps {{.*#+}} xmm2 = xmm2[0],xmm3[0],xmm2[1],xmm3[1] | 
|  | ; SSE2-64-NEXT:    unpcklps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-64-NEXT:    movlhps {{.*#+}} xmm0 = xmm0[0],xmm2[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_v4f32: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[2,3] | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0,1],xmm2[0],xmm0[3] | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0,1,2],xmm3[0] | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_v4f32: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    vmovups {{[0-9]+}}(%esp), %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_v4f32: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[2,3] | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm0 = xmm0[0,1],xmm2[0],xmm0[3] | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm0 = xmm0[0,1,2],xmm3[0] | 
|  | ; AVX-64-NEXT:    retq | 
|  | %ins0 = insertelement <4 x float> undef, float %a0, i32 0 | 
|  | %ins1 = insertelement <4 x float> %ins0, float %a1, i32 1 | 
|  | %ins2 = insertelement <4 x float> %ins1, float %a2, i32 2 | 
|  | %ins3 = insertelement <4 x float> %ins2, float %a3, i32 3 | 
|  | ret <4 x float> %ins3 | 
|  | } | 
|  |  | 
|  | define <2 x i64> @test_buildvector_v2i64(i64 %a0, i64 %a1) { | 
|  | ; SSE-32-LABEL: test_buildvector_v2i64: | 
|  | ; SSE-32:       # %bb.0: | 
|  | ; SSE-32-NEXT:    movups {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE-64-LABEL: test_buildvector_v2i64: | 
|  | ; SSE-64:       # %bb.0: | 
|  | ; SSE-64-NEXT:    movq %rsi, %xmm1 | 
|  | ; SSE-64-NEXT:    movq %rdi, %xmm0 | 
|  | ; SSE-64-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_v2i64: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    vmovups {{[0-9]+}}(%esp), %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_v2i64: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vmovq %rsi, %xmm0 | 
|  | ; AVX-64-NEXT:    vmovq %rdi, %xmm1 | 
|  | ; AVX-64-NEXT:    vpunpcklqdq {{.*#+}} xmm0 = xmm1[0],xmm0[0] | 
|  | ; AVX-64-NEXT:    retq | 
|  | %ins0 = insertelement <2 x i64> undef, i64 %a0, i32 0 | 
|  | %ins1 = insertelement <2 x i64> %ins0, i64 %a1, i32 1 | 
|  | ret <2 x i64> %ins1 | 
|  | } | 
|  |  | 
|  | define <4 x i32> @test_buildvector_v4i32(i32 %f0, i32 %f1, i32 %f2, i32 %f3) { | 
|  | ; SSE-32-LABEL: test_buildvector_v4i32: | 
|  | ; SSE-32:       # %bb.0: | 
|  | ; SSE-32-NEXT:    movups {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_v4i32: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movd %ecx, %xmm0 | 
|  | ; SSE2-64-NEXT:    movd %edx, %xmm1 | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1] | 
|  | ; SSE2-64-NEXT:    movd %esi, %xmm2 | 
|  | ; SSE2-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1] | 
|  | ; SSE2-64-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_v4i32: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrd $1, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrd $2, %edx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrd $3, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_v4i32: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    vmovups {{[0-9]+}}(%esp), %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_v4i32: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vmovd %edi, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrd $1, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrd $2, %edx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrd $3, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    retq | 
|  | %ins0 = insertelement <4 x i32> undef, i32 %f0, i32 0 | 
|  | %ins1 = insertelement <4 x i32> %ins0, i32 %f1, i32 1 | 
|  | %ins2 = insertelement <4 x i32> %ins1, i32 %f2, i32 2 | 
|  | %ins3 = insertelement <4 x i32> %ins2, i32 %f3, i32 3 | 
|  | ret <4 x i32> %ins3 | 
|  | } | 
|  |  | 
|  | define <8 x i16> @test_buildvector_v8i16(i16 %a0, i16 %a1, i16 %a2, i16 %a3, i16 %a4, i16 %a5, i16 %a6, i16 %a7) { | 
|  | ; SSE2-32-LABEL: test_buildvector_v8i16: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm2 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm2 = xmm2[0],xmm1[0],xmm2[1],xmm1[1] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm3 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm3[0],xmm0[1],xmm3[1],xmm0[2],xmm3[2],xmm0[3],xmm3[3] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-32-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm2[0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_v8i16: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3] | 
|  | ; SSE2-64-NEXT:    movd %r9d, %xmm0 | 
|  | ; SSE2-64-NEXT:    movd %r8d, %xmm2 | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm2 = xmm2[0],xmm1[0],xmm2[1],xmm1[1] | 
|  | ; SSE2-64-NEXT:    movd %ecx, %xmm0 | 
|  | ; SSE2-64-NEXT:    movd %edx, %xmm1 | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3] | 
|  | ; SSE2-64-NEXT:    movd %esi, %xmm3 | 
|  | ; SSE2-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm3[0],xmm0[1],xmm3[1],xmm0[2],xmm3[2],xmm0[3],xmm3[3] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-64-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm2[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: test_buildvector_v8i16: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE41-32-NEXT:    pinsrw $1, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $2, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $3, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $4, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $5, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $6, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $7, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_v8i16: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $1, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $2, %edx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $3, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $4, %r8d, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $5, %r9d, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $6, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $7, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_v8i16: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    vmovd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; AVX-32-NEXT:    vpinsrw $1, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $2, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $3, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $4, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $5, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $6, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $7, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_v8i16: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vmovd %edi, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $1, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $2, %edx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $3, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $4, %r8d, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $5, %r9d, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $6, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $7, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    retq | 
|  | %ins0 = insertelement <8 x i16> undef, i16 %a0, i32 0 | 
|  | %ins1 = insertelement <8 x i16> %ins0, i16 %a1, i32 1 | 
|  | %ins2 = insertelement <8 x i16> %ins1, i16 %a2, i32 2 | 
|  | %ins3 = insertelement <8 x i16> %ins2, i16 %a3, i32 3 | 
|  | %ins4 = insertelement <8 x i16> %ins3, i16 %a4, i32 4 | 
|  | %ins5 = insertelement <8 x i16> %ins4, i16 %a5, i32 5 | 
|  | %ins6 = insertelement <8 x i16> %ins5, i16 %a6, i32 6 | 
|  | %ins7 = insertelement <8 x i16> %ins6, i16 %a7, i32 7 | 
|  | ret <8 x i16> %ins7 | 
|  | } | 
|  |  | 
|  | define <16 x i8> @test_buildvector_v16i8(i8 %a0, i8 %a1, i8 %a2, i8 %a3, i8 %a4, i8 %a5, i8 %a6, i8 %a7, i8 %a8, i8 %a9, i8 %a10, i8 %a11, i8 %a12, i8 %a13, i8 %a14, i8 %a15) { | 
|  | ; SSE2-32-LABEL: test_buildvector_v16i8: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3],xmm1[4],xmm0[4],xmm1[5],xmm0[5],xmm1[6],xmm0[6],xmm1[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm2 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3],xmm2[4],xmm0[4],xmm2[5],xmm0[5],xmm2[6],xmm0[6],xmm2[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm1[0],xmm2[1],xmm1[1],xmm2[2],xmm1[2],xmm2[3],xmm1[3] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm3 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm3 = xmm3[0],xmm0[0],xmm3[1],xmm0[1],xmm3[2],xmm0[2],xmm3[3],xmm0[3],xmm3[4],xmm0[4],xmm3[5],xmm0[5],xmm3[6],xmm0[6],xmm3[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3],xmm1[4],xmm0[4],xmm1[5],xmm0[5],xmm1[6],xmm0[6],xmm1[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm3[0],xmm1[1],xmm3[1],xmm1[2],xmm3[2],xmm1[3],xmm3[3] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm1 = xmm1[0],xmm2[0],xmm1[1],xmm2[1] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm2 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3],xmm2[4],xmm0[4],xmm2[5],xmm0[5],xmm2[6],xmm0[6],xmm2[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm3 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm3 = xmm3[0],xmm0[0],xmm3[1],xmm0[1],xmm3[2],xmm0[2],xmm3[3],xmm0[3],xmm3[4],xmm0[4],xmm3[5],xmm0[5],xmm3[6],xmm0[6],xmm3[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm3 = xmm3[0],xmm2[0],xmm3[1],xmm2[1],xmm3[2],xmm2[2],xmm3[3],xmm2[3] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm2 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3],xmm2[4],xmm0[4],xmm2[5],xmm0[5],xmm2[6],xmm0[6],xmm2[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm4 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm0 = xmm0[0],xmm4[0],xmm0[1],xmm4[1],xmm0[2],xmm4[2],xmm0[3],xmm4[3],xmm0[4],xmm4[4],xmm0[5],xmm4[5],xmm0[6],xmm4[6],xmm0[7],xmm4[7] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1],xmm0[2],xmm2[2],xmm0[3],xmm2[3] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm3[0],xmm0[1],xmm3[1] | 
|  | ; SSE2-32-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_v16i8: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3],xmm1[4],xmm0[4],xmm1[5],xmm0[5],xmm1[6],xmm0[6],xmm1[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm2 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3],xmm2[4],xmm0[4],xmm2[5],xmm0[5],xmm2[6],xmm0[6],xmm2[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm1[0],xmm2[1],xmm1[1],xmm2[2],xmm1[2],xmm2[3],xmm1[3] | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3],xmm1[4],xmm0[4],xmm1[5],xmm0[5],xmm1[6],xmm0[6],xmm1[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm3 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm3 = xmm3[0],xmm0[0],xmm3[1],xmm0[1],xmm3[2],xmm0[2],xmm3[3],xmm0[3],xmm3[4],xmm0[4],xmm3[5],xmm0[5],xmm3[6],xmm0[6],xmm3[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm3 = xmm3[0],xmm1[0],xmm3[1],xmm1[1],xmm3[2],xmm1[2],xmm3[3],xmm1[3] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm3 = xmm3[0],xmm2[0],xmm3[1],xmm2[1] | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3],xmm1[4],xmm0[4],xmm1[5],xmm0[5],xmm1[6],xmm0[6],xmm1[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    movd %r9d, %xmm0 | 
|  | ; SSE2-64-NEXT:    movd %r8d, %xmm2 | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3],xmm2[4],xmm0[4],xmm2[5],xmm0[5],xmm2[6],xmm0[6],xmm2[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm1[0],xmm2[1],xmm1[1],xmm2[2],xmm1[2],xmm2[3],xmm1[3] | 
|  | ; SSE2-64-NEXT:    movd %ecx, %xmm0 | 
|  | ; SSE2-64-NEXT:    movd %edx, %xmm1 | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3],xmm1[4],xmm0[4],xmm1[5],xmm0[5],xmm1[6],xmm0[6],xmm1[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    movd %esi, %xmm4 | 
|  | ; SSE2-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm0 = xmm0[0],xmm4[0],xmm0[1],xmm4[1],xmm0[2],xmm4[2],xmm0[3],xmm4[3],xmm0[4],xmm4[4],xmm0[5],xmm4[5],xmm0[6],xmm4[6],xmm0[7],xmm4[7] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1],xmm0[2],xmm1[2],xmm0[3],xmm1[3] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1] | 
|  | ; SSE2-64-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm3[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: test_buildvector_v16i8: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE41-32-NEXT:    pinsrb $1, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $2, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $3, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $4, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $5, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $6, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $7, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $8, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $9, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $10, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $11, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $12, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $13, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $14, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $15, {{[0-9]+}}(%esp), %xmm0 | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_v16i8: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $1, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $2, %edx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $3, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $4, %r8d, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $5, %r9d, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $6, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $7, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $8, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $9, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $10, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $11, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $12, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $13, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $14, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $15, {{[0-9]+}}(%rsp), %xmm0 | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_v16i8: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    vmovd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; AVX-32-NEXT:    vpinsrb $1, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $2, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $3, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $4, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $5, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $6, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $7, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $8, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $9, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $10, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $11, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $12, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $13, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $14, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $15, {{[0-9]+}}(%esp), %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_v16i8: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vmovd %edi, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $1, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $2, %edx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $3, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $4, %r8d, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $5, %r9d, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $6, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $7, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $8, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $9, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $10, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $11, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $12, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $13, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $14, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $15, {{[0-9]+}}(%rsp), %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    retq | 
|  | %ins0  = insertelement <16 x i8> undef,  i8 %a0,  i32 0 | 
|  | %ins1  = insertelement <16 x i8> %ins0,  i8 %a1,  i32 1 | 
|  | %ins2  = insertelement <16 x i8> %ins1,  i8 %a2,  i32 2 | 
|  | %ins3  = insertelement <16 x i8> %ins2,  i8 %a3,  i32 3 | 
|  | %ins4  = insertelement <16 x i8> %ins3,  i8 %a4,  i32 4 | 
|  | %ins5  = insertelement <16 x i8> %ins4,  i8 %a5,  i32 5 | 
|  | %ins6  = insertelement <16 x i8> %ins5,  i8 %a6,  i32 6 | 
|  | %ins7  = insertelement <16 x i8> %ins6,  i8 %a7,  i32 7 | 
|  | %ins8  = insertelement <16 x i8> %ins7,  i8 %a8,  i32 8 | 
|  | %ins9  = insertelement <16 x i8> %ins8,  i8 %a9,  i32 9 | 
|  | %ins10 = insertelement <16 x i8> %ins9,  i8 %a10, i32 10 | 
|  | %ins11 = insertelement <16 x i8> %ins10, i8 %a11, i32 11 | 
|  | %ins12 = insertelement <16 x i8> %ins11, i8 %a12, i32 12 | 
|  | %ins13 = insertelement <16 x i8> %ins12, i8 %a13, i32 13 | 
|  | %ins14 = insertelement <16 x i8> %ins13, i8 %a14, i32 14 | 
|  | %ins15 = insertelement <16 x i8> %ins14, i8 %a15, i32 15 | 
|  | ret <16 x i8> %ins15 | 
|  | } | 
|  |  | 
|  | ; build vectors of repeated elements | 
|  |  | 
|  | define <4 x float> @test_buildvector_4f32_2_var(float %a0, float %a1) { | 
|  | ; SSE2-32-LABEL: test_buildvector_4f32_2_var: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movss {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movss {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    unpcklps {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1] | 
|  | ; SSE2-32-NEXT:    movsd {{.*#+}} xmm0 = mem[0],zero | 
|  | ; SSE2-32-NEXT:    movlhps {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_4f32_2_var: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movaps %xmm1, %xmm2 | 
|  | ; SSE2-64-NEXT:    unpcklps {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1] | 
|  | ; SSE2-64-NEXT:    unpcklps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-64-NEXT:    movlhps {{.*#+}} xmm0 = xmm0[0],xmm2[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: test_buildvector_4f32_2_var: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movsd {{.*#+}} xmm0 = mem[0],zero | 
|  | ; SSE41-32-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0,1],mem[0],xmm0[3] | 
|  | ; SSE41-32-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0,1,2],mem[0] | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_4f32_2_var: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movaps %xmm0, %xmm2 | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm2 = xmm2[0],xmm1[0],xmm2[2,3] | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm2 = xmm2[0,1],xmm1[0],xmm2[3] | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm2 = xmm2[0,1,2],xmm0[0] | 
|  | ; SSE41-64-NEXT:    movaps %xmm2, %xmm0 | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_4f32_2_var: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    vmovsd {{.*#+}} xmm0 = mem[0],zero | 
|  | ; AVX-32-NEXT:    vinsertps {{.*#+}} xmm0 = xmm0[0,1],mem[0],xmm0[3] | 
|  | ; AVX-32-NEXT:    vinsertps {{.*#+}} xmm0 = xmm0[0,1,2],mem[0] | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_4f32_2_var: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm2 = xmm0[0],xmm1[0],xmm0[2,3] | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm1 = xmm2[0,1],xmm1[0],xmm2[3] | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm0 = xmm1[0,1,2],xmm0[0] | 
|  | ; AVX-64-NEXT:    retq | 
|  | %v0 = insertelement <4 x float> poison, float %a0, i32 0 | 
|  | %v1 = insertelement <4 x float> %v0, float %a1, i32 1 | 
|  | %v2 = insertelement <4 x float> %v1, float %a1, i32 2 | 
|  | %v3 = insertelement <4 x float> %v2, float %a0, i32 3 | 
|  | ret <4 x float> %v3 | 
|  | } | 
|  |  | 
|  | define <4 x float> @test_buildvector_4f32_2_load(ptr %p0, ptr %p1) { | 
|  | ; SSE2-32-LABEL: test_buildvector_4f32_2_load: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE2-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; SSE2-32-NEXT:    movss {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movss {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movaps %xmm1, %xmm2 | 
|  | ; SSE2-32-NEXT:    unpcklps {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1] | 
|  | ; SSE2-32-NEXT:    unpcklps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-32-NEXT:    movlhps {{.*#+}} xmm0 = xmm0[0],xmm2[0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_4f32_2_load: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movss {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    movss {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-64-NEXT:    movaps %xmm1, %xmm2 | 
|  | ; SSE2-64-NEXT:    unpcklps {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1] | 
|  | ; SSE2-64-NEXT:    unpcklps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-64-NEXT:    movlhps {{.*#+}} xmm0 = xmm0[0],xmm2[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: test_buildvector_4f32_2_load: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; SSE41-32-NEXT:    movss {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE41-32-NEXT:    movss {{.*#+}} xmm2 = mem[0],zero,zero,zero | 
|  | ; SSE41-32-NEXT:    movaps %xmm2, %xmm0 | 
|  | ; SSE41-32-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[2,3] | 
|  | ; SSE41-32-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0,1],xmm1[0],xmm0[3] | 
|  | ; SSE41-32-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0,1,2],xmm2[0] | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_4f32_2_load: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movss {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE41-64-NEXT:    movss {{.*#+}} xmm2 = mem[0],zero,zero,zero | 
|  | ; SSE41-64-NEXT:    movaps %xmm2, %xmm0 | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[2,3] | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0,1],xmm1[0],xmm0[3] | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0,1,2],xmm2[0] | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_4f32_2_load: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; AVX-32-NEXT:    vmovss {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; AVX-32-NEXT:    vmovss {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; AVX-32-NEXT:    vinsertps {{.*#+}} xmm2 = xmm1[0],xmm0[0],xmm1[2,3] | 
|  | ; AVX-32-NEXT:    vinsertps {{.*#+}} xmm0 = xmm2[0,1],xmm0[0],xmm2[3] | 
|  | ; AVX-32-NEXT:    vinsertps {{.*#+}} xmm0 = xmm0[0,1,2],xmm1[0] | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_4f32_2_load: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vmovss {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; AVX-64-NEXT:    vmovss {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm2 = xmm1[0],xmm0[0],xmm1[2,3] | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm0 = xmm2[0,1],xmm0[0],xmm2[3] | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm0 = xmm0[0,1,2],xmm1[0] | 
|  | ; AVX-64-NEXT:    retq | 
|  | %a0 = load float, ptr %p0 | 
|  | %a1 = load float, ptr %p1 | 
|  | %v0 = insertelement <4 x float> poison, float %a0, i32 0 | 
|  | %v1 = insertelement <4 x float> %v0, float %a1, i32 1 | 
|  | %v2 = insertelement <4 x float> %v1, float %a1, i32 2 | 
|  | %v3 = insertelement <4 x float> %v2, float %a0, i32 3 | 
|  | ret <4 x float> %v3 | 
|  | } | 
|  |  | 
|  | define <8 x i16> @test_buildvector_8i16_2_var(i16 %a0, i16 %a1) { | 
|  | ; SSE2-32-LABEL: test_buildvector_8i16_2_var: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm1 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    pshuflw {{.*#+}} xmm2 = xmm0[0,0,0,0,4,5,6,7] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1],xmm0[2],xmm1[2],xmm0[3],xmm1[3] | 
|  | ; SSE2-32-NEXT:    movdqa %xmm2, %xmm1 | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1] | 
|  | ; SSE2-32-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_8i16_2_var: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movd %esi, %xmm1 | 
|  | ; SSE2-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE2-64-NEXT:    pshuflw {{.*#+}} xmm2 = xmm0[0,0,0,0,4,5,6,7] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1],xmm0[2],xmm1[2],xmm0[3],xmm1[3] | 
|  | ; SSE2-64-NEXT:    movdqa %xmm2, %xmm1 | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1] | 
|  | ; SSE2-64-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: test_buildvector_8i16_2_var: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE41-32-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; SSE41-32-NEXT:    pinsrw $1, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $2, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $3, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $4, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $5, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $6, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $7, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_8i16_2_var: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $1, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $2, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $3, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $4, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $5, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $6, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $7, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_8i16_2_var: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX-32-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; AVX-32-NEXT:    vpinsrw $1, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $2, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $3, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $4, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $5, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $6, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $7, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_8i16_2_var: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vmovd %edi, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $1, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $2, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $3, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $4, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $5, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $6, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $7, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    retq | 
|  | %v0 = insertelement <8 x i16> poison, i16 %a0, i32 0 | 
|  | %v1 = insertelement <8 x i16> %v0, i16 %a1, i32 1 | 
|  | %v2 = insertelement <8 x i16> %v1, i16 %a0, i32 2 | 
|  | %v3 = insertelement <8 x i16> %v2, i16 %a0, i32 3 | 
|  | %v4 = insertelement <8 x i16> %v3, i16 %a0, i32 4 | 
|  | %v5 = insertelement <8 x i16> %v4, i16 %a0, i32 5 | 
|  | %v6 = insertelement <8 x i16> %v5, i16 %a0, i32 6 | 
|  | %v7 = insertelement <8 x i16> %v6, i16 %a1, i32 7 | 
|  | ret <8 x i16> %v7 | 
|  | } | 
|  |  | 
|  | define <8 x i16> @test_buildvector_8i16_2_load(ptr %p0, ptr %p1) { | 
|  | ; SSE2-32-LABEL: test_buildvector_8i16_2_load: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE2-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; SSE2-32-NEXT:    movzwl (%ecx), %ecx | 
|  | ; SSE2-32-NEXT:    movd %ecx, %xmm1 | 
|  | ; SSE2-32-NEXT:    movzwl (%eax), %eax | 
|  | ; SSE2-32-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE2-32-NEXT:    pshuflw {{.*#+}} xmm2 = xmm0[0,0,0,0,4,5,6,7] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1],xmm0[2],xmm1[2],xmm0[3],xmm1[3] | 
|  | ; SSE2-32-NEXT:    movdqa %xmm2, %xmm1 | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1] | 
|  | ; SSE2-32-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_8i16_2_load: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movzwl (%rsi), %eax | 
|  | ; SSE2-64-NEXT:    movd %eax, %xmm1 | 
|  | ; SSE2-64-NEXT:    movzwl (%rdi), %eax | 
|  | ; SSE2-64-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE2-64-NEXT:    pshuflw {{.*#+}} xmm2 = xmm0[0,0,0,0,4,5,6,7] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1],xmm0[2],xmm1[2],xmm0[3],xmm1[3] | 
|  | ; SSE2-64-NEXT:    movdqa %xmm2, %xmm1 | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1] | 
|  | ; SSE2-64-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: test_buildvector_8i16_2_load: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE41-32-NEXT:    movzwl (%eax), %eax | 
|  | ; SSE41-32-NEXT:    movzwl (%ecx), %ecx | 
|  | ; SSE41-32-NEXT:    movd %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $1, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $2, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $3, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $4, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $5, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $6, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrw $7, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_8i16_2_load: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movzwl (%rsi), %eax | 
|  | ; SSE41-64-NEXT:    movzwl (%rdi), %ecx | 
|  | ; SSE41-64-NEXT:    movd %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $1, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $2, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $3, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $4, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $5, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $6, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrw $7, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_8i16_2_load: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; AVX-32-NEXT:    movzwl (%ecx), %ecx | 
|  | ; AVX-32-NEXT:    movzwl (%eax), %eax | 
|  | ; AVX-32-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $1, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $2, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $3, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $4, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $5, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $6, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrw $7, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_8i16_2_load: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    movzwl (%rsi), %eax | 
|  | ; AVX-64-NEXT:    movzwl (%rdi), %ecx | 
|  | ; AVX-64-NEXT:    vmovd %ecx, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $1, %eax, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $2, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $3, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $4, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $5, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $6, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrw $7, %eax, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    retq | 
|  | %a0 = load i16, ptr %p0 | 
|  | %a1 = load i16, ptr %p1 | 
|  | %v0 = insertelement <8 x i16> poison, i16 %a0, i32 0 | 
|  | %v1 = insertelement <8 x i16> %v0, i16 %a1, i32 1 | 
|  | %v2 = insertelement <8 x i16> %v1, i16 %a0, i32 2 | 
|  | %v3 = insertelement <8 x i16> %v2, i16 %a0, i32 3 | 
|  | %v4 = insertelement <8 x i16> %v3, i16 %a0, i32 4 | 
|  | %v5 = insertelement <8 x i16> %v4, i16 %a0, i32 5 | 
|  | %v6 = insertelement <8 x i16> %v5, i16 %a0, i32 6 | 
|  | %v7 = insertelement <8 x i16> %v6, i16 %a1, i32 7 | 
|  | ret <8 x i16> %v7 | 
|  | } | 
|  |  | 
|  | define <16 x i8> @test_buildvector_16i8_2_var(i8 %a0, i8 %a1) { | 
|  | ; SSE2-32-LABEL: test_buildvector_16i8_2_var: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm0 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movd {{.*#+}} xmm2 = mem[0],zero,zero,zero | 
|  | ; SSE2-32-NEXT:    movdqa %xmm2, %xmm1 | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3],xmm1[4],xmm0[4],xmm1[5],xmm0[5],xmm1[6],xmm0[6],xmm1[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    movdqa %xmm0, %xmm3 | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm3 = xmm3[0],xmm0[0],xmm3[1],xmm0[1],xmm3[2],xmm0[2],xmm3[3],xmm0[3],xmm3[4],xmm0[4],xmm3[5],xmm0[5],xmm3[6],xmm0[6],xmm3[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    movdqa %xmm1, %xmm4 | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm4 = xmm4[0],xmm3[0],xmm4[1],xmm3[1],xmm4[2],xmm3[2],xmm4[3],xmm3[3] | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1],xmm0[2],xmm2[2],xmm0[3],xmm2[3],xmm0[4],xmm2[4],xmm0[5],xmm2[5],xmm0[6],xmm2[6],xmm0[7],xmm2[7] | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0,0,1,1,2,2,3,3,4,4,5,5,6,6,7,7] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm2[0],xmm1[1],xmm2[1],xmm1[2],xmm2[2],xmm1[3],xmm2[3] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm1 = xmm1[0],xmm4[0],xmm1[1],xmm4[1] | 
|  | ; SSE2-32-NEXT:    movdqa %xmm3, %xmm2 | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm3[0],xmm0[1],xmm3[1],xmm0[2],xmm3[2],xmm0[3],xmm3[3] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1] | 
|  | ; SSE2-32-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_16i8_2_var: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE2-64-NEXT:    movd %esi, %xmm1 | 
|  | ; SSE2-64-NEXT:    movdqa %xmm1, %xmm2 | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3],xmm2[4],xmm0[4],xmm2[5],xmm0[5],xmm2[6],xmm0[6],xmm2[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    movdqa %xmm0, %xmm3 | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm3 = xmm3[0],xmm0[0],xmm3[1],xmm0[1],xmm3[2],xmm0[2],xmm3[3],xmm0[3],xmm3[4],xmm0[4],xmm3[5],xmm0[5],xmm3[6],xmm0[6],xmm3[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    movdqa %xmm2, %xmm4 | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm4 = xmm4[0],xmm3[0],xmm4[1],xmm3[1],xmm4[2],xmm3[2],xmm4[3],xmm3[3] | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1],xmm0[2],xmm1[2],xmm0[3],xmm1[3],xmm0[4],xmm1[4],xmm0[5],xmm1[5],xmm0[6],xmm1[6],xmm0[7],xmm1[7] | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0,0,1,1,2,2,3,3,4,4,5,5,6,6,7,7] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm1[0],xmm2[1],xmm1[1],xmm2[2],xmm1[2],xmm2[3],xmm1[3] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm2 = xmm2[0],xmm4[0],xmm2[1],xmm4[1] | 
|  | ; SSE2-64-NEXT:    movdqa %xmm3, %xmm1 | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm3[0],xmm0[1],xmm3[1],xmm0[2],xmm3[2],xmm0[3],xmm3[3] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-64-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm2[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: test_buildvector_16i8_2_var: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE41-32-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; SSE41-32-NEXT:    pinsrb $1, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $2, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $3, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $4, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $5, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $6, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $7, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $8, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $9, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $10, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $11, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $12, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $13, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $14, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $15, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_16i8_2_var: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movd %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $1, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $2, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $3, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $4, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $5, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $6, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $7, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $8, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $9, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $10, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $11, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $12, %esi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $13, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $14, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $15, %edi, %xmm0 | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_16i8_2_var: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX-32-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; AVX-32-NEXT:    vpinsrb $1, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $2, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $3, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $4, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $5, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $6, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $7, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $8, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $9, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $10, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $11, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $12, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $13, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $14, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $15, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_16i8_2_var: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vmovd %edi, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $1, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $2, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $3, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $4, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $5, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $6, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $7, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $8, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $9, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $10, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $11, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $12, %esi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $13, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $14, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $15, %edi, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    retq | 
|  | %v0 = insertelement <16 x i8> poison, i8 %a0, i8 0 | 
|  | %v1 = insertelement <16 x i8> %v0, i8 %a1, i8 1 | 
|  | %v2 = insertelement <16 x i8> %v1, i8 %a0, i8 2 | 
|  | %v3 = insertelement <16 x i8> %v2, i8 %a0, i8 3 | 
|  | %v4 = insertelement <16 x i8> %v3, i8 %a0, i8 4 | 
|  | %v5 = insertelement <16 x i8> %v4, i8 %a0, i8 5 | 
|  | %v6 = insertelement <16 x i8> %v5, i8 %a0, i8 6 | 
|  | %v7 = insertelement <16 x i8> %v6, i8 %a1, i8 7 | 
|  | %v8 = insertelement <16 x i8> %v7, i8 %a1, i8 8 | 
|  | %v9 = insertelement <16 x i8> %v8, i8 %a0, i8 9 | 
|  | %v10 = insertelement <16 x i8> %v9, i8 %a1, i8 10 | 
|  | %v11 = insertelement <16 x i8> %v10, i8 %a1, i8 11 | 
|  | %v12 = insertelement <16 x i8> %v11, i8 %a1, i8 12 | 
|  | %v13 = insertelement <16 x i8> %v12, i8 %a0, i8 13 | 
|  | %v14 = insertelement <16 x i8> %v13, i8 %a0, i8 14 | 
|  | %v15 = insertelement <16 x i8> %v14, i8 %a0, i8 15 | 
|  | ret <16 x i8> %v15 | 
|  | } | 
|  |  | 
|  | define <16 x i8> @test_buildvector_16i8_2_load(ptr %p0, ptr %p1) { | 
|  | ; SSE2-32-LABEL: test_buildvector_16i8_2_load: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE2-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; SSE2-32-NEXT:    movzbl (%ecx), %ecx | 
|  | ; SSE2-32-NEXT:    movd %ecx, %xmm0 | 
|  | ; SSE2-32-NEXT:    movzbl (%eax), %eax | 
|  | ; SSE2-32-NEXT:    movd %eax, %xmm2 | 
|  | ; SSE2-32-NEXT:    movdqa %xmm2, %xmm1 | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3],xmm1[4],xmm0[4],xmm1[5],xmm0[5],xmm1[6],xmm0[6],xmm1[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    movdqa %xmm0, %xmm3 | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm3 = xmm3[0],xmm0[0],xmm3[1],xmm0[1],xmm3[2],xmm0[2],xmm3[3],xmm0[3],xmm3[4],xmm0[4],xmm3[5],xmm0[5],xmm3[6],xmm0[6],xmm3[7],xmm0[7] | 
|  | ; SSE2-32-NEXT:    movdqa %xmm1, %xmm4 | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm4 = xmm4[0],xmm3[0],xmm4[1],xmm3[1],xmm4[2],xmm3[2],xmm4[3],xmm3[3] | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1],xmm0[2],xmm2[2],xmm0[3],xmm2[3],xmm0[4],xmm2[4],xmm0[5],xmm2[5],xmm0[6],xmm2[6],xmm0[7],xmm2[7] | 
|  | ; SSE2-32-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0,0,1,1,2,2,3,3,4,4,5,5,6,6,7,7] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm2[0],xmm1[1],xmm2[1],xmm1[2],xmm2[2],xmm1[3],xmm2[3] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm1 = xmm1[0],xmm4[0],xmm1[1],xmm4[1] | 
|  | ; SSE2-32-NEXT:    movdqa %xmm3, %xmm2 | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3] | 
|  | ; SSE2-32-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm3[0],xmm0[1],xmm3[1],xmm0[2],xmm3[2],xmm0[3],xmm3[3] | 
|  | ; SSE2-32-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm2[0],xmm0[1],xmm2[1] | 
|  | ; SSE2-32-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm1[0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: test_buildvector_16i8_2_load: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    movzbl (%rdi), %eax | 
|  | ; SSE2-64-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE2-64-NEXT:    movzbl (%rsi), %eax | 
|  | ; SSE2-64-NEXT:    movd %eax, %xmm1 | 
|  | ; SSE2-64-NEXT:    movdqa %xmm1, %xmm2 | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm2 = xmm2[0],xmm0[0],xmm2[1],xmm0[1],xmm2[2],xmm0[2],xmm2[3],xmm0[3],xmm2[4],xmm0[4],xmm2[5],xmm0[5],xmm2[6],xmm0[6],xmm2[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    movdqa %xmm0, %xmm3 | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm3 = xmm3[0],xmm0[0],xmm3[1],xmm0[1],xmm3[2],xmm0[2],xmm3[3],xmm0[3],xmm3[4],xmm0[4],xmm3[5],xmm0[5],xmm3[6],xmm0[6],xmm3[7],xmm0[7] | 
|  | ; SSE2-64-NEXT:    movdqa %xmm2, %xmm4 | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm4 = xmm4[0],xmm3[0],xmm4[1],xmm3[1],xmm4[2],xmm3[2],xmm4[3],xmm3[3] | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1],xmm0[2],xmm1[2],xmm0[3],xmm1[3],xmm0[4],xmm1[4],xmm0[5],xmm1[5],xmm0[6],xmm1[6],xmm0[7],xmm1[7] | 
|  | ; SSE2-64-NEXT:    punpcklbw {{.*#+}} xmm1 = xmm1[0,0,1,1,2,2,3,3,4,4,5,5,6,6,7,7] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm2 = xmm2[0],xmm1[0],xmm2[1],xmm1[1],xmm2[2],xmm1[2],xmm2[3],xmm1[3] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm2 = xmm2[0],xmm4[0],xmm2[1],xmm4[1] | 
|  | ; SSE2-64-NEXT:    movdqa %xmm3, %xmm1 | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm1 = xmm1[0],xmm0[0],xmm1[1],xmm0[1],xmm1[2],xmm0[2],xmm1[3],xmm0[3] | 
|  | ; SSE2-64-NEXT:    punpcklwd {{.*#+}} xmm0 = xmm0[0],xmm3[0],xmm0[1],xmm3[1],xmm0[2],xmm3[2],xmm0[3],xmm3[3] | 
|  | ; SSE2-64-NEXT:    punpckldq {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-64-NEXT:    punpcklqdq {{.*#+}} xmm0 = xmm0[0],xmm2[0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: test_buildvector_16i8_2_load: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; SSE41-32-NEXT:    movzbl (%ecx), %ecx | 
|  | ; SSE41-32-NEXT:    movzbl (%eax), %eax | 
|  | ; SSE41-32-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $1, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $2, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $3, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $4, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $5, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $6, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $7, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $8, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $9, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $10, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $11, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $12, %ecx, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $13, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $14, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    pinsrb $15, %eax, %xmm0 | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: test_buildvector_16i8_2_load: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    movzbl (%rsi), %ecx | 
|  | ; SSE41-64-NEXT:    movzbl (%rdi), %eax | 
|  | ; SSE41-64-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $1, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $2, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $3, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $4, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $5, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $6, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $7, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $8, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $9, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $10, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $11, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $12, %ecx, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $13, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $14, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    pinsrb $15, %eax, %xmm0 | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: test_buildvector_16i8_2_load: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %ecx | 
|  | ; AVX-32-NEXT:    movzbl (%ecx), %ecx | 
|  | ; AVX-32-NEXT:    movzbl (%eax), %eax | 
|  | ; AVX-32-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $1, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $2, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $3, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $4, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $5, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $6, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $7, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $8, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $9, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $10, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $11, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $12, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $13, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $14, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpinsrb $15, %eax, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: test_buildvector_16i8_2_load: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    movzbl (%rsi), %eax | 
|  | ; AVX-64-NEXT:    movzbl (%rdi), %ecx | 
|  | ; AVX-64-NEXT:    vmovd %ecx, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $1, %eax, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $2, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $3, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $4, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $5, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $6, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $7, %eax, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $8, %eax, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $9, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $10, %eax, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $11, %eax, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $12, %eax, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $13, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $14, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpinsrb $15, %ecx, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    retq | 
|  | %a0 = load i8, ptr %p0 | 
|  | %a1 = load i8, ptr %p1 | 
|  | %v0 = insertelement <16 x i8> poison, i8 %a0, i8 0 | 
|  | %v1 = insertelement <16 x i8> %v0, i8 %a1, i8 1 | 
|  | %v2 = insertelement <16 x i8> %v1, i8 %a0, i8 2 | 
|  | %v3 = insertelement <16 x i8> %v2, i8 %a0, i8 3 | 
|  | %v4 = insertelement <16 x i8> %v3, i8 %a0, i8 4 | 
|  | %v5 = insertelement <16 x i8> %v4, i8 %a0, i8 5 | 
|  | %v6 = insertelement <16 x i8> %v5, i8 %a0, i8 6 | 
|  | %v7 = insertelement <16 x i8> %v6, i8 %a1, i8 7 | 
|  | %v8 = insertelement <16 x i8> %v7, i8 %a1, i8 8 | 
|  | %v9 = insertelement <16 x i8> %v8, i8 %a0, i8 9 | 
|  | %v10 = insertelement <16 x i8> %v9, i8 %a1, i8 10 | 
|  | %v11 = insertelement <16 x i8> %v10, i8 %a1, i8 11 | 
|  | %v12 = insertelement <16 x i8> %v11, i8 %a1, i8 12 | 
|  | %v13 = insertelement <16 x i8> %v12, i8 %a0, i8 13 | 
|  | %v14 = insertelement <16 x i8> %v13, i8 %a0, i8 14 | 
|  | %v15 = insertelement <16 x i8> %v14, i8 %a0, i8 15 | 
|  | ret <16 x i8> %v15 | 
|  | } | 
|  |  | 
|  | ; PR30780 | 
|  |  | 
|  | define <4 x i32> @test_buildvector_v4i32_splat_sext_i8(i8 %in) { | 
|  | ; SSE-32-LABEL: test_buildvector_v4i32_splat_sext_i8: | 
|  | ; SSE-32:       # %bb.0: | 
|  | ; SSE-32-NEXT:    movsbl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE-32-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE-32-NEXT:    pshufd {{.*#+}} xmm0 = xmm0[0,0,0,0] | 
|  | ; SSE-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE-64-LABEL: test_buildvector_v4i32_splat_sext_i8: | 
|  | ; SSE-64:       # %bb.0: | 
|  | ; SSE-64-NEXT:    movsbl %dil, %eax | 
|  | ; SSE-64-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE-64-NEXT:    pshufd {{.*#+}} xmm0 = xmm0[0,0,0,0] | 
|  | ; SSE-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX1-32-LABEL: test_buildvector_v4i32_splat_sext_i8: | 
|  | ; AVX1-32:       # %bb.0: | 
|  | ; AVX1-32-NEXT:    movsbl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX1-32-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX1-32-NEXT:    vpshufd {{.*#+}} xmm0 = xmm0[0,0,0,0] | 
|  | ; AVX1-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX1-64-LABEL: test_buildvector_v4i32_splat_sext_i8: | 
|  | ; AVX1-64:       # %bb.0: | 
|  | ; AVX1-64-NEXT:    movsbl %dil, %eax | 
|  | ; AVX1-64-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX1-64-NEXT:    vpshufd {{.*#+}} xmm0 = xmm0[0,0,0,0] | 
|  | ; AVX1-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX2-32-LABEL: test_buildvector_v4i32_splat_sext_i8: | 
|  | ; AVX2-32:       # %bb.0: | 
|  | ; AVX2-32-NEXT:    movsbl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX2-32-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX2-32-NEXT:    vpbroadcastd %xmm0, %xmm0 | 
|  | ; AVX2-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX2-64-LABEL: test_buildvector_v4i32_splat_sext_i8: | 
|  | ; AVX2-64:       # %bb.0: | 
|  | ; AVX2-64-NEXT:    movsbl %dil, %eax | 
|  | ; AVX2-64-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX2-64-NEXT:    vpbroadcastd %xmm0, %xmm0 | 
|  | ; AVX2-64-NEXT:    retq | 
|  | %ext = sext i8 %in to i32 | 
|  | %insert = insertelement <4 x i32> undef, i32 %ext, i32 0 | 
|  | %splat = shufflevector <4 x i32> %insert, <4 x i32> undef, <4 x i32> zeroinitializer | 
|  | ret <4 x i32> %splat | 
|  | } | 
|  |  | 
|  | define <4 x i32> @test_buildvector_v4i32_splat_zext_i8(i8 %in) { | 
|  | ; SSE-32-LABEL: test_buildvector_v4i32_splat_zext_i8: | 
|  | ; SSE-32:       # %bb.0: | 
|  | ; SSE-32-NEXT:    movzbl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE-32-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE-32-NEXT:    pshufd {{.*#+}} xmm0 = xmm0[0,0,0,0] | 
|  | ; SSE-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE-64-LABEL: test_buildvector_v4i32_splat_zext_i8: | 
|  | ; SSE-64:       # %bb.0: | 
|  | ; SSE-64-NEXT:    movzbl %dil, %eax | 
|  | ; SSE-64-NEXT:    movd %eax, %xmm0 | 
|  | ; SSE-64-NEXT:    pshufd {{.*#+}} xmm0 = xmm0[0,0,0,0] | 
|  | ; SSE-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX1-32-LABEL: test_buildvector_v4i32_splat_zext_i8: | 
|  | ; AVX1-32:       # %bb.0: | 
|  | ; AVX1-32-NEXT:    movzbl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX1-32-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX1-32-NEXT:    vpshufd {{.*#+}} xmm0 = xmm0[0,0,0,0] | 
|  | ; AVX1-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX1-64-LABEL: test_buildvector_v4i32_splat_zext_i8: | 
|  | ; AVX1-64:       # %bb.0: | 
|  | ; AVX1-64-NEXT:    movzbl %dil, %eax | 
|  | ; AVX1-64-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX1-64-NEXT:    vpshufd {{.*#+}} xmm0 = xmm0[0,0,0,0] | 
|  | ; AVX1-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX2-32-LABEL: test_buildvector_v4i32_splat_zext_i8: | 
|  | ; AVX2-32:       # %bb.0: | 
|  | ; AVX2-32-NEXT:    movzbl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX2-32-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX2-32-NEXT:    vpbroadcastd %xmm0, %xmm0 | 
|  | ; AVX2-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX2-64-LABEL: test_buildvector_v4i32_splat_zext_i8: | 
|  | ; AVX2-64:       # %bb.0: | 
|  | ; AVX2-64-NEXT:    movzbl %dil, %eax | 
|  | ; AVX2-64-NEXT:    vmovd %eax, %xmm0 | 
|  | ; AVX2-64-NEXT:    vpbroadcastd %xmm0, %xmm0 | 
|  | ; AVX2-64-NEXT:    retq | 
|  | %ext = zext i8 %in to i32 | 
|  | %insert = insertelement <4 x i32> undef, i32 %ext, i32 0 | 
|  | %splat = shufflevector <4 x i32> %insert, <4 x i32> undef, <4 x i32> zeroinitializer | 
|  | ret <4 x i32> %splat | 
|  | } | 
|  |  | 
|  | ; PR37502 - https://bugs.llvm.org/show_bug.cgi?id=37502 | 
|  | ; Don't use a series of insertps when movddup will do. | 
|  |  | 
|  | define <4 x float> @PR37502(float %x, float %y) { | 
|  | ; SSE2-32-LABEL: PR37502: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movsd {{.*#+}} xmm0 = mem[0],zero | 
|  | ; SSE2-32-NEXT:    movlhps {{.*#+}} xmm0 = xmm0[0,0] | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: PR37502: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    unpcklps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[1],xmm1[1] | 
|  | ; SSE2-64-NEXT:    movlhps {{.*#+}} xmm0 = xmm0[0,0] | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: PR37502: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movddup {{.*#+}} xmm0 = mem[0,0] | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: PR37502: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    insertps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[2,3] | 
|  | ; SSE41-64-NEXT:    movddup {{.*#+}} xmm0 = xmm0[0,0] | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: PR37502: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    vmovddup {{.*#+}} xmm0 = mem[0,0] | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: PR37502: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vinsertps {{.*#+}} xmm0 = xmm0[0],xmm1[0],xmm0[2,3] | 
|  | ; AVX-64-NEXT:    vmovddup {{.*#+}} xmm0 = xmm0[0,0] | 
|  | ; AVX-64-NEXT:    retq | 
|  | %i0 = insertelement <4 x float> undef, float %x, i32 0 | 
|  | %i1 = insertelement <4 x float> %i0, float %y, i32 1 | 
|  | %i2 = insertelement <4 x float> %i1, float %x, i32 2 | 
|  | %i3 = insertelement <4 x float> %i2, float %y, i32 3 | 
|  | ret <4 x float> %i3 | 
|  | } | 
|  |  | 
|  | define void @pr60168_buildvector_of_zeros_and_undef(<2 x i32> %x, ptr %out) { | 
|  | ; SSE2-32-LABEL: pr60168_buildvector_of_zeros_and_undef: | 
|  | ; SSE2-32:       # %bb.0: | 
|  | ; SSE2-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE2-32-NEXT:    paddd %xmm0, %xmm0 | 
|  | ; SSE2-32-NEXT:    pxor %xmm1, %xmm1 | 
|  | ; SSE2-32-NEXT:    psubd %xmm0, %xmm1 | 
|  | ; SSE2-32-NEXT:    movdqa %xmm1, %xmm0 | 
|  | ; SSE2-32-NEXT:    psrad $31, %xmm0 | 
|  | ; SSE2-32-NEXT:    pxor %xmm0, %xmm1 | 
|  | ; SSE2-32-NEXT:    psubd %xmm0, %xmm1 | 
|  | ; SSE2-32-NEXT:    movq %xmm1, (%eax) | 
|  | ; SSE2-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE2-64-LABEL: pr60168_buildvector_of_zeros_and_undef: | 
|  | ; SSE2-64:       # %bb.0: | 
|  | ; SSE2-64-NEXT:    paddd %xmm0, %xmm0 | 
|  | ; SSE2-64-NEXT:    pxor %xmm1, %xmm1 | 
|  | ; SSE2-64-NEXT:    psubd %xmm0, %xmm1 | 
|  | ; SSE2-64-NEXT:    movdqa %xmm1, %xmm0 | 
|  | ; SSE2-64-NEXT:    psrad $31, %xmm0 | 
|  | ; SSE2-64-NEXT:    pxor %xmm0, %xmm1 | 
|  | ; SSE2-64-NEXT:    psubd %xmm0, %xmm1 | 
|  | ; SSE2-64-NEXT:    movq %xmm1, (%rdi) | 
|  | ; SSE2-64-NEXT:    retq | 
|  | ; | 
|  | ; SSE41-32-LABEL: pr60168_buildvector_of_zeros_and_undef: | 
|  | ; SSE41-32:       # %bb.0: | 
|  | ; SSE41-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; SSE41-32-NEXT:    paddd %xmm0, %xmm0 | 
|  | ; SSE41-32-NEXT:    pxor %xmm1, %xmm1 | 
|  | ; SSE41-32-NEXT:    psubd %xmm0, %xmm1 | 
|  | ; SSE41-32-NEXT:    pabsd %xmm1, %xmm0 | 
|  | ; SSE41-32-NEXT:    movq %xmm0, (%eax) | 
|  | ; SSE41-32-NEXT:    retl | 
|  | ; | 
|  | ; SSE41-64-LABEL: pr60168_buildvector_of_zeros_and_undef: | 
|  | ; SSE41-64:       # %bb.0: | 
|  | ; SSE41-64-NEXT:    paddd %xmm0, %xmm0 | 
|  | ; SSE41-64-NEXT:    pxor %xmm1, %xmm1 | 
|  | ; SSE41-64-NEXT:    psubd %xmm0, %xmm1 | 
|  | ; SSE41-64-NEXT:    pabsd %xmm1, %xmm0 | 
|  | ; SSE41-64-NEXT:    movq %xmm0, (%rdi) | 
|  | ; SSE41-64-NEXT:    retq | 
|  | ; | 
|  | ; AVX-32-LABEL: pr60168_buildvector_of_zeros_and_undef: | 
|  | ; AVX-32:       # %bb.0: | 
|  | ; AVX-32-NEXT:    movl {{[0-9]+}}(%esp), %eax | 
|  | ; AVX-32-NEXT:    vpaddd %xmm0, %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vpxor %xmm1, %xmm1, %xmm1 | 
|  | ; AVX-32-NEXT:    vpsubd %xmm0, %xmm1, %xmm0 | 
|  | ; AVX-32-NEXT:    vpabsd %xmm0, %xmm0 | 
|  | ; AVX-32-NEXT:    vmovq %xmm0, (%eax) | 
|  | ; AVX-32-NEXT:    retl | 
|  | ; | 
|  | ; AVX-64-LABEL: pr60168_buildvector_of_zeros_and_undef: | 
|  | ; AVX-64:       # %bb.0: | 
|  | ; AVX-64-NEXT:    vpaddd %xmm0, %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vpxor %xmm1, %xmm1, %xmm1 | 
|  | ; AVX-64-NEXT:    vpsubd %xmm0, %xmm1, %xmm0 | 
|  | ; AVX-64-NEXT:    vpabsd %xmm0, %xmm0 | 
|  | ; AVX-64-NEXT:    vmovq %xmm0, (%rdi) | 
|  | ; AVX-64-NEXT:    retq | 
|  | %i2 = mul <2 x i32> %x, <i32 -2, i32 -2> | 
|  | %i3 = call <2 x i32> @llvm.abs.v2i32(<2 x i32> %i2, i1 false) | 
|  | store <2 x i32> %i3, ptr %out | 
|  | ret void | 
|  | } | 
|  | declare <2 x i32> @llvm.abs.v2i32(<2 x i32>, i1 immarg) |