| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py | 
 | ; RUN: llc -verify-machineinstrs -mtriple=powerpc64-unknown-linux-gnu -O2 \ | 
 | ; RUN:   -ppc-gpr-icmps=all -ppc-asm-full-reg-names -mcpu=pwr8 < %s | FileCheck %s \ | 
 | ; RUN:  --implicit-check-not cmpw --implicit-check-not cmpd --implicit-check-not cmpl | 
 | ; RUN: llc -verify-machineinstrs -mtriple=powerpc64le-unknown-linux-gnu -O2 \ | 
 | ; RUN:   -ppc-gpr-icmps=all -ppc-asm-full-reg-names -mcpu=pwr8 < %s | FileCheck %s \ | 
 | ; RUN:  --implicit-check-not cmpw --implicit-check-not cmpd --implicit-check-not cmpl | 
 |  | 
 | @glob = dso_local local_unnamed_addr global i8 0, align 1 | 
 |  | 
 | ; Function Attrs: norecurse nounwind readnone | 
 | define i64 @test_llgeuc(i8 zeroext %a, i8 zeroext %b) { | 
 | ; CHECK-LABEL: test_llgeuc: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-NEXT:    not r3, r3 | 
 | ; CHECK-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp uge i8 %a, %b | 
 |   %conv3 = zext i1 %cmp to i64 | 
 |   ret i64 %conv3 | 
 | } | 
 |  | 
 | ; Function Attrs: norecurse nounwind readnone | 
 | define i64 @test_llgeuc_sext(i8 zeroext %a, i8 zeroext %b) { | 
 | ; CHECK-LABEL: test_llgeuc_sext: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-NEXT:    addi r3, r3, -1 | 
 | ; CHECK-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp uge i8 %a, %b | 
 |   %conv3 = sext i1 %cmp to i64 | 
 |   ret i64 %conv3 | 
 | } | 
 |  | 
 | ; Function Attrs: norecurse nounwind readnone | 
 | define i64 @test_llgeuc_z(i8 zeroext %a) { | 
 | ; CHECK-LABEL: test_llgeuc_z: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    li r3, 1 | 
 | ; CHECK-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp uge i8 %a, 0 | 
 |   %conv1 = zext i1 %cmp to i64 | 
 |   ret i64 %conv1 | 
 | } | 
 |  | 
 | ; Function Attrs: norecurse nounwind readnone | 
 | define i64 @test_llgeuc_sext_z(i8 zeroext %a) { | 
 | ; CHECK-LABEL: test_llgeuc_sext_z: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    li r3, -1 | 
 | ; CHECK-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp uge i8 %a, 0 | 
 |   %conv1 = sext i1 %cmp to i64 | 
 |   ret i64 %conv1 | 
 | } | 
 |  | 
 | ; Function Attrs: norecurse nounwind | 
 | define dso_local void @test_llgeuc_store(i8 zeroext %a, i8 zeroext %b) { | 
 | ; CHECK-LABEL: test_llgeuc_store: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-NEXT:    addis r5, r2, glob@toc@ha | 
 | ; CHECK-NEXT:    not r3, r3 | 
 | ; CHECK-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-NEXT:    stb r3, glob@toc@l(r5) | 
 | ; CHECK-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp uge i8 %a, %b | 
 |   %conv3 = zext i1 %cmp to i8 | 
 |   store i8 %conv3, ptr @glob | 
 |   ret void | 
 | } | 
 |  | 
 | ; Function Attrs: norecurse nounwind | 
 | define dso_local void @test_llgeuc_sext_store(i8 zeroext %a, i8 zeroext %b) { | 
 | ; CHECK-LABEL: test_llgeuc_sext_store: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-NEXT:    addis r5, r2, glob@toc@ha | 
 | ; CHECK-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-NEXT:    addi r3, r3, -1 | 
 | ; CHECK-NEXT:    stb r3, glob@toc@l(r5) | 
 | ; CHECK-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp uge i8 %a, %b | 
 |   %conv3 = sext i1 %cmp to i8 | 
 |   store i8 %conv3, ptr @glob | 
 |   ret void | 
 | } | 
 |  | 
 | ; Function Attrs: norecurse nounwind | 
 | define dso_local void @test_llgeuc_z_store(i8 zeroext %a) { | 
 | ; CHECK-LABEL: test_llgeuc_z_store: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    addis r3, r2, glob@toc@ha | 
 | ; CHECK-NEXT:    li r4, 1 | 
 | ; CHECK-NEXT:    stb r4, glob@toc@l(r3) | 
 | ; CHECK-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp uge i8 %a, 0 | 
 |   %conv1 = zext i1 %cmp to i8 | 
 |   store i8 %conv1, ptr @glob | 
 |   ret void | 
 | } | 
 |  | 
 | ; Function Attrs: norecurse nounwind | 
 | define dso_local void @test_llgeuc_sext_z_store(i8 zeroext %a) { | 
 | ; CHECK-LABEL: test_llgeuc_sext_z_store: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    addis r3, r2, glob@toc@ha | 
 | ; CHECK-NEXT:    li r4, -1 | 
 | ; CHECK-NEXT:    stb r4, glob@toc@l(r3) | 
 | ; CHECK-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp uge i8 %a, 0 | 
 |   %conv1 = sext i1 %cmp to i8 | 
 |   store i8 %conv1, ptr @glob | 
 |   ret void | 
 | } | 
 |  |