Sign in
llvm
/
llvm-project
/
cbd445e4a331114752093746e9d596dafb8580b8
/
.
/
llvm
/
test
/
CodeGen
/
Hexagon
/
vect
/
vect-vsubb-1.ll
blob: 8ac76a0bf13c45a236ea899cb2cce70e7dac5c49 [
file
] [
log
] [
blame
]
; RUN: llc -march=hexagon < %s | FileCheck %s
; CHECK: vsubub
define
<
4
x
i8
>
@t_i4x8
(<
4
x
i8
>
%a
,
<
4
x
i8
>
%b
)
nounwind
{
entry
:
%0
=
sub
<
4
x
i8
>
%a
,
%b
ret
<
4
x
i8
>
%0
}