| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py | 
 | ; RUN: llc -aarch64-sve-vector-bits-min=256  < %s | FileCheck %s -check-prefixes=CHECK,VBITS_GE_256 | 
 | ; RUN: llc -aarch64-sve-vector-bits-min=512  < %s | FileCheck %s -check-prefixes=CHECK,VBITS_GE_512 | 
 | ; RUN: llc -aarch64-sve-vector-bits-min=2048 < %s | FileCheck %s -check-prefixes=CHECK,VBITS_GE_512 | 
 |  | 
 | target triple = "aarch64-unknown-linux-gnu" | 
 |  | 
 | ; | 
 | ; FCMP OEQ | 
 | ; | 
 |  | 
 | ; Don't use SVE for 64-bit vectors. | 
 | define <4 x i16> @fcmp_oeq_v4f16(<4 x half> %op1, <4 x half> %op2) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v4f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    fcmeq v0.4h, v0.4h, v1.4h | 
 | ; CHECK-NEXT:    ret | 
 |   %cmp = fcmp oeq <4 x half> %op1, %op2 | 
 |   %sext = sext <4 x i1> %cmp to <4 x i16> | 
 |   ret <4 x i16> %sext | 
 | } | 
 |  | 
 | ; Don't use SVE for 128-bit vectors. | 
 | define <8 x i16> @fcmp_oeq_v8f16(<8 x half> %op1, <8 x half> %op2) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v8f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    fcmeq v0.8h, v0.8h, v1.8h | 
 | ; CHECK-NEXT:    ret | 
 |   %cmp = fcmp oeq <8 x half> %op1, %op2 | 
 |   %sext = sext <8 x i1> %cmp to <8 x i16> | 
 |   ret <8 x i16> %sext | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp oeq <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v32f16(ptr %a, ptr %b, ptr %c) #0 { | 
 | ; VBITS_GE_256-LABEL: fcmp_oeq_v32f16: | 
 | ; VBITS_GE_256:       // %bb.0: | 
 | ; VBITS_GE_256-NEXT:    ptrue p0.h, vl16 | 
 | ; VBITS_GE_256-NEXT:    mov x8, #16 // =0x10 | 
 | ; VBITS_GE_256-NEXT:    ld1h { z0.h }, p0/z, [x0, x8, lsl #1] | 
 | ; VBITS_GE_256-NEXT:    ld1h { z1.h }, p0/z, [x1, x8, lsl #1] | 
 | ; VBITS_GE_256-NEXT:    ld1h { z2.h }, p0/z, [x0] | 
 | ; VBITS_GE_256-NEXT:    ld1h { z3.h }, p0/z, [x1] | 
 | ; VBITS_GE_256-NEXT:    fcmeq p1.h, p0/z, z0.h, z1.h | 
 | ; VBITS_GE_256-NEXT:    fcmeq p2.h, p0/z, z2.h, z3.h | 
 | ; VBITS_GE_256-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_256-NEXT:    mov z1.h, p2/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_256-NEXT:    st1h { z0.h }, p0, [x2, x8, lsl #1] | 
 | ; VBITS_GE_256-NEXT:    st1h { z1.h }, p0, [x2] | 
 | ; VBITS_GE_256-NEXT:    ret | 
 | ; | 
 | ; VBITS_GE_512-LABEL: fcmp_oeq_v32f16: | 
 | ; VBITS_GE_512:       // %bb.0: | 
 | ; VBITS_GE_512-NEXT:    ptrue p0.h, vl32 | 
 | ; VBITS_GE_512-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; VBITS_GE_512-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; VBITS_GE_512-NEXT:    fcmeq p1.h, p0/z, z0.h, z1.h | 
 | ; VBITS_GE_512-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_512-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; VBITS_GE_512-NEXT:    ret | 
 |   %op1 = load <32 x half>, ptr %a | 
 |   %op2 = load <32 x half>, ptr %b | 
 |   %cmp = fcmp oeq <32 x half> %op1, %op2 | 
 |   %sext = sext <32 x i1> %cmp to <32 x i16> | 
 |   store <32 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v64f16(ptr %a, ptr %b, ptr %c) vscale_range(8,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v64f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl64 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <64 x half>, ptr %a | 
 |   %op2 = load <64 x half>, ptr %b | 
 |   %cmp = fcmp oeq <64 x half> %op1, %op2 | 
 |   %sext = sext <64 x i1> %cmp to <64 x i16> | 
 |   store <64 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v128f16(ptr %a, ptr %b, ptr %c) vscale_range(16,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v128f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl128 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <128 x half>, ptr %a | 
 |   %op2 = load <128 x half>, ptr %b | 
 |   %cmp = fcmp oeq <128 x half> %op1, %op2 | 
 |   %sext = sext <128 x i1> %cmp to <128 x i16> | 
 |   store <128 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; Don't use SVE for 64-bit vectors. | 
 | define <2 x i32> @fcmp_oeq_v2f32(<2 x float> %op1, <2 x float> %op2) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v2f32: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    fcmeq v0.2s, v0.2s, v1.2s | 
 | ; CHECK-NEXT:    ret | 
 |   %cmp = fcmp oeq <2 x float> %op1, %op2 | 
 |   %sext = sext <2 x i1> %cmp to <2 x i32> | 
 |   ret <2 x i32> %sext | 
 | } | 
 |  | 
 | ; Don't use SVE for 128-bit vectors. | 
 | define <4 x i32> @fcmp_oeq_v4f32(<4 x float> %op1, <4 x float> %op2) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v4f32: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    fcmeq v0.4s, v0.4s, v1.4s | 
 | ; CHECK-NEXT:    ret | 
 |   %cmp = fcmp oeq <4 x float> %op1, %op2 | 
 |   %sext = sext <4 x i1> %cmp to <4 x i32> | 
 |   ret <4 x i32> %sext | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v8f32(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v8f32: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.s, vl8 | 
 | ; CHECK-NEXT:    ld1w { z0.s }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1w { z1.s }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.s, p0/z, z0.s, z1.s | 
 | ; CHECK-NEXT:    mov z0.s, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1w { z0.s }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <8 x float>, ptr %a | 
 |   %op2 = load <8 x float>, ptr %b | 
 |   %cmp = fcmp oeq <8 x float> %op1, %op2 | 
 |   %sext = sext <8 x i1> %cmp to <8 x i32> | 
 |   store <8 x i32> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v16f32(ptr %a, ptr %b, ptr %c) #0 { | 
 | ; VBITS_GE_256-LABEL: fcmp_oeq_v16f32: | 
 | ; VBITS_GE_256:       // %bb.0: | 
 | ; VBITS_GE_256-NEXT:    ptrue p0.s, vl8 | 
 | ; VBITS_GE_256-NEXT:    mov x8, #8 // =0x8 | 
 | ; VBITS_GE_256-NEXT:    ld1w { z0.s }, p0/z, [x0, x8, lsl #2] | 
 | ; VBITS_GE_256-NEXT:    ld1w { z1.s }, p0/z, [x1, x8, lsl #2] | 
 | ; VBITS_GE_256-NEXT:    ld1w { z2.s }, p0/z, [x0] | 
 | ; VBITS_GE_256-NEXT:    ld1w { z3.s }, p0/z, [x1] | 
 | ; VBITS_GE_256-NEXT:    fcmeq p1.s, p0/z, z0.s, z1.s | 
 | ; VBITS_GE_256-NEXT:    fcmeq p2.s, p0/z, z2.s, z3.s | 
 | ; VBITS_GE_256-NEXT:    mov z0.s, p1/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_256-NEXT:    mov z1.s, p2/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_256-NEXT:    st1w { z0.s }, p0, [x2, x8, lsl #2] | 
 | ; VBITS_GE_256-NEXT:    st1w { z1.s }, p0, [x2] | 
 | ; VBITS_GE_256-NEXT:    ret | 
 | ; | 
 | ; VBITS_GE_512-LABEL: fcmp_oeq_v16f32: | 
 | ; VBITS_GE_512:       // %bb.0: | 
 | ; VBITS_GE_512-NEXT:    ptrue p0.s, vl16 | 
 | ; VBITS_GE_512-NEXT:    ld1w { z0.s }, p0/z, [x0] | 
 | ; VBITS_GE_512-NEXT:    ld1w { z1.s }, p0/z, [x1] | 
 | ; VBITS_GE_512-NEXT:    fcmeq p1.s, p0/z, z0.s, z1.s | 
 | ; VBITS_GE_512-NEXT:    mov z0.s, p1/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_512-NEXT:    st1w { z0.s }, p0, [x2] | 
 | ; VBITS_GE_512-NEXT:    ret | 
 |   %op1 = load <16 x float>, ptr %a | 
 |   %op2 = load <16 x float>, ptr %b | 
 |   %cmp = fcmp oeq <16 x float> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i32> | 
 |   store <16 x i32> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v32f32(ptr %a, ptr %b, ptr %c) vscale_range(8,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v32f32: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.s, vl32 | 
 | ; CHECK-NEXT:    ld1w { z0.s }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1w { z1.s }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.s, p0/z, z0.s, z1.s | 
 | ; CHECK-NEXT:    mov z0.s, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1w { z0.s }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <32 x float>, ptr %a | 
 |   %op2 = load <32 x float>, ptr %b | 
 |   %cmp = fcmp oeq <32 x float> %op1, %op2 | 
 |   %sext = sext <32 x i1> %cmp to <32 x i32> | 
 |   store <32 x i32> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v64f32(ptr %a, ptr %b, ptr %c) vscale_range(16,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v64f32: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.s, vl64 | 
 | ; CHECK-NEXT:    ld1w { z0.s }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1w { z1.s }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.s, p0/z, z0.s, z1.s | 
 | ; CHECK-NEXT:    mov z0.s, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1w { z0.s }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <64 x float>, ptr %a | 
 |   %op2 = load <64 x float>, ptr %b | 
 |   %cmp = fcmp oeq <64 x float> %op1, %op2 | 
 |   %sext = sext <64 x i1> %cmp to <64 x i32> | 
 |   store <64 x i32> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; Don't use SVE for 64-bit vectors. | 
 | define <1 x i64> @fcmp_oeq_v1f64(<1 x double> %op1, <1 x double> %op2) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v1f64: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    fcmeq d0, d0, d1 | 
 | ; CHECK-NEXT:    ret | 
 |   %cmp = fcmp oeq <1 x double> %op1, %op2 | 
 |   %sext = sext <1 x i1> %cmp to <1 x i64> | 
 |   ret <1 x i64> %sext | 
 | } | 
 |  | 
 | ; Don't use SVE for 128-bit vectors. | 
 | define <2 x i64> @fcmp_oeq_v2f64(<2 x double> %op1, <2 x double> %op2) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v2f64: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    fcmeq v0.2d, v0.2d, v1.2d | 
 | ; CHECK-NEXT:    ret | 
 |   %cmp = fcmp oeq <2 x double> %op1, %op2 | 
 |   %sext = sext <2 x i1> %cmp to <2 x i64> | 
 |   ret <2 x i64> %sext | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v4f64(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v4f64: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.d, vl4 | 
 | ; CHECK-NEXT:    ld1d { z0.d }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1d { z1.d }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.d, p0/z, z0.d, z1.d | 
 | ; CHECK-NEXT:    mov z0.d, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1d { z0.d }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <4 x double>, ptr %a | 
 |   %op2 = load <4 x double>, ptr %b | 
 |   %cmp = fcmp oeq <4 x double> %op1, %op2 | 
 |   %sext = sext <4 x i1> %cmp to <4 x i64> | 
 |   store <4 x i64> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v8f64(ptr %a, ptr %b, ptr %c) #0 { | 
 | ; VBITS_GE_256-LABEL: fcmp_oeq_v8f64: | 
 | ; VBITS_GE_256:       // %bb.0: | 
 | ; VBITS_GE_256-NEXT:    ptrue p0.d, vl4 | 
 | ; VBITS_GE_256-NEXT:    mov x8, #4 // =0x4 | 
 | ; VBITS_GE_256-NEXT:    ld1d { z0.d }, p0/z, [x0, x8, lsl #3] | 
 | ; VBITS_GE_256-NEXT:    ld1d { z1.d }, p0/z, [x1, x8, lsl #3] | 
 | ; VBITS_GE_256-NEXT:    ld1d { z2.d }, p0/z, [x0] | 
 | ; VBITS_GE_256-NEXT:    ld1d { z3.d }, p0/z, [x1] | 
 | ; VBITS_GE_256-NEXT:    fcmeq p1.d, p0/z, z0.d, z1.d | 
 | ; VBITS_GE_256-NEXT:    fcmeq p2.d, p0/z, z2.d, z3.d | 
 | ; VBITS_GE_256-NEXT:    mov z0.d, p1/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_256-NEXT:    mov z1.d, p2/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_256-NEXT:    st1d { z0.d }, p0, [x2, x8, lsl #3] | 
 | ; VBITS_GE_256-NEXT:    st1d { z1.d }, p0, [x2] | 
 | ; VBITS_GE_256-NEXT:    ret | 
 | ; | 
 | ; VBITS_GE_512-LABEL: fcmp_oeq_v8f64: | 
 | ; VBITS_GE_512:       // %bb.0: | 
 | ; VBITS_GE_512-NEXT:    ptrue p0.d, vl8 | 
 | ; VBITS_GE_512-NEXT:    ld1d { z0.d }, p0/z, [x0] | 
 | ; VBITS_GE_512-NEXT:    ld1d { z1.d }, p0/z, [x1] | 
 | ; VBITS_GE_512-NEXT:    fcmeq p1.d, p0/z, z0.d, z1.d | 
 | ; VBITS_GE_512-NEXT:    mov z0.d, p1/z, #-1 // =0xffffffffffffffff | 
 | ; VBITS_GE_512-NEXT:    st1d { z0.d }, p0, [x2] | 
 | ; VBITS_GE_512-NEXT:    ret | 
 |   %op1 = load <8 x double>, ptr %a | 
 |   %op2 = load <8 x double>, ptr %b | 
 |   %cmp = fcmp oeq <8 x double> %op1, %op2 | 
 |   %sext = sext <8 x i1> %cmp to <8 x i64> | 
 |   store <8 x i64> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v16f64(ptr %a, ptr %b, ptr %c) vscale_range(8,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v16f64: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.d, vl16 | 
 | ; CHECK-NEXT:    ld1d { z0.d }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1d { z1.d }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.d, p0/z, z0.d, z1.d | 
 | ; CHECK-NEXT:    mov z0.d, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1d { z0.d }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x double>, ptr %a | 
 |   %op2 = load <16 x double>, ptr %b | 
 |   %cmp = fcmp oeq <16 x double> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i64> | 
 |   store <16 x i64> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | define void @fcmp_oeq_v32f64(ptr %a, ptr %b, ptr %c) vscale_range(16,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oeq_v32f64: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.d, vl32 | 
 | ; CHECK-NEXT:    ld1d { z0.d }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1d { z1.d }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.d, p0/z, z0.d, z1.d | 
 | ; CHECK-NEXT:    mov z0.d, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1d { z0.d }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <32 x double>, ptr %a | 
 |   %op2 = load <32 x double>, ptr %b | 
 |   %cmp = fcmp oeq <32 x double> %op1, %op2 | 
 |   %sext = sext <32 x i1> %cmp to <32 x i64> | 
 |   store <32 x i64> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP UEQ | 
 | ; | 
 |  | 
 | define void @fcmp_ueq_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ueq_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmuo p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    fcmeq p2.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov p1.b, p2/m, p2.b | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp ueq <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP ONE | 
 | ; | 
 |  | 
 | define void @fcmp_one_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_one_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmgt p1.h, p0/z, z1.h, z0.h | 
 | ; CHECK-NEXT:    fcmgt p2.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov p1.b, p2/m, p2.b | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp one <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP UNE | 
 | ; | 
 |  | 
 | define void @fcmp_une_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_une_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmne p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp une <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP OGT | 
 | ; | 
 |  | 
 | define void @fcmp_ogt_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ogt_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmgt p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp ogt <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP UGT | 
 | ; | 
 |  | 
 | define void @fcmp_ugt_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ugt_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmge p1.h, p0/z, z1.h, z0.h | 
 | ; CHECK-NEXT:    mov z1.h, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    eor z0.d, z0.d, z1.d | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp ugt <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP OLT | 
 | ; | 
 |  | 
 | define void @fcmp_olt_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_olt_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmgt p1.h, p0/z, z1.h, z0.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp olt <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP ULT | 
 | ; | 
 |  | 
 | define void @fcmp_ult_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ult_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmge p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z1.h, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    eor z0.d, z0.d, z1.d | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp ult <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP OGE | 
 | ; | 
 |  | 
 | define void @fcmp_oge_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_oge_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmge p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp oge <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP UGE | 
 | ; | 
 |  | 
 | define void @fcmp_uge_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_uge_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmgt p1.h, p0/z, z1.h, z0.h | 
 | ; CHECK-NEXT:    mov z1.h, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    eor z0.d, z0.d, z1.d | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp uge <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP OLE | 
 | ; | 
 |  | 
 | define void @fcmp_ole_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ole_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmge p1.h, p0/z, z1.h, z0.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp ole <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP ULE | 
 | ; | 
 |  | 
 | define void @fcmp_ule_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ule_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmgt p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z1.h, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    eor z0.d, z0.d, z1.d | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp ule <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP UNO | 
 | ; | 
 |  | 
 | define void @fcmp_uno_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_uno_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmuo p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp uno <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP ORD | 
 | ; | 
 |  | 
 | define void @fcmp_ord_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ord_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmuo p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z1.h, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    eor z0.d, z0.d, z1.d | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp ord <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP EQ | 
 | ; | 
 |  | 
 | define void @fcmp_eq_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_eq_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmeq p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp fast oeq <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP NE | 
 | ; | 
 |  | 
 | define void @fcmp_ne_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ne_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmne p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp fast one <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP GT | 
 | ; | 
 |  | 
 | define void @fcmp_gt_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_gt_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmgt p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp fast ogt <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP LT | 
 | ; | 
 |  | 
 | define void @fcmp_lt_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_lt_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmgt p1.h, p0/z, z1.h, z0.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp fast olt <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP GE | 
 | ; | 
 |  | 
 | define void @fcmp_ge_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_ge_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmge p1.h, p0/z, z0.h, z1.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp fast oge <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | ; | 
 | ; FCMP LE | 
 | ; | 
 |  | 
 | define void @fcmp_le_v16f16(ptr %a, ptr %b, ptr %c) vscale_range(2,0) #0 { | 
 | ; CHECK-LABEL: fcmp_le_v16f16: | 
 | ; CHECK:       // %bb.0: | 
 | ; CHECK-NEXT:    ptrue p0.h, vl16 | 
 | ; CHECK-NEXT:    ld1h { z0.h }, p0/z, [x0] | 
 | ; CHECK-NEXT:    ld1h { z1.h }, p0/z, [x1] | 
 | ; CHECK-NEXT:    fcmge p1.h, p0/z, z1.h, z0.h | 
 | ; CHECK-NEXT:    mov z0.h, p1/z, #-1 // =0xffffffffffffffff | 
 | ; CHECK-NEXT:    st1h { z0.h }, p0, [x2] | 
 | ; CHECK-NEXT:    ret | 
 |   %op1 = load <16 x half>, ptr %a | 
 |   %op2 = load <16 x half>, ptr %b | 
 |   %cmp = fcmp fast ole <16 x half> %op1, %op2 | 
 |   %sext = sext <16 x i1> %cmp to <16 x i16> | 
 |   store <16 x i16> %sext, ptr %c | 
 |   ret void | 
 | } | 
 |  | 
 | attributes #0 = { "target-features"="+sve" } |