|  | // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --function-signature --include-generated-funcs --replace-value-regex "__omp_offloading_[0-9a-z]+_[0-9a-z]+" "reduction_size[.].+[.]" "pl_cond[.].+[.|,]" --prefix-filecheck-ir-name _ | 
|  | // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK1 | 
|  | // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s | 
|  | // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK1 | 
|  | // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK3 | 
|  | // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s | 
|  | // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK3 | 
|  |  | 
|  | // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}" | 
|  | // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s | 
|  | // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}" | 
|  | // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}" | 
|  | // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s | 
|  | // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}" | 
|  |  | 
|  | // RUN: %clang_cc1  -verify -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK9 | 
|  | // RUN: %clang_cc1  -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s | 
|  | // RUN: %clang_cc1  -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK9 | 
|  | // RUN: %clang_cc1  -verify -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK11 | 
|  | // RUN: %clang_cc1  -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s | 
|  | // RUN: %clang_cc1  -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK11 | 
|  |  | 
|  | // RUN: %clang_cc1  -verify -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}" | 
|  | // RUN: %clang_cc1  -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s | 
|  | // RUN: %clang_cc1  -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}" | 
|  | // RUN: %clang_cc1  -verify -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}" | 
|  | // RUN: %clang_cc1  -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s | 
|  | // RUN: %clang_cc1  -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}" | 
|  | // expected-no-diagnostics | 
|  | #ifndef HEADER | 
|  | #define HEADER | 
|  | template <class T> | 
|  | struct S { | 
|  | T f; | 
|  | S(T a) : f(a) {} | 
|  | S() : f() {} | 
|  | operator T() { return T(); } | 
|  | ~S() {} | 
|  | }; | 
|  |  | 
|  | volatile int g __attribute__((aligned(128))) = 1212; | 
|  |  | 
|  | struct SS { | 
|  | int a; | 
|  | int b : 4; | 
|  | int &c; | 
|  | SS(int &d) : a(0), b(0), c(d) { | 
|  | #pragma omp target | 
|  | #pragma omp teams private(a, b, c) | 
|  | #ifdef LAMBDA | 
|  | [&]() { | 
|  | ++this->a, --b, (this)->c /= 1; | 
|  | }(); | 
|  | #else | 
|  | ++this->a, --b, c /= 1; | 
|  | #endif | 
|  | } | 
|  | }; | 
|  |  | 
|  | template<typename T> | 
|  | struct SST { | 
|  | T a; | 
|  | SST() : a(T()) { | 
|  | #pragma omp target | 
|  | #pragma omp teams private(a) | 
|  | #ifdef LAMBDA | 
|  | [&]() { | 
|  | [&]() { | 
|  | ++this->a; | 
|  | }(); | 
|  | }(); | 
|  | #else | 
|  | ++(this)->a; | 
|  | #endif | 
|  | } | 
|  | }; | 
|  |  | 
|  | template <typename T> | 
|  | T tmain() { | 
|  | S<T> test; | 
|  | SST<T> sst; | 
|  | T t_var __attribute__((aligned(128))) = T(); | 
|  | T vec[] __attribute__((aligned(128))) = {1, 2}; | 
|  | S<T> s_arr[] __attribute__((aligned(128))) = {1, 2}; | 
|  | S<T> var __attribute__((aligned(128))) (3); | 
|  | #pragma omp target | 
|  | #pragma omp teams private(t_var, vec, s_arr, var) | 
|  | { | 
|  | vec[0] = t_var; | 
|  | s_arr[0] = var; | 
|  | } | 
|  | return T(); | 
|  | } | 
|  |  | 
|  | int main() { | 
|  | static int sivar; | 
|  | SS ss(sivar); | 
|  | #ifdef LAMBDA | 
|  |  | 
|  |  | 
|  | // lambda and target region in main | 
|  |  | 
|  | // target region in struct constructor | 
|  |  | 
|  | // offloading function in struct constructor | 
|  |  | 
|  | // outlined teams region in struct constructor | 
|  | // call void [[INNER_LAMBDA_CONSTR:@.+]](ptr | 
|  |  | 
|  | // inner lambda in struct constructor | 
|  | // define{{.*}} void [[INNER_LAMBDA_CONSTR]](ptr | 
|  |  | 
|  |  | 
|  | // ret | 
|  |  | 
|  | [&]() { | 
|  | #pragma omp target | 
|  | #pragma omp teams private(g, sivar) | 
|  | { | 
|  |  | 
|  | g = 1; | 
|  | sivar = 2; | 
|  | [&]() { | 
|  | g = 2; | 
|  | sivar = 4; | 
|  | }(); | 
|  | } | 
|  | }(); | 
|  | return 0; | 
|  | #else | 
|  | S<float> test; | 
|  | int t_var = 0; | 
|  | int vec[] = {1, 2}; | 
|  | S<float> s_arr[] = {1, 2}; | 
|  | S<float> var(3); | 
|  | #pragma omp target | 
|  | #pragma omp teams private(t_var, vec, s_arr, var, sivar) | 
|  | { | 
|  | vec[0] = t_var; | 
|  | s_arr[0] = var; | 
|  | sivar = 3; | 
|  | } | 
|  | return tmain<int>(); | 
|  | #endif | 
|  | } | 
|  |  | 
|  |  | 
|  | // target region in main function | 
|  |  | 
|  |  | 
|  | // template tmain | 
|  |  | 
|  | // target in SS constructor | 
|  |  | 
|  |  | 
|  | // target in tmain template | 
|  |  | 
|  |  | 
|  | // SST constructor | 
|  |  | 
|  | // target in SST constructor | 
|  |  | 
|  |  | 
|  | #endif | 
|  |  | 
|  | // CHECK1-LABEL: define {{[^@]+}}@main | 
|  | // CHECK1-SAME: () #[[ATTR0:[0-9]+]] { | 
|  | // CHECK1-NEXT:  entry: | 
|  | // CHECK1-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4 | 
|  | // CHECK1-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8 | 
|  | // CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 1 | 
|  | // CHECK1-NEXT:    store i32 0, ptr [[RETVAL]], align 4 | 
|  | // CHECK1-NEXT:    call void @_ZN2SSC1ERi(ptr noundef nonnull align 8 dereferenceable(16) [[SS]], ptr noundef nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar) | 
|  | // CHECK1-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 1 dereferenceable(1) [[REF_TMP]]) | 
|  | // CHECK1-NEXT:    ret i32 0 | 
|  | // | 
|  | // | 
|  | // CHECK1-LABEL: define {{[^@]+}}@_ZN2SSC1ERi | 
|  | // CHECK1-SAME: (ptr noundef nonnull align 8 dereferenceable(16) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat { | 
|  | // CHECK1-NEXT:  entry: | 
|  | // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[D_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[D]], ptr [[D_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[D_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    call void @_ZN2SSC2ERi(ptr noundef nonnull align 8 dereferenceable(16) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]]) | 
|  | // CHECK1-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK1-LABEL: define {{[^@]+}}@_ZN2SSC2ERi | 
|  | // CHECK1-SAME: (ptr noundef nonnull align 8 dereferenceable(16) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK1-NEXT:  entry: | 
|  | // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[D_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK1-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK1-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK1-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[D]], ptr [[D_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds nuw [[STRUCT_SS:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    store i32 0, ptr [[A]], align 8 | 
|  | // CHECK1-NEXT:    [[B:%.*]] = getelementptr inbounds nuw [[STRUCT_SS]], ptr [[THIS1]], i32 0, i32 1 | 
|  | // CHECK1-NEXT:    [[BF_LOAD:%.*]] = load i8, ptr [[B]], align 4 | 
|  | // CHECK1-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16 | 
|  | // CHECK1-NEXT:    [[BF_SET:%.*]] = or i8 [[BF_CLEAR]], 0 | 
|  | // CHECK1-NEXT:    store i8 [[BF_SET]], ptr [[B]], align 4 | 
|  | // CHECK1-NEXT:    [[C:%.*]] = getelementptr inbounds nuw [[STRUCT_SS]], ptr [[THIS1]], i32 0, i32 2 | 
|  | // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[D_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[TMP0]], ptr [[C]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    store ptr [[THIS1]], ptr [[TMP1]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    store ptr [[THIS1]], ptr [[TMP2]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0 | 
|  | // CHECK1-NEXT:    store ptr null, ptr [[TMP3]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    store i32 3, ptr [[TMP6]], align 4 | 
|  | // CHECK1-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK1-NEXT:    store i32 1, ptr [[TMP7]], align 4 | 
|  | // CHECK1-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK1-NEXT:    store ptr [[TMP4]], ptr [[TMP8]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK1-NEXT:    store ptr [[TMP5]], ptr [[TMP9]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK1-NEXT:    store ptr @.offload_sizes, ptr [[TMP10]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK1-NEXT:    store ptr @.offload_maptypes, ptr [[TMP11]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK1-NEXT:    store ptr null, ptr [[TMP12]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP13:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK1-NEXT:    store ptr null, ptr [[TMP13]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP14:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK1-NEXT:    store i64 0, ptr [[TMP14]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP15:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK1-NEXT:    store i64 0, ptr [[TMP15]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP16:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK1-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP16]], align 4 | 
|  | // CHECK1-NEXT:    [[TMP17:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK1-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP17]], align 4 | 
|  | // CHECK1-NEXT:    [[TMP18:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK1-NEXT:    store i32 0, ptr [[TMP18]], align 4 | 
|  | // CHECK1-NEXT:    [[TMP19:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1:[0-9]+]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK1-NEXT:    [[TMP20:%.*]] = icmp ne i32 [[TMP19]], 0 | 
|  | // CHECK1-NEXT:    br i1 [[TMP20]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK1:       omp_offload.failed: | 
|  | // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48(ptr [[THIS1]]) #[[ATTR3:[0-9]+]] | 
|  | // CHECK1-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK1:       omp_offload.cont: | 
|  | // CHECK1-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48 | 
|  | // CHECK1-SAME: (ptr noundef [[THIS:%.*]]) #[[ATTR2:[0-9]+]] { | 
|  | // CHECK1-NEXT:  entry: | 
|  | // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 1, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.omp_outlined, ptr [[TMP0]]) | 
|  | // CHECK1-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.omp_outlined | 
|  | // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef [[THIS:%.*]]) #[[ATTR2]] { | 
|  | // CHECK1-NEXT:  entry: | 
|  | // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[A:%.*]] = alloca i32, align 4 | 
|  | // CHECK1-NEXT:    [[TMP:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[B:%.*]] = alloca i32, align 4 | 
|  | // CHECK1-NEXT:    [[C:%.*]] = alloca i32, align 4 | 
|  | // CHECK1-NEXT:    [[_TMP1:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[A]], ptr [[TMP]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[C]], ptr [[_TMP1]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP1:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    store ptr [[TMP0]], ptr [[TMP1]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP2:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 1 | 
|  | // CHECK1-NEXT:    [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[TMP3]], ptr [[TMP2]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP4:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 2 | 
|  | // CHECK1-NEXT:    store ptr [[B]], ptr [[TMP4]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 3 | 
|  | // CHECK1-NEXT:    [[TMP6:%.*]] = load ptr, ptr [[_TMP1]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[TMP6]], ptr [[TMP5]], align 8 | 
|  | // CHECK1-NEXT:    call void @_ZZN2SSC1ERiENKUlvE_clEv(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]) | 
|  | // CHECK1-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK1-LABEL: define {{[^@]+}}@_ZZN2SSC1ERiENKUlvE_clEv | 
|  | // CHECK1-SAME: (ptr noundef nonnull align 8 dereferenceable(32) [[THIS:%.*]]) #[[ATTR1]] { | 
|  | // CHECK1-NEXT:  entry: | 
|  | // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP0:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    [[TMP1:%.*]] = load ptr, ptr [[TMP0]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP2:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[THIS1]], i32 0, i32 1 | 
|  | // CHECK1-NEXT:    [[TMP3:%.*]] = load ptr, ptr [[TMP2]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, ptr [[TMP3]], align 4 | 
|  | // CHECK1-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP4]], 1 | 
|  | // CHECK1-NEXT:    store i32 [[INC]], ptr [[TMP3]], align 4 | 
|  | // CHECK1-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[THIS1]], i32 0, i32 2 | 
|  | // CHECK1-NEXT:    [[TMP6:%.*]] = load ptr, ptr [[TMP5]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, ptr [[TMP6]], align 4 | 
|  | // CHECK1-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1 | 
|  | // CHECK1-NEXT:    store i32 [[DEC]], ptr [[TMP6]], align 4 | 
|  | // CHECK1-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[THIS1]], i32 0, i32 3 | 
|  | // CHECK1-NEXT:    [[TMP9:%.*]] = load ptr, ptr [[TMP8]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP10:%.*]] = load i32, ptr [[TMP9]], align 4 | 
|  | // CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP10]], 1 | 
|  | // CHECK1-NEXT:    store i32 [[DIV]], ptr [[TMP9]], align 4 | 
|  | // CHECK1-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117 | 
|  | // CHECK1-SAME: () #[[ATTR2]] { | 
|  | // CHECK1-NEXT:  entry: | 
|  | // CHECK1-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 0, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined) | 
|  | // CHECK1-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined | 
|  | // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]]) #[[ATTR2]] { | 
|  | // CHECK1-NEXT:  entry: | 
|  | // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK1-NEXT:    [[G:%.*]] = alloca i32, align 128 | 
|  | // CHECK1-NEXT:    [[SIVAR:%.*]] = alloca i32, align 4 | 
|  | // CHECK1-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8 | 
|  | // CHECK1-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8 | 
|  | // CHECK1-NEXT:    store i32 1, ptr [[G]], align 128 | 
|  | // CHECK1-NEXT:    store i32 2, ptr [[SIVAR]], align 4 | 
|  | // CHECK1-NEXT:    [[TMP0:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 0 | 
|  | // CHECK1-NEXT:    store ptr [[G]], ptr [[TMP0]], align 8 | 
|  | // CHECK1-NEXT:    [[TMP1:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 1 | 
|  | // CHECK1-NEXT:    store ptr [[SIVAR]], ptr [[TMP1]], align 8 | 
|  | // CHECK1-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(ptr noundef nonnull align 8 dereferenceable(16) [[REF_TMP]]) | 
|  | // CHECK1-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK3-LABEL: define {{[^@]+}}@main | 
|  | // CHECK3-SAME: () #[[ATTR0:[0-9]+]] { | 
|  | // CHECK3-NEXT:  entry: | 
|  | // CHECK3-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4 | 
|  | // CHECK3-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4 | 
|  | // CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 1 | 
|  | // CHECK3-NEXT:    store i32 0, ptr [[RETVAL]], align 4 | 
|  | // CHECK3-NEXT:    call void @_ZN2SSC1ERi(ptr noundef nonnull align 4 dereferenceable(12) [[SS]], ptr noundef nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar) | 
|  | // CHECK3-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 1 dereferenceable(1) [[REF_TMP]]) | 
|  | // CHECK3-NEXT:    ret i32 0 | 
|  | // | 
|  | // | 
|  | // CHECK3-LABEL: define {{[^@]+}}@_ZN2SSC1ERi | 
|  | // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(12) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 { | 
|  | // CHECK3-NEXT:  entry: | 
|  | // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[D_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[D]], ptr [[D_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[D_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    call void @_ZN2SSC2ERi(ptr noundef nonnull align 4 dereferenceable(12) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]]) | 
|  | // CHECK3-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK3-LABEL: define {{[^@]+}}@_ZN2SSC2ERi | 
|  | // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(12) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK3-NEXT:  entry: | 
|  | // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[D_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK3-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK3-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK3-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[D]], ptr [[D_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    [[A:%.*]] = getelementptr inbounds nuw [[STRUCT_SS:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    store i32 0, ptr [[A]], align 4 | 
|  | // CHECK3-NEXT:    [[B:%.*]] = getelementptr inbounds nuw [[STRUCT_SS]], ptr [[THIS1]], i32 0, i32 1 | 
|  | // CHECK3-NEXT:    [[BF_LOAD:%.*]] = load i8, ptr [[B]], align 4 | 
|  | // CHECK3-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16 | 
|  | // CHECK3-NEXT:    [[BF_SET:%.*]] = or i8 [[BF_CLEAR]], 0 | 
|  | // CHECK3-NEXT:    store i8 [[BF_SET]], ptr [[B]], align 4 | 
|  | // CHECK3-NEXT:    [[C:%.*]] = getelementptr inbounds nuw [[STRUCT_SS]], ptr [[THIS1]], i32 0, i32 2 | 
|  | // CHECK3-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[D_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[TMP0]], ptr [[C]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    store ptr [[THIS1]], ptr [[TMP1]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    store ptr [[THIS1]], ptr [[TMP2]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    store ptr null, ptr [[TMP3]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    store i32 3, ptr [[TMP6]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK3-NEXT:    store i32 1, ptr [[TMP7]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK3-NEXT:    store ptr [[TMP4]], ptr [[TMP8]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK3-NEXT:    store ptr [[TMP5]], ptr [[TMP9]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK3-NEXT:    store ptr @.offload_sizes, ptr [[TMP10]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK3-NEXT:    store ptr @.offload_maptypes, ptr [[TMP11]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK3-NEXT:    store ptr null, ptr [[TMP12]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP13:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK3-NEXT:    store ptr null, ptr [[TMP13]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP14:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK3-NEXT:    store i64 0, ptr [[TMP14]], align 8 | 
|  | // CHECK3-NEXT:    [[TMP15:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK3-NEXT:    store i64 0, ptr [[TMP15]], align 8 | 
|  | // CHECK3-NEXT:    [[TMP16:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK3-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP16]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP17:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK3-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP17]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP18:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK3-NEXT:    store i32 0, ptr [[TMP18]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP19:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1:[0-9]+]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK3-NEXT:    [[TMP20:%.*]] = icmp ne i32 [[TMP19]], 0 | 
|  | // CHECK3-NEXT:    br i1 [[TMP20]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK3:       omp_offload.failed: | 
|  | // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48(ptr [[THIS1]]) #[[ATTR3:[0-9]+]] | 
|  | // CHECK3-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK3:       omp_offload.cont: | 
|  | // CHECK3-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48 | 
|  | // CHECK3-SAME: (ptr noundef [[THIS:%.*]]) #[[ATTR2:[0-9]+]] { | 
|  | // CHECK3-NEXT:  entry: | 
|  | // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 1, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.omp_outlined, ptr [[TMP0]]) | 
|  | // CHECK3-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.omp_outlined | 
|  | // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef [[THIS:%.*]]) #[[ATTR2]] { | 
|  | // CHECK3-NEXT:  entry: | 
|  | // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[A:%.*]] = alloca i32, align 4 | 
|  | // CHECK3-NEXT:    [[TMP:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[B:%.*]] = alloca i32, align 4 | 
|  | // CHECK3-NEXT:    [[C:%.*]] = alloca i32, align 4 | 
|  | // CHECK3-NEXT:    [[_TMP1:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[A]], ptr [[TMP]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[C]], ptr [[_TMP1]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP1:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    store ptr [[TMP0]], ptr [[TMP1]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP2:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 1 | 
|  | // CHECK3-NEXT:    [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[TMP3]], ptr [[TMP2]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP4:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 2 | 
|  | // CHECK3-NEXT:    store ptr [[B]], ptr [[TMP4]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 3 | 
|  | // CHECK3-NEXT:    [[TMP6:%.*]] = load ptr, ptr [[_TMP1]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[TMP6]], ptr [[TMP5]], align 4 | 
|  | // CHECK3-NEXT:    call void @_ZZN2SSC1ERiENKUlvE_clEv(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]) | 
|  | // CHECK3-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK3-LABEL: define {{[^@]+}}@_ZZN2SSC1ERiENKUlvE_clEv | 
|  | // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(16) [[THIS:%.*]]) #[[ATTR1]] align 2 { | 
|  | // CHECK3-NEXT:  entry: | 
|  | // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP0:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    [[TMP1:%.*]] = load ptr, ptr [[TMP0]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP2:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[THIS1]], i32 0, i32 1 | 
|  | // CHECK3-NEXT:    [[TMP3:%.*]] = load ptr, ptr [[TMP2]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, ptr [[TMP3]], align 4 | 
|  | // CHECK3-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP4]], 1 | 
|  | // CHECK3-NEXT:    store i32 [[INC]], ptr [[TMP3]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[THIS1]], i32 0, i32 2 | 
|  | // CHECK3-NEXT:    [[TMP6:%.*]] = load ptr, ptr [[TMP5]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, ptr [[TMP6]], align 4 | 
|  | // CHECK3-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1 | 
|  | // CHECK3-NEXT:    store i32 [[DEC]], ptr [[TMP6]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[THIS1]], i32 0, i32 3 | 
|  | // CHECK3-NEXT:    [[TMP9:%.*]] = load ptr, ptr [[TMP8]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, ptr [[TMP9]], align 4 | 
|  | // CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP10]], 1 | 
|  | // CHECK3-NEXT:    store i32 [[DIV]], ptr [[TMP9]], align 4 | 
|  | // CHECK3-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117 | 
|  | // CHECK3-SAME: () #[[ATTR2]] { | 
|  | // CHECK3-NEXT:  entry: | 
|  | // CHECK3-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 0, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined) | 
|  | // CHECK3-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined | 
|  | // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]]) #[[ATTR2]] { | 
|  | // CHECK3-NEXT:  entry: | 
|  | // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK3-NEXT:    [[G:%.*]] = alloca i32, align 128 | 
|  | // CHECK3-NEXT:    [[SIVAR:%.*]] = alloca i32, align 4 | 
|  | // CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4 | 
|  | // CHECK3-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4 | 
|  | // CHECK3-NEXT:    store i32 1, ptr [[G]], align 128 | 
|  | // CHECK3-NEXT:    store i32 2, ptr [[SIVAR]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP0:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 0 | 
|  | // CHECK3-NEXT:    store ptr [[G]], ptr [[TMP0]], align 4 | 
|  | // CHECK3-NEXT:    [[TMP1:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 1 | 
|  | // CHECK3-NEXT:    store ptr [[SIVAR]], ptr [[TMP1]], align 4 | 
|  | // CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(ptr noundef nonnull align 4 dereferenceable(8) [[REF_TMP]]) | 
|  | // CHECK3-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@main | 
|  | // CHECK9-SAME: () #[[ATTR0:[0-9]+]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8 | 
|  | // CHECK9-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4 | 
|  | // CHECK9-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4 | 
|  | // CHECK9-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4 | 
|  | // CHECK9-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4 | 
|  | // CHECK9-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[RETVAL]], align 4 | 
|  | // CHECK9-NEXT:    call void @_ZN2SSC1ERi(ptr noundef nonnull align 8 dereferenceable(16) [[SS]], ptr noundef nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar) | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[T_VAR]], align 4 | 
|  | // CHECK9-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 @__const.main.vec, i64 8, i1 false) | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[S_ARR]], float noundef 1.000000e+00) | 
|  | // CHECK9-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[S_ARR]], i64 1 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], float noundef 2.000000e+00) | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]], float noundef 3.000000e+00) | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store i32 3, ptr [[TMP0]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP1:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[TMP1]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP2:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP2]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP3:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP3]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP4:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP4]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP5]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP6]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP7]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK9-NEXT:    store i64 0, ptr [[TMP8]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK9-NEXT:    store i64 0, ptr [[TMP9]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK9-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP10]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK9-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP11]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[TMP12]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP13:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1:[0-9]+]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK9-NEXT:    [[TMP14:%.*]] = icmp ne i32 [[TMP13]], 0 | 
|  | // CHECK9-NEXT:    br i1 [[TMP14]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK9:       omp_offload.failed: | 
|  | // CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136() #[[ATTR4:[0-9]+]] | 
|  | // CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK9:       omp_offload.cont: | 
|  | // CHECK9-NEXT:    [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v() | 
|  | // CHECK9-NEXT:    store i32 [[CALL]], ptr [[RETVAL]], align 4 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i64 2 | 
|  | // CHECK9-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]] | 
|  | // CHECK9:       arraydestroy.body: | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP15]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ] | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]] | 
|  | // CHECK9-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]] | 
|  | // CHECK9:       arraydestroy.done1: | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[TMP16:%.*]] = load i32, ptr [[RETVAL]], align 4 | 
|  | // CHECK9-NEXT:    ret i32 [[TMP16]] | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN2SSC1ERi | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 8 dereferenceable(16) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[D_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[D]], ptr [[D_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[D_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    call void @_ZN2SSC2ERi(ptr noundef nonnull align 8 dereferenceable(16) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]]) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]]) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136 | 
|  | // CHECK9-SAME: () #[[ATTR3:[0-9]+]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 0, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136.omp_outlined) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136.omp_outlined | 
|  | // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]]) #[[ATTR3]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4 | 
|  | // CHECK9-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4 | 
|  | // CHECK9-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S:%.*]], align 4 | 
|  | // CHECK9-NEXT:    [[SIVAR:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i64 2 | 
|  | // CHECK9-NEXT:    br label [[ARRAYCTOR_LOOP:%.*]] | 
|  | // CHECK9:       arrayctor.loop: | 
|  | // CHECK9-NEXT:    [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ] | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]]) | 
|  | // CHECK9-NEXT:    [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYCTOR_CUR]], i64 1 | 
|  | // CHECK9-NEXT:    [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]] | 
|  | // CHECK9-NEXT:    br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]] | 
|  | // CHECK9:       arrayctor.cont: | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load i32, ptr [[T_VAR]], align 4 | 
|  | // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC]], i64 0, i64 0 | 
|  | // CHECK9-NEXT:    store i32 [[TMP0]], ptr [[ARRAYIDX]], align 4 | 
|  | // CHECK9-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i64 0, i64 0 | 
|  | // CHECK9-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX1]], ptr align 4 [[VAR]], i64 4, i1 false) | 
|  | // CHECK9-NEXT:    store i32 3, ptr [[SIVAR]], align 4 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[ARRAY_BEGIN2:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN2]], i64 2 | 
|  | // CHECK9-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]] | 
|  | // CHECK9:       arraydestroy.body: | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ARRAYCTOR_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ] | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN2]] | 
|  | // CHECK9-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE3:%.*]], label [[ARRAYDESTROY_BODY]] | 
|  | // CHECK9:       arraydestroy.done3: | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_Z5tmainIiET_v | 
|  | // CHECK9-SAME: () #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4 | 
|  | // CHECK9-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4 | 
|  | // CHECK9-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128 | 
|  | // CHECK9-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128 | 
|  | // CHECK9-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128 | 
|  | // CHECK9-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128 | 
|  | // CHECK9-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) | 
|  | // CHECK9-NEXT:    call void @_ZN3SSTIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[SST]]) | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[T_VAR]], align 128 | 
|  | // CHECK9-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 128 [[VEC]], ptr align 128 @__const._Z5tmainIiET_v.vec, i64 8, i1 false) | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[S_ARR]], i32 noundef signext 1) | 
|  | // CHECK9-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[S_ARR]], i64 1 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef signext 2) | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]], i32 noundef signext 3) | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store i32 3, ptr [[TMP0]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP1:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[TMP1]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP2:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP2]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP3:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP3]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP4:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP4]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP5]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP6]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP7]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK9-NEXT:    store i64 0, ptr [[TMP8]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK9-NEXT:    store i64 0, ptr [[TMP9]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK9-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP10]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK9-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP11]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[TMP12]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP13:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK9-NEXT:    [[TMP14:%.*]] = icmp ne i32 [[TMP13]], 0 | 
|  | // CHECK9-NEXT:    br i1 [[TMP14]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK9:       omp_offload.failed: | 
|  | // CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86() #[[ATTR4]] | 
|  | // CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK9:       omp_offload.cont: | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[RETVAL]], align 4 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2 | 
|  | // CHECK9-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]] | 
|  | // CHECK9:       arraydestroy.body: | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP15]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ] | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]] | 
|  | // CHECK9-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]] | 
|  | // CHECK9:       arraydestroy.done1: | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[TMP16:%.*]] = load i32, ptr [[RETVAL]], align 4 | 
|  | // CHECK9-NEXT:    ret i32 [[TMP16]] | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN2SSC2ERi | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 8 dereferenceable(16) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[D_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK9-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK9-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[D]], ptr [[D_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[A:%.*]] = getelementptr inbounds nuw [[STRUCT_SS:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[A]], align 8 | 
|  | // CHECK9-NEXT:    [[B:%.*]] = getelementptr inbounds nuw [[STRUCT_SS]], ptr [[THIS1]], i32 0, i32 1 | 
|  | // CHECK9-NEXT:    [[BF_LOAD:%.*]] = load i8, ptr [[B]], align 4 | 
|  | // CHECK9-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16 | 
|  | // CHECK9-NEXT:    [[BF_SET:%.*]] = or i8 [[BF_CLEAR]], 0 | 
|  | // CHECK9-NEXT:    store i8 [[BF_SET]], ptr [[B]], align 4 | 
|  | // CHECK9-NEXT:    [[C:%.*]] = getelementptr inbounds nuw [[STRUCT_SS]], ptr [[THIS1]], i32 0, i32 2 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[D_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[TMP0]], ptr [[C]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store ptr [[THIS1]], ptr [[TMP1]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store ptr [[THIS1]], ptr [[TMP2]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP3]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store i32 3, ptr [[TMP6]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK9-NEXT:    store i32 1, ptr [[TMP7]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK9-NEXT:    store ptr [[TMP4]], ptr [[TMP8]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK9-NEXT:    store ptr [[TMP5]], ptr [[TMP9]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK9-NEXT:    store ptr @.offload_sizes, ptr [[TMP10]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK9-NEXT:    store ptr @.offload_maptypes, ptr [[TMP11]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP12]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP13:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP13]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP14:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK9-NEXT:    store i64 0, ptr [[TMP14]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP15:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK9-NEXT:    store i64 0, ptr [[TMP15]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP16:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK9-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP16]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP17:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK9-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP17]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP18:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[TMP18]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP19:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK9-NEXT:    [[TMP20:%.*]] = icmp ne i32 [[TMP19]], 0 | 
|  | // CHECK9-NEXT:    br i1 [[TMP20]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK9:       omp_offload.failed: | 
|  | // CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48(ptr [[THIS1]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK9:       omp_offload.cont: | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48 | 
|  | // CHECK9-SAME: (ptr noundef [[THIS:%.*]]) #[[ATTR3]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 1, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.omp_outlined, ptr [[TMP0]]) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.omp_outlined | 
|  | // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef [[THIS:%.*]]) #[[ATTR3]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[A:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    [[TMP:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[B:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    [[C:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    [[_TMP1:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[A]], ptr [[TMP]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[C]], ptr [[_TMP1]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP1:%.*]] = load ptr, ptr [[TMP]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, ptr [[TMP1]], align 4 | 
|  | // CHECK9-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1 | 
|  | // CHECK9-NEXT:    store i32 [[INC]], ptr [[TMP1]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, ptr [[B]], align 4 | 
|  | // CHECK9-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP3]], -1 | 
|  | // CHECK9-NEXT:    store i32 [[DEC]], ptr [[B]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP4:%.*]] = load ptr, ptr [[_TMP1]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, ptr [[TMP4]], align 4 | 
|  | // CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP5]], 1 | 
|  | // CHECK9-NEXT:    store i32 [[DIV]], ptr [[TMP4]], align 4 | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds nuw [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store float 0.000000e+00, ptr [[F]], align 4 | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds nuw [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4 | 
|  | // CHECK9-NEXT:    store float [[TMP0]], ptr [[F]], align 4 | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    call void @_ZN3SSTIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef signext [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store i32 [[A]], ptr [[A_ADDR]], align 4 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef signext [[TMP0]]) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86 | 
|  | // CHECK9-SAME: () #[[ATTR3]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 0, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86.omp_outlined) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86.omp_outlined | 
|  | // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]]) #[[ATTR3]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128 | 
|  | // CHECK9-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128 | 
|  | // CHECK9-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128 | 
|  | // CHECK9-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0:%.*]], align 128 | 
|  | // CHECK9-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2 | 
|  | // CHECK9-NEXT:    br label [[ARRAYCTOR_LOOP:%.*]] | 
|  | // CHECK9:       arrayctor.loop: | 
|  | // CHECK9-NEXT:    [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ] | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]]) | 
|  | // CHECK9-NEXT:    [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYCTOR_CUR]], i64 1 | 
|  | // CHECK9-NEXT:    [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]] | 
|  | // CHECK9-NEXT:    br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]] | 
|  | // CHECK9:       arrayctor.cont: | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load i32, ptr [[T_VAR]], align 128 | 
|  | // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC]], i64 0, i64 0 | 
|  | // CHECK9-NEXT:    store i32 [[TMP0]], ptr [[ARRAYIDX]], align 128 | 
|  | // CHECK9-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i64 0, i64 0 | 
|  | // CHECK9-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 128 [[ARRAYIDX1]], ptr align 128 [[VAR]], i64 4, i1 false) | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[ARRAY_BEGIN2:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN2]], i64 2 | 
|  | // CHECK9-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]] | 
|  | // CHECK9:       arraydestroy.body: | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ARRAYCTOR_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ] | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN2]] | 
|  | // CHECK9-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE3:%.*]], label [[ARRAYDESTROY_BODY]] | 
|  | // CHECK9:       arraydestroy.done3: | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds nuw [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[F]], align 4 | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK9-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK9-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [1 x ptr], align 8 | 
|  | // CHECK9-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[A:%.*]] = getelementptr inbounds nuw [[STRUCT_SST:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[A]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store ptr [[THIS1]], ptr [[TMP0]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store ptr [[THIS1]], ptr [[TMP1]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP2]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    store i32 3, ptr [[TMP5]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK9-NEXT:    store i32 1, ptr [[TMP6]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK9-NEXT:    store ptr [[TMP3]], ptr [[TMP7]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK9-NEXT:    store ptr [[TMP4]], ptr [[TMP8]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK9-NEXT:    store ptr @.offload_sizes.1, ptr [[TMP9]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK9-NEXT:    store ptr @.offload_maptypes.2, ptr [[TMP10]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP11]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK9-NEXT:    store ptr null, ptr [[TMP12]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP13:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK9-NEXT:    store i64 0, ptr [[TMP13]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP14:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK9-NEXT:    store i64 0, ptr [[TMP14]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP15:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK9-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP15]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP16:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK9-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP16]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP17:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK9-NEXT:    store i32 0, ptr [[TMP17]], align 4 | 
|  | // CHECK9-NEXT:    [[TMP18:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK9-NEXT:    [[TMP19:%.*]] = icmp ne i32 [[TMP18]], 0 | 
|  | // CHECK9-NEXT:    br i1 [[TMP19]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK9:       omp_offload.failed: | 
|  | // CHECK9-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64(ptr [[THIS1]]) #[[ATTR4]] | 
|  | // CHECK9-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK9:       omp_offload.cont: | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64 | 
|  | // CHECK9-SAME: (ptr noundef [[THIS:%.*]]) #[[ATTR3]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 1, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64.omp_outlined, ptr [[TMP0]]) | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64.omp_outlined | 
|  | // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef [[THIS:%.*]]) #[[ATTR3]] { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[A:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    [[TMP:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store ptr [[A]], ptr [[TMP]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP1:%.*]] = load ptr, ptr [[TMP]], align 8 | 
|  | // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, ptr [[TMP1]], align 4 | 
|  | // CHECK9-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1 | 
|  | // CHECK9-NEXT:    store i32 [[INC]], ptr [[TMP1]], align 4 | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef signext [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    store i32 [[A]], ptr [[A_ADDR]], align 4 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds nuw [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK9-NEXT:    [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4 | 
|  | // CHECK9-NEXT:    store i32 [[TMP0]], ptr [[F]], align 4 | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev | 
|  | // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat { | 
|  | // CHECK9-NEXT:  entry: | 
|  | // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8 | 
|  | // CHECK9-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8 | 
|  | // CHECK9-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@main | 
|  | // CHECK11-SAME: () #[[ATTR0:[0-9]+]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4 | 
|  | // CHECK11-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4 | 
|  | // CHECK11-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4 | 
|  | // CHECK11-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4 | 
|  | // CHECK11-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4 | 
|  | // CHECK11-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[RETVAL]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN2SSC1ERi(ptr noundef nonnull align 4 dereferenceable(12) [[SS]], ptr noundef nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar) | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[T_VAR]], align 4 | 
|  | // CHECK11-NEXT:    call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC]], ptr align 4 @__const.main.vec, i32 8, i1 false) | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[S_ARR]], float noundef 1.000000e+00) | 
|  | // CHECK11-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[S_ARR]], i32 1 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], float noundef 2.000000e+00) | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]], float noundef 3.000000e+00) | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 3, ptr [[TMP0]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP1:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP2:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP2]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP3:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP3]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP4:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP4]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP5]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP6]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP7]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK11-NEXT:    store i64 0, ptr [[TMP8]], align 8 | 
|  | // CHECK11-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK11-NEXT:    store i64 0, ptr [[TMP9]], align 8 | 
|  | // CHECK11-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK11-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP10]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK11-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP11]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[TMP12]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP13:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1:[0-9]+]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK11-NEXT:    [[TMP14:%.*]] = icmp ne i32 [[TMP13]], 0 | 
|  | // CHECK11-NEXT:    br i1 [[TMP14]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK11:       omp_offload.failed: | 
|  | // CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136() #[[ATTR4:[0-9]+]] | 
|  | // CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK11:       omp_offload.cont: | 
|  | // CHECK11-NEXT:    [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v() | 
|  | // CHECK11-NEXT:    store i32 [[CALL]], ptr [[RETVAL]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i32 2 | 
|  | // CHECK11-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]] | 
|  | // CHECK11:       arraydestroy.body: | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP15]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ] | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]] | 
|  | // CHECK11-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]] | 
|  | // CHECK11:       arraydestroy.done1: | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[TMP16:%.*]] = load i32, ptr [[RETVAL]], align 4 | 
|  | // CHECK11-NEXT:    ret i32 [[TMP16]] | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN2SSC1ERi | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(12) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[D_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[D]], ptr [[D_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[D_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN2SSC2ERi(ptr noundef nonnull align 4 dereferenceable(12) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]]) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]]) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136 | 
|  | // CHECK11-SAME: () #[[ATTR3:[0-9]+]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 0, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136.omp_outlined) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l136.omp_outlined | 
|  | // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]]) #[[ATTR3]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4 | 
|  | // CHECK11-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4 | 
|  | // CHECK11-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S:%.*]], align 4 | 
|  | // CHECK11-NEXT:    [[SIVAR:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i32 2 | 
|  | // CHECK11-NEXT:    br label [[ARRAYCTOR_LOOP:%.*]] | 
|  | // CHECK11:       arrayctor.loop: | 
|  | // CHECK11-NEXT:    [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ] | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]]) | 
|  | // CHECK11-NEXT:    [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYCTOR_CUR]], i32 1 | 
|  | // CHECK11-NEXT:    [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]] | 
|  | // CHECK11-NEXT:    br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]] | 
|  | // CHECK11:       arrayctor.cont: | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load i32, ptr [[T_VAR]], align 4 | 
|  | // CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 [[TMP0]], ptr [[ARRAYIDX]], align 4 | 
|  | // CHECK11-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[ARRAYIDX1]], ptr align 4 [[VAR]], i32 4, i1 false) | 
|  | // CHECK11-NEXT:    store i32 3, ptr [[SIVAR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[ARRAY_BEGIN2:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN2]], i32 2 | 
|  | // CHECK11-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]] | 
|  | // CHECK11:       arraydestroy.body: | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ARRAYCTOR_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ] | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN2]] | 
|  | // CHECK11-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE3:%.*]], label [[ARRAYDESTROY_BODY]] | 
|  | // CHECK11:       arraydestroy.done3: | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_Z5tmainIiET_v | 
|  | // CHECK11-SAME: () #[[ATTR1]] comdat { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4 | 
|  | // CHECK11-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4 | 
|  | // CHECK11-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128 | 
|  | // CHECK11-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128 | 
|  | // CHECK11-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128 | 
|  | // CHECK11-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128 | 
|  | // CHECK11-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) | 
|  | // CHECK11-NEXT:    call void @_ZN3SSTIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[SST]]) | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[T_VAR]], align 128 | 
|  | // CHECK11-NEXT:    call void @llvm.memcpy.p0.p0.i32(ptr align 128 [[VEC]], ptr align 128 @__const._Z5tmainIiET_v.vec, i32 8, i1 false) | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[S_ARR]], i32 noundef 1) | 
|  | // CHECK11-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[S_ARR]], i32 1 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef 2) | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]], i32 noundef 3) | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 3, ptr [[TMP0]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP1:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP2:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP2]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP3:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP3]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP4:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP4]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP5]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP6]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP7]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK11-NEXT:    store i64 0, ptr [[TMP8]], align 8 | 
|  | // CHECK11-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK11-NEXT:    store i64 0, ptr [[TMP9]], align 8 | 
|  | // CHECK11-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK11-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP10]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK11-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP11]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[TMP12]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP13:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK11-NEXT:    [[TMP14:%.*]] = icmp ne i32 [[TMP13]], 0 | 
|  | // CHECK11-NEXT:    br i1 [[TMP14]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK11:       omp_offload.failed: | 
|  | // CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86() #[[ATTR4]] | 
|  | // CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK11:       omp_offload.cont: | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[RETVAL]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i32 2 | 
|  | // CHECK11-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]] | 
|  | // CHECK11:       arraydestroy.body: | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP15]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ] | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]] | 
|  | // CHECK11-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]] | 
|  | // CHECK11:       arraydestroy.done1: | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[TMP16:%.*]] = load i32, ptr [[RETVAL]], align 4 | 
|  | // CHECK11-NEXT:    ret i32 [[TMP16]] | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN2SSC2ERi | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(12) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[D_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK11-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK11-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[D]], ptr [[D_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[A:%.*]] = getelementptr inbounds nuw [[STRUCT_SS:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[A]], align 4 | 
|  | // CHECK11-NEXT:    [[B:%.*]] = getelementptr inbounds nuw [[STRUCT_SS]], ptr [[THIS1]], i32 0, i32 1 | 
|  | // CHECK11-NEXT:    [[BF_LOAD:%.*]] = load i8, ptr [[B]], align 4 | 
|  | // CHECK11-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16 | 
|  | // CHECK11-NEXT:    [[BF_SET:%.*]] = or i8 [[BF_CLEAR]], 0 | 
|  | // CHECK11-NEXT:    store i8 [[BF_SET]], ptr [[B]], align 4 | 
|  | // CHECK11-NEXT:    [[C:%.*]] = getelementptr inbounds nuw [[STRUCT_SS]], ptr [[THIS1]], i32 0, i32 2 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[D_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[TMP0]], ptr [[C]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store ptr [[THIS1]], ptr [[TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store ptr [[THIS1]], ptr [[TMP2]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP3]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 3, ptr [[TMP6]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK11-NEXT:    store i32 1, ptr [[TMP7]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK11-NEXT:    store ptr [[TMP4]], ptr [[TMP8]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK11-NEXT:    store ptr [[TMP5]], ptr [[TMP9]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK11-NEXT:    store ptr @.offload_sizes, ptr [[TMP10]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK11-NEXT:    store ptr @.offload_maptypes, ptr [[TMP11]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP12]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP13:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP13]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP14:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK11-NEXT:    store i64 0, ptr [[TMP14]], align 8 | 
|  | // CHECK11-NEXT:    [[TMP15:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK11-NEXT:    store i64 0, ptr [[TMP15]], align 8 | 
|  | // CHECK11-NEXT:    [[TMP16:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK11-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP16]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP17:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK11-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP17]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP18:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[TMP18]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP19:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK11-NEXT:    [[TMP20:%.*]] = icmp ne i32 [[TMP19]], 0 | 
|  | // CHECK11-NEXT:    br i1 [[TMP20]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK11:       omp_offload.failed: | 
|  | // CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48(ptr [[THIS1]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK11:       omp_offload.cont: | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48 | 
|  | // CHECK11-SAME: (ptr noundef [[THIS:%.*]]) #[[ATTR3]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 1, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.omp_outlined, ptr [[TMP0]]) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2SSC1ERi_l48.omp_outlined | 
|  | // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef [[THIS:%.*]]) #[[ATTR3]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[A:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    [[TMP:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[B:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    [[C:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    [[_TMP1:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[A]], ptr [[TMP]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[C]], ptr [[_TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP1:%.*]] = load ptr, ptr [[TMP]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, ptr [[TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1 | 
|  | // CHECK11-NEXT:    store i32 [[INC]], ptr [[TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, ptr [[B]], align 4 | 
|  | // CHECK11-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP3]], -1 | 
|  | // CHECK11-NEXT:    store i32 [[DEC]], ptr [[B]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP4:%.*]] = load ptr, ptr [[_TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, ptr [[TMP4]], align 4 | 
|  | // CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP5]], 1 | 
|  | // CHECK11-NEXT:    store i32 [[DIV]], ptr [[TMP4]], align 4 | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[F:%.*]] = getelementptr inbounds nuw [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store float 0.000000e+00, ptr [[F]], align 4 | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[F:%.*]] = getelementptr inbounds nuw [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store float [[TMP0]], ptr [[F]], align 4 | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN3SSTIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store i32 [[A]], ptr [[A_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef [[TMP0]]) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86 | 
|  | // CHECK11-SAME: () #[[ATTR3]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 0, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86.omp_outlined) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l86.omp_outlined | 
|  | // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]]) #[[ATTR3]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128 | 
|  | // CHECK11-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128 | 
|  | // CHECK11-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128 | 
|  | // CHECK11-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0:%.*]], align 128 | 
|  | // CHECK11-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i32 2 | 
|  | // CHECK11-NEXT:    br label [[ARRAYCTOR_LOOP:%.*]] | 
|  | // CHECK11:       arrayctor.loop: | 
|  | // CHECK11-NEXT:    [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ] | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]]) | 
|  | // CHECK11-NEXT:    [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYCTOR_CUR]], i32 1 | 
|  | // CHECK11-NEXT:    [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]] | 
|  | // CHECK11-NEXT:    br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]] | 
|  | // CHECK11:       arrayctor.cont: | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load i32, ptr [[T_VAR]], align 128 | 
|  | // CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 [[TMP0]], ptr [[ARRAYIDX]], align 128 | 
|  | // CHECK11-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    call void @llvm.memcpy.p0.p0.i32(ptr align 128 [[ARRAYIDX1]], ptr align 128 [[VAR]], i32 4, i1 false) | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[ARRAY_BEGIN2:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN2]], i32 2 | 
|  | // CHECK11-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]] | 
|  | // CHECK11:       arraydestroy.body: | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP1]], [[ARRAYCTOR_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ] | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN2]] | 
|  | // CHECK11-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE3:%.*]], label [[ARRAYDESTROY_BODY]] | 
|  | // CHECK11:       arraydestroy.done3: | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[F:%.*]] = getelementptr inbounds nuw [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[F]], align 4 | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK11-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK11-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [1 x ptr], align 4 | 
|  | // CHECK11-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[A:%.*]] = getelementptr inbounds nuw [[STRUCT_SST:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[A]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store ptr [[THIS1]], ptr [[TMP0]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store ptr [[THIS1]], ptr [[TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP2]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [1 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP5:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    store i32 3, ptr [[TMP5]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP6:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1 | 
|  | // CHECK11-NEXT:    store i32 1, ptr [[TMP6]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP7:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2 | 
|  | // CHECK11-NEXT:    store ptr [[TMP3]], ptr [[TMP7]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP8:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3 | 
|  | // CHECK11-NEXT:    store ptr [[TMP4]], ptr [[TMP8]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP9:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4 | 
|  | // CHECK11-NEXT:    store ptr @.offload_sizes.1, ptr [[TMP9]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP10:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5 | 
|  | // CHECK11-NEXT:    store ptr @.offload_maptypes.2, ptr [[TMP10]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP11:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP11]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP12:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7 | 
|  | // CHECK11-NEXT:    store ptr null, ptr [[TMP12]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP13:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8 | 
|  | // CHECK11-NEXT:    store i64 0, ptr [[TMP13]], align 8 | 
|  | // CHECK11-NEXT:    [[TMP14:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9 | 
|  | // CHECK11-NEXT:    store i64 0, ptr [[TMP14]], align 8 | 
|  | // CHECK11-NEXT:    [[TMP15:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10 | 
|  | // CHECK11-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP15]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP16:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11 | 
|  | // CHECK11-NEXT:    store [3 x i32] zeroinitializer, ptr [[TMP16]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP17:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12 | 
|  | // CHECK11-NEXT:    store i32 0, ptr [[TMP17]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP18:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB1]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64.region_id, ptr [[KERNEL_ARGS]]) | 
|  | // CHECK11-NEXT:    [[TMP19:%.*]] = icmp ne i32 [[TMP18]], 0 | 
|  | // CHECK11-NEXT:    br i1 [[TMP19]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]] | 
|  | // CHECK11:       omp_offload.failed: | 
|  | // CHECK11-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64(ptr [[THIS1]]) #[[ATTR4]] | 
|  | // CHECK11-NEXT:    br label [[OMP_OFFLOAD_CONT]] | 
|  | // CHECK11:       omp_offload.cont: | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64 | 
|  | // CHECK11-SAME: (ptr noundef [[THIS:%.*]]) #[[ATTR3]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB1]], i32 1, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64.omp_outlined, ptr [[TMP0]]) | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN3SSTIiEC1Ev_l64.omp_outlined | 
|  | // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef [[THIS:%.*]]) #[[ATTR3]] { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[A:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    [[TMP:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store ptr [[A]], ptr [[TMP]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP1:%.*]] = load ptr, ptr [[TMP]], align 4 | 
|  | // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, ptr [[TMP1]], align 4 | 
|  | // CHECK11-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1 | 
|  | // CHECK11-NEXT:    store i32 [[INC]], ptr [[TMP1]], align 4 | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store i32 [[A]], ptr [[A_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[F:%.*]] = getelementptr inbounds nuw [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0 | 
|  | // CHECK11-NEXT:    [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    store i32 [[TMP0]], ptr [[F]], align 4 | 
|  | // CHECK11-NEXT:    ret void | 
|  | // | 
|  | // | 
|  | // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev | 
|  | // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 { | 
|  | // CHECK11-NEXT:  entry: | 
|  | // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 4 | 
|  | // CHECK11-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4 | 
|  | // CHECK11-NEXT:    ret void | 
|  | // |