| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py |
| ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+v,+d,+zvfh \ |
| ; RUN: -verify-machineinstrs | FileCheck %s |
| ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+v,+d,+zvfh \ |
| ; RUN: -verify-machineinstrs | FileCheck %s |
| |
| declare <vscale x 1 x i8> @llvm.riscv.vslideup.nxv1i8( |
| <vscale x 1 x i8>, |
| <vscale x 1 x i8>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 1 x i8> @intrinsic_vslideup_vx_nxv1i8_nxv1i8(<vscale x 1 x i8> %0, <vscale x 1 x i8> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv1i8_nxv1i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, mf8, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i8> @llvm.riscv.vslideup.nxv1i8( |
| <vscale x 1 x i8> %0, |
| <vscale x 1 x i8> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 1 x i8> %a |
| } |
| |
| declare <vscale x 1 x i8> @llvm.riscv.vslideup.mask.nxv1i8( |
| <vscale x 1 x i8>, |
| <vscale x 1 x i8>, |
| iXLen, |
| <vscale x 1 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x i8> @intrinsic_vslideup_mask_vx_nxv1i8_nxv1i8(<vscale x 1 x i8> %0, <vscale x 1 x i8> %1, iXLen %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv1i8_nxv1i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, mf8, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i8> @llvm.riscv.vslideup.mask.nxv1i8( |
| <vscale x 1 x i8> %0, |
| <vscale x 1 x i8> %1, |
| iXLen %2, |
| <vscale x 1 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 1 x i8> %a |
| } |
| |
| define <vscale x 1 x i8> @intrinsic_vslideup_vi_nxv1i8_nxv1i8(<vscale x 1 x i8> %0, <vscale x 1 x i8> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv1i8_nxv1i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i8> @llvm.riscv.vslideup.nxv1i8( |
| <vscale x 1 x i8> %0, |
| <vscale x 1 x i8> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 1 x i8> %a |
| } |
| |
| define <vscale x 1 x i8> @intrinsic_vslideup_mask_vi_nxv1i8_nxv1i8(<vscale x 1 x i8> %0, <vscale x 1 x i8> %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv1i8_nxv1i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, mf8, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i8> @llvm.riscv.vslideup.mask.nxv1i8( |
| <vscale x 1 x i8> %0, |
| <vscale x 1 x i8> %1, |
| iXLen 9, |
| <vscale x 1 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 1 x i8> %a |
| } |
| |
| declare <vscale x 2 x i8> @llvm.riscv.vslideup.nxv2i8( |
| <vscale x 2 x i8>, |
| <vscale x 2 x i8>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 2 x i8> @intrinsic_vslideup_vx_nxv2i8_nxv2i8(<vscale x 2 x i8> %0, <vscale x 2 x i8> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv2i8_nxv2i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, mf4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i8> @llvm.riscv.vslideup.nxv2i8( |
| <vscale x 2 x i8> %0, |
| <vscale x 2 x i8> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 2 x i8> %a |
| } |
| |
| declare <vscale x 2 x i8> @llvm.riscv.vslideup.mask.nxv2i8( |
| <vscale x 2 x i8>, |
| <vscale x 2 x i8>, |
| iXLen, |
| <vscale x 2 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x i8> @intrinsic_vslideup_mask_vx_nxv2i8_nxv2i8(<vscale x 2 x i8> %0, <vscale x 2 x i8> %1, iXLen %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv2i8_nxv2i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, mf4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i8> @llvm.riscv.vslideup.mask.nxv2i8( |
| <vscale x 2 x i8> %0, |
| <vscale x 2 x i8> %1, |
| iXLen %2, |
| <vscale x 2 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 2 x i8> %a |
| } |
| |
| define <vscale x 2 x i8> @intrinsic_vslideup_vi_nxv2i8_nxv2i8(<vscale x 2 x i8> %0, <vscale x 2 x i8> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv2i8_nxv2i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i8> @llvm.riscv.vslideup.nxv2i8( |
| <vscale x 2 x i8> %0, |
| <vscale x 2 x i8> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 2 x i8> %a |
| } |
| |
| define <vscale x 2 x i8> @intrinsic_vslideup_mask_vi_nxv2i8_nxv2i8(<vscale x 2 x i8> %0, <vscale x 2 x i8> %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv2i8_nxv2i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, mf4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i8> @llvm.riscv.vslideup.mask.nxv2i8( |
| <vscale x 2 x i8> %0, |
| <vscale x 2 x i8> %1, |
| iXLen 9, |
| <vscale x 2 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 2 x i8> %a |
| } |
| |
| declare <vscale x 4 x i8> @llvm.riscv.vslideup.nxv4i8( |
| <vscale x 4 x i8>, |
| <vscale x 4 x i8>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 4 x i8> @intrinsic_vslideup_vx_nxv4i8_nxv4i8(<vscale x 4 x i8> %0, <vscale x 4 x i8> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv4i8_nxv4i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i8> @llvm.riscv.vslideup.nxv4i8( |
| <vscale x 4 x i8> %0, |
| <vscale x 4 x i8> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 4 x i8> %a |
| } |
| |
| declare <vscale x 4 x i8> @llvm.riscv.vslideup.mask.nxv4i8( |
| <vscale x 4 x i8>, |
| <vscale x 4 x i8>, |
| iXLen, |
| <vscale x 4 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x i8> @intrinsic_vslideup_mask_vx_nxv4i8_nxv4i8(<vscale x 4 x i8> %0, <vscale x 4 x i8> %1, iXLen %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv4i8_nxv4i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i8> @llvm.riscv.vslideup.mask.nxv4i8( |
| <vscale x 4 x i8> %0, |
| <vscale x 4 x i8> %1, |
| iXLen %2, |
| <vscale x 4 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 4 x i8> %a |
| } |
| |
| define <vscale x 4 x i8> @intrinsic_vslideup_vi_nxv4i8_nxv4i8(<vscale x 4 x i8> %0, <vscale x 4 x i8> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv4i8_nxv4i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i8> @llvm.riscv.vslideup.nxv4i8( |
| <vscale x 4 x i8> %0, |
| <vscale x 4 x i8> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 4 x i8> %a |
| } |
| |
| define <vscale x 4 x i8> @intrinsic_vslideup_mask_vi_nxv4i8_nxv4i8(<vscale x 4 x i8> %0, <vscale x 4 x i8> %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv4i8_nxv4i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i8> @llvm.riscv.vslideup.mask.nxv4i8( |
| <vscale x 4 x i8> %0, |
| <vscale x 4 x i8> %1, |
| iXLen 9, |
| <vscale x 4 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 4 x i8> %a |
| } |
| |
| declare <vscale x 8 x i8> @llvm.riscv.vslideup.nxv8i8( |
| <vscale x 8 x i8>, |
| <vscale x 8 x i8>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 8 x i8> @intrinsic_vslideup_vx_nxv8i8_nxv8i8(<vscale x 8 x i8> %0, <vscale x 8 x i8> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv8i8_nxv8i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i8> @llvm.riscv.vslideup.nxv8i8( |
| <vscale x 8 x i8> %0, |
| <vscale x 8 x i8> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 8 x i8> %a |
| } |
| |
| declare <vscale x 8 x i8> @llvm.riscv.vslideup.mask.nxv8i8( |
| <vscale x 8 x i8>, |
| <vscale x 8 x i8>, |
| iXLen, |
| <vscale x 8 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 8 x i8> @intrinsic_vslideup_mask_vx_nxv8i8_nxv8i8(<vscale x 8 x i8> %0, <vscale x 8 x i8> %1, iXLen %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv8i8_nxv8i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i8> @llvm.riscv.vslideup.mask.nxv8i8( |
| <vscale x 8 x i8> %0, |
| <vscale x 8 x i8> %1, |
| iXLen %2, |
| <vscale x 8 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 8 x i8> %a |
| } |
| |
| define <vscale x 8 x i8> @intrinsic_vslideup_vi_nxv8i8_nxv8i8(<vscale x 8 x i8> %0, <vscale x 8 x i8> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv8i8_nxv8i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i8> @llvm.riscv.vslideup.nxv8i8( |
| <vscale x 8 x i8> %0, |
| <vscale x 8 x i8> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 8 x i8> %a |
| } |
| |
| define <vscale x 8 x i8> @intrinsic_vslideup_mask_vi_nxv8i8_nxv8i8(<vscale x 8 x i8> %0, <vscale x 8 x i8> %1, <vscale x 8 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv8i8_nxv8i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i8> @llvm.riscv.vslideup.mask.nxv8i8( |
| <vscale x 8 x i8> %0, |
| <vscale x 8 x i8> %1, |
| iXLen 9, |
| <vscale x 8 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 8 x i8> %a |
| } |
| |
| declare <vscale x 16 x i8> @llvm.riscv.vslideup.nxv16i8( |
| <vscale x 16 x i8>, |
| <vscale x 16 x i8>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 16 x i8> @intrinsic_vslideup_vx_nxv16i8_nxv16i8(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv16i8_nxv16i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x i8> @llvm.riscv.vslideup.nxv16i8( |
| <vscale x 16 x i8> %0, |
| <vscale x 16 x i8> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 16 x i8> %a |
| } |
| |
| declare <vscale x 16 x i8> @llvm.riscv.vslideup.mask.nxv16i8( |
| <vscale x 16 x i8>, |
| <vscale x 16 x i8>, |
| iXLen, |
| <vscale x 16 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 16 x i8> @intrinsic_vslideup_mask_vx_nxv16i8_nxv16i8(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, iXLen %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv16i8_nxv16i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x i8> @llvm.riscv.vslideup.mask.nxv16i8( |
| <vscale x 16 x i8> %0, |
| <vscale x 16 x i8> %1, |
| iXLen %2, |
| <vscale x 16 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 16 x i8> %a |
| } |
| |
| define <vscale x 16 x i8> @intrinsic_vslideup_vi_nxv16i8_nxv16i8(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv16i8_nxv16i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x i8> @llvm.riscv.vslideup.nxv16i8( |
| <vscale x 16 x i8> %0, |
| <vscale x 16 x i8> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 16 x i8> %a |
| } |
| |
| define <vscale x 16 x i8> @intrinsic_vslideup_mask_vi_nxv16i8_nxv16i8(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, <vscale x 16 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv16i8_nxv16i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x i8> @llvm.riscv.vslideup.mask.nxv16i8( |
| <vscale x 16 x i8> %0, |
| <vscale x 16 x i8> %1, |
| iXLen 9, |
| <vscale x 16 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 16 x i8> %a |
| } |
| |
| declare <vscale x 32 x i8> @llvm.riscv.vslideup.nxv32i8( |
| <vscale x 32 x i8>, |
| <vscale x 32 x i8>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 32 x i8> @intrinsic_vslideup_vx_nxv32i8_nxv32i8(<vscale x 32 x i8> %0, <vscale x 32 x i8> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv32i8_nxv32i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 32 x i8> @llvm.riscv.vslideup.nxv32i8( |
| <vscale x 32 x i8> %0, |
| <vscale x 32 x i8> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 32 x i8> %a |
| } |
| |
| declare <vscale x 32 x i8> @llvm.riscv.vslideup.mask.nxv32i8( |
| <vscale x 32 x i8>, |
| <vscale x 32 x i8>, |
| iXLen, |
| <vscale x 32 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 32 x i8> @intrinsic_vslideup_mask_vx_nxv32i8_nxv32i8(<vscale x 32 x i8> %0, <vscale x 32 x i8> %1, iXLen %2, <vscale x 32 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv32i8_nxv32i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e8, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 32 x i8> @llvm.riscv.vslideup.mask.nxv32i8( |
| <vscale x 32 x i8> %0, |
| <vscale x 32 x i8> %1, |
| iXLen %2, |
| <vscale x 32 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 32 x i8> %a |
| } |
| |
| define <vscale x 32 x i8> @intrinsic_vslideup_vi_nxv32i8_nxv32i8(<vscale x 32 x i8> %0, <vscale x 32 x i8> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv32i8_nxv32i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 32 x i8> @llvm.riscv.vslideup.nxv32i8( |
| <vscale x 32 x i8> %0, |
| <vscale x 32 x i8> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 32 x i8> %a |
| } |
| |
| define <vscale x 32 x i8> @intrinsic_vslideup_mask_vi_nxv32i8_nxv32i8(<vscale x 32 x i8> %0, <vscale x 32 x i8> %1, <vscale x 32 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv32i8_nxv32i8: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e8, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 32 x i8> @llvm.riscv.vslideup.mask.nxv32i8( |
| <vscale x 32 x i8> %0, |
| <vscale x 32 x i8> %1, |
| iXLen 9, |
| <vscale x 32 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 32 x i8> %a |
| } |
| |
| declare <vscale x 1 x i16> @llvm.riscv.vslideup.nxv1i16( |
| <vscale x 1 x i16>, |
| <vscale x 1 x i16>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 1 x i16> @intrinsic_vslideup_vx_nxv1i16_nxv1i16(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv1i16_nxv1i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i16> @llvm.riscv.vslideup.nxv1i16( |
| <vscale x 1 x i16> %0, |
| <vscale x 1 x i16> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 1 x i16> %a |
| } |
| |
| declare <vscale x 1 x i16> @llvm.riscv.vslideup.mask.nxv1i16( |
| <vscale x 1 x i16>, |
| <vscale x 1 x i16>, |
| iXLen, |
| <vscale x 1 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x i16> @intrinsic_vslideup_mask_vx_nxv1i16_nxv1i16(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, iXLen %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv1i16_nxv1i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i16> @llvm.riscv.vslideup.mask.nxv1i16( |
| <vscale x 1 x i16> %0, |
| <vscale x 1 x i16> %1, |
| iXLen %2, |
| <vscale x 1 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 1 x i16> %a |
| } |
| |
| define <vscale x 1 x i16> @intrinsic_vslideup_vi_nxv1i16_nxv1i16(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv1i16_nxv1i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i16> @llvm.riscv.vslideup.nxv1i16( |
| <vscale x 1 x i16> %0, |
| <vscale x 1 x i16> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 1 x i16> %a |
| } |
| |
| define <vscale x 1 x i16> @intrinsic_vslideup_mask_vi_nxv1i16_nxv1i16(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv1i16_nxv1i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i16> @llvm.riscv.vslideup.mask.nxv1i16( |
| <vscale x 1 x i16> %0, |
| <vscale x 1 x i16> %1, |
| iXLen 9, |
| <vscale x 1 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 1 x i16> %a |
| } |
| |
| declare <vscale x 2 x i16> @llvm.riscv.vslideup.nxv2i16( |
| <vscale x 2 x i16>, |
| <vscale x 2 x i16>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 2 x i16> @intrinsic_vslideup_vx_nxv2i16_nxv2i16(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv2i16_nxv2i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i16> @llvm.riscv.vslideup.nxv2i16( |
| <vscale x 2 x i16> %0, |
| <vscale x 2 x i16> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 2 x i16> %a |
| } |
| |
| declare <vscale x 2 x i16> @llvm.riscv.vslideup.mask.nxv2i16( |
| <vscale x 2 x i16>, |
| <vscale x 2 x i16>, |
| iXLen, |
| <vscale x 2 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x i16> @intrinsic_vslideup_mask_vx_nxv2i16_nxv2i16(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, iXLen %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv2i16_nxv2i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i16> @llvm.riscv.vslideup.mask.nxv2i16( |
| <vscale x 2 x i16> %0, |
| <vscale x 2 x i16> %1, |
| iXLen %2, |
| <vscale x 2 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 2 x i16> %a |
| } |
| |
| define <vscale x 2 x i16> @intrinsic_vslideup_vi_nxv2i16_nxv2i16(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv2i16_nxv2i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i16> @llvm.riscv.vslideup.nxv2i16( |
| <vscale x 2 x i16> %0, |
| <vscale x 2 x i16> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 2 x i16> %a |
| } |
| |
| define <vscale x 2 x i16> @intrinsic_vslideup_mask_vi_nxv2i16_nxv2i16(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv2i16_nxv2i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i16> @llvm.riscv.vslideup.mask.nxv2i16( |
| <vscale x 2 x i16> %0, |
| <vscale x 2 x i16> %1, |
| iXLen 9, |
| <vscale x 2 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 2 x i16> %a |
| } |
| |
| declare <vscale x 4 x i16> @llvm.riscv.vslideup.nxv4i16( |
| <vscale x 4 x i16>, |
| <vscale x 4 x i16>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 4 x i16> @intrinsic_vslideup_vx_nxv4i16_nxv4i16(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv4i16_nxv4i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i16> @llvm.riscv.vslideup.nxv4i16( |
| <vscale x 4 x i16> %0, |
| <vscale x 4 x i16> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 4 x i16> %a |
| } |
| |
| declare <vscale x 4 x i16> @llvm.riscv.vslideup.mask.nxv4i16( |
| <vscale x 4 x i16>, |
| <vscale x 4 x i16>, |
| iXLen, |
| <vscale x 4 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x i16> @intrinsic_vslideup_mask_vx_nxv4i16_nxv4i16(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, iXLen %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv4i16_nxv4i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i16> @llvm.riscv.vslideup.mask.nxv4i16( |
| <vscale x 4 x i16> %0, |
| <vscale x 4 x i16> %1, |
| iXLen %2, |
| <vscale x 4 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 4 x i16> %a |
| } |
| |
| define <vscale x 4 x i16> @intrinsic_vslideup_vi_nxv4i16_nxv4i16(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv4i16_nxv4i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i16> @llvm.riscv.vslideup.nxv4i16( |
| <vscale x 4 x i16> %0, |
| <vscale x 4 x i16> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 4 x i16> %a |
| } |
| |
| define <vscale x 4 x i16> @intrinsic_vslideup_mask_vi_nxv4i16_nxv4i16(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv4i16_nxv4i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i16> @llvm.riscv.vslideup.mask.nxv4i16( |
| <vscale x 4 x i16> %0, |
| <vscale x 4 x i16> %1, |
| iXLen 9, |
| <vscale x 4 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 4 x i16> %a |
| } |
| |
| declare <vscale x 8 x i16> @llvm.riscv.vslideup.nxv8i16( |
| <vscale x 8 x i16>, |
| <vscale x 8 x i16>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 8 x i16> @intrinsic_vslideup_vx_nxv8i16_nxv8i16(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv8i16_nxv8i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i16> @llvm.riscv.vslideup.nxv8i16( |
| <vscale x 8 x i16> %0, |
| <vscale x 8 x i16> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 8 x i16> %a |
| } |
| |
| declare <vscale x 8 x i16> @llvm.riscv.vslideup.mask.nxv8i16( |
| <vscale x 8 x i16>, |
| <vscale x 8 x i16>, |
| iXLen, |
| <vscale x 8 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 8 x i16> @intrinsic_vslideup_mask_vx_nxv8i16_nxv8i16(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, iXLen %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv8i16_nxv8i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i16> @llvm.riscv.vslideup.mask.nxv8i16( |
| <vscale x 8 x i16> %0, |
| <vscale x 8 x i16> %1, |
| iXLen %2, |
| <vscale x 8 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 8 x i16> %a |
| } |
| |
| define <vscale x 8 x i16> @intrinsic_vslideup_vi_nxv8i16_nxv8i16(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv8i16_nxv8i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i16> @llvm.riscv.vslideup.nxv8i16( |
| <vscale x 8 x i16> %0, |
| <vscale x 8 x i16> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 8 x i16> %a |
| } |
| |
| define <vscale x 8 x i16> @intrinsic_vslideup_mask_vi_nxv8i16_nxv8i16(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, <vscale x 8 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv8i16_nxv8i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i16> @llvm.riscv.vslideup.mask.nxv8i16( |
| <vscale x 8 x i16> %0, |
| <vscale x 8 x i16> %1, |
| iXLen 9, |
| <vscale x 8 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 8 x i16> %a |
| } |
| |
| declare <vscale x 16 x i16> @llvm.riscv.vslideup.nxv16i16( |
| <vscale x 16 x i16>, |
| <vscale x 16 x i16>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 16 x i16> @intrinsic_vslideup_vx_nxv16i16_nxv16i16(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv16i16_nxv16i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x i16> @llvm.riscv.vslideup.nxv16i16( |
| <vscale x 16 x i16> %0, |
| <vscale x 16 x i16> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 16 x i16> %a |
| } |
| |
| declare <vscale x 16 x i16> @llvm.riscv.vslideup.mask.nxv16i16( |
| <vscale x 16 x i16>, |
| <vscale x 16 x i16>, |
| iXLen, |
| <vscale x 16 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 16 x i16> @intrinsic_vslideup_mask_vx_nxv16i16_nxv16i16(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, iXLen %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv16i16_nxv16i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x i16> @llvm.riscv.vslideup.mask.nxv16i16( |
| <vscale x 16 x i16> %0, |
| <vscale x 16 x i16> %1, |
| iXLen %2, |
| <vscale x 16 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 16 x i16> %a |
| } |
| |
| define <vscale x 16 x i16> @intrinsic_vslideup_vi_nxv16i16_nxv16i16(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv16i16_nxv16i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x i16> @llvm.riscv.vslideup.nxv16i16( |
| <vscale x 16 x i16> %0, |
| <vscale x 16 x i16> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 16 x i16> %a |
| } |
| |
| define <vscale x 16 x i16> @intrinsic_vslideup_mask_vi_nxv16i16_nxv16i16(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, <vscale x 16 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv16i16_nxv16i16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x i16> @llvm.riscv.vslideup.mask.nxv16i16( |
| <vscale x 16 x i16> %0, |
| <vscale x 16 x i16> %1, |
| iXLen 9, |
| <vscale x 16 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 16 x i16> %a |
| } |
| |
| declare <vscale x 1 x i32> @llvm.riscv.vslideup.nxv1i32( |
| <vscale x 1 x i32>, |
| <vscale x 1 x i32>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 1 x i32> @intrinsic_vslideup_vx_nxv1i32_nxv1i32(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv1i32_nxv1i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i32> @llvm.riscv.vslideup.nxv1i32( |
| <vscale x 1 x i32> %0, |
| <vscale x 1 x i32> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 1 x i32> %a |
| } |
| |
| declare <vscale x 1 x i32> @llvm.riscv.vslideup.mask.nxv1i32( |
| <vscale x 1 x i32>, |
| <vscale x 1 x i32>, |
| iXLen, |
| <vscale x 1 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x i32> @intrinsic_vslideup_mask_vx_nxv1i32_nxv1i32(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, iXLen %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv1i32_nxv1i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i32> @llvm.riscv.vslideup.mask.nxv1i32( |
| <vscale x 1 x i32> %0, |
| <vscale x 1 x i32> %1, |
| iXLen %2, |
| <vscale x 1 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 1 x i32> %a |
| } |
| |
| define <vscale x 1 x i32> @intrinsic_vslideup_vi_nxv1i32_nxv1i32(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv1i32_nxv1i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i32> @llvm.riscv.vslideup.nxv1i32( |
| <vscale x 1 x i32> %0, |
| <vscale x 1 x i32> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 1 x i32> %a |
| } |
| |
| define <vscale x 1 x i32> @intrinsic_vslideup_mask_vi_nxv1i32_nxv1i32(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv1i32_nxv1i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i32> @llvm.riscv.vslideup.mask.nxv1i32( |
| <vscale x 1 x i32> %0, |
| <vscale x 1 x i32> %1, |
| iXLen 9, |
| <vscale x 1 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 1 x i32> %a |
| } |
| |
| declare <vscale x 2 x i32> @llvm.riscv.vslideup.nxv2i32( |
| <vscale x 2 x i32>, |
| <vscale x 2 x i32>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 2 x i32> @intrinsic_vslideup_vx_nxv2i32_nxv2i32(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv2i32_nxv2i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i32> @llvm.riscv.vslideup.nxv2i32( |
| <vscale x 2 x i32> %0, |
| <vscale x 2 x i32> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 2 x i32> %a |
| } |
| |
| declare <vscale x 2 x i32> @llvm.riscv.vslideup.mask.nxv2i32( |
| <vscale x 2 x i32>, |
| <vscale x 2 x i32>, |
| iXLen, |
| <vscale x 2 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x i32> @intrinsic_vslideup_mask_vx_nxv2i32_nxv2i32(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, iXLen %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv2i32_nxv2i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i32> @llvm.riscv.vslideup.mask.nxv2i32( |
| <vscale x 2 x i32> %0, |
| <vscale x 2 x i32> %1, |
| iXLen %2, |
| <vscale x 2 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 2 x i32> %a |
| } |
| |
| define <vscale x 2 x i32> @intrinsic_vslideup_vi_nxv2i32_nxv2i32(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv2i32_nxv2i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i32> @llvm.riscv.vslideup.nxv2i32( |
| <vscale x 2 x i32> %0, |
| <vscale x 2 x i32> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 2 x i32> %a |
| } |
| |
| define <vscale x 2 x i32> @intrinsic_vslideup_mask_vi_nxv2i32_nxv2i32(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv2i32_nxv2i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i32> @llvm.riscv.vslideup.mask.nxv2i32( |
| <vscale x 2 x i32> %0, |
| <vscale x 2 x i32> %1, |
| iXLen 9, |
| <vscale x 2 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 2 x i32> %a |
| } |
| |
| declare <vscale x 4 x i32> @llvm.riscv.vslideup.nxv4i32( |
| <vscale x 4 x i32>, |
| <vscale x 4 x i32>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 4 x i32> @intrinsic_vslideup_vx_nxv4i32_nxv4i32(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv4i32_nxv4i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i32> @llvm.riscv.vslideup.nxv4i32( |
| <vscale x 4 x i32> %0, |
| <vscale x 4 x i32> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 4 x i32> %a |
| } |
| |
| declare <vscale x 4 x i32> @llvm.riscv.vslideup.mask.nxv4i32( |
| <vscale x 4 x i32>, |
| <vscale x 4 x i32>, |
| iXLen, |
| <vscale x 4 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x i32> @intrinsic_vslideup_mask_vx_nxv4i32_nxv4i32(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, iXLen %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv4i32_nxv4i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i32> @llvm.riscv.vslideup.mask.nxv4i32( |
| <vscale x 4 x i32> %0, |
| <vscale x 4 x i32> %1, |
| iXLen %2, |
| <vscale x 4 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 4 x i32> %a |
| } |
| |
| define <vscale x 4 x i32> @intrinsic_vslideup_vi_nxv4i32_nxv4i32(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv4i32_nxv4i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i32> @llvm.riscv.vslideup.nxv4i32( |
| <vscale x 4 x i32> %0, |
| <vscale x 4 x i32> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 4 x i32> %a |
| } |
| |
| define <vscale x 4 x i32> @intrinsic_vslideup_mask_vi_nxv4i32_nxv4i32(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv4i32_nxv4i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i32> @llvm.riscv.vslideup.mask.nxv4i32( |
| <vscale x 4 x i32> %0, |
| <vscale x 4 x i32> %1, |
| iXLen 9, |
| <vscale x 4 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 4 x i32> %a |
| } |
| |
| declare <vscale x 8 x i32> @llvm.riscv.vslideup.nxv8i32( |
| <vscale x 8 x i32>, |
| <vscale x 8 x i32>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 8 x i32> @intrinsic_vslideup_vx_nxv8i32_nxv8i32(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv8i32_nxv8i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i32> @llvm.riscv.vslideup.nxv8i32( |
| <vscale x 8 x i32> %0, |
| <vscale x 8 x i32> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 8 x i32> %a |
| } |
| |
| declare <vscale x 8 x i32> @llvm.riscv.vslideup.mask.nxv8i32( |
| <vscale x 8 x i32>, |
| <vscale x 8 x i32>, |
| iXLen, |
| <vscale x 8 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 8 x i32> @intrinsic_vslideup_mask_vx_nxv8i32_nxv8i32(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, iXLen %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv8i32_nxv8i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i32> @llvm.riscv.vslideup.mask.nxv8i32( |
| <vscale x 8 x i32> %0, |
| <vscale x 8 x i32> %1, |
| iXLen %2, |
| <vscale x 8 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 8 x i32> %a |
| } |
| |
| define <vscale x 8 x i32> @intrinsic_vslideup_vi_nxv8i32_nxv8i32(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv8i32_nxv8i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i32> @llvm.riscv.vslideup.nxv8i32( |
| <vscale x 8 x i32> %0, |
| <vscale x 8 x i32> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 8 x i32> %a |
| } |
| |
| define <vscale x 8 x i32> @intrinsic_vslideup_mask_vi_nxv8i32_nxv8i32(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, <vscale x 8 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv8i32_nxv8i32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x i32> @llvm.riscv.vslideup.mask.nxv8i32( |
| <vscale x 8 x i32> %0, |
| <vscale x 8 x i32> %1, |
| iXLen 9, |
| <vscale x 8 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 8 x i32> %a |
| } |
| |
| declare <vscale x 1 x i64> @llvm.riscv.vslideup.nxv1i64( |
| <vscale x 1 x i64>, |
| <vscale x 1 x i64>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 1 x i64> @intrinsic_vslideup_vx_nxv1i64_nxv1i64(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv1i64_nxv1i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i64> @llvm.riscv.vslideup.nxv1i64( |
| <vscale x 1 x i64> %0, |
| <vscale x 1 x i64> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 1 x i64> %a |
| } |
| |
| declare <vscale x 1 x i64> @llvm.riscv.vslideup.mask.nxv1i64( |
| <vscale x 1 x i64>, |
| <vscale x 1 x i64>, |
| iXLen, |
| <vscale x 1 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x i64> @intrinsic_vslideup_mask_vx_nxv1i64_nxv1i64(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, iXLen %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv1i64_nxv1i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i64> @llvm.riscv.vslideup.mask.nxv1i64( |
| <vscale x 1 x i64> %0, |
| <vscale x 1 x i64> %1, |
| iXLen %2, |
| <vscale x 1 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 1 x i64> %a |
| } |
| |
| define <vscale x 1 x i64> @intrinsic_vslideup_vi_nxv1i64_nxv1i64(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv1i64_nxv1i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i64> @llvm.riscv.vslideup.nxv1i64( |
| <vscale x 1 x i64> %0, |
| <vscale x 1 x i64> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 1 x i64> %a |
| } |
| |
| define <vscale x 1 x i64> @intrinsic_vslideup_mask_vi_nxv1i64_nxv1i64(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv1i64_nxv1i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x i64> @llvm.riscv.vslideup.mask.nxv1i64( |
| <vscale x 1 x i64> %0, |
| <vscale x 1 x i64> %1, |
| iXLen 9, |
| <vscale x 1 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 1 x i64> %a |
| } |
| |
| declare <vscale x 2 x i64> @llvm.riscv.vslideup.nxv2i64( |
| <vscale x 2 x i64>, |
| <vscale x 2 x i64>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 2 x i64> @intrinsic_vslideup_vx_nxv2i64_nxv2i64(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv2i64_nxv2i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i64> @llvm.riscv.vslideup.nxv2i64( |
| <vscale x 2 x i64> %0, |
| <vscale x 2 x i64> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 2 x i64> %a |
| } |
| |
| declare <vscale x 2 x i64> @llvm.riscv.vslideup.mask.nxv2i64( |
| <vscale x 2 x i64>, |
| <vscale x 2 x i64>, |
| iXLen, |
| <vscale x 2 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x i64> @intrinsic_vslideup_mask_vx_nxv2i64_nxv2i64(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, iXLen %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv2i64_nxv2i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i64> @llvm.riscv.vslideup.mask.nxv2i64( |
| <vscale x 2 x i64> %0, |
| <vscale x 2 x i64> %1, |
| iXLen %2, |
| <vscale x 2 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 2 x i64> %a |
| } |
| |
| define <vscale x 2 x i64> @intrinsic_vslideup_vi_nxv2i64_nxv2i64(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv2i64_nxv2i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i64> @llvm.riscv.vslideup.nxv2i64( |
| <vscale x 2 x i64> %0, |
| <vscale x 2 x i64> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 2 x i64> %a |
| } |
| |
| define <vscale x 2 x i64> @intrinsic_vslideup_mask_vi_nxv2i64_nxv2i64(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv2i64_nxv2i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x i64> @llvm.riscv.vslideup.mask.nxv2i64( |
| <vscale x 2 x i64> %0, |
| <vscale x 2 x i64> %1, |
| iXLen 9, |
| <vscale x 2 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 2 x i64> %a |
| } |
| |
| declare <vscale x 4 x i64> @llvm.riscv.vslideup.nxv4i64( |
| <vscale x 4 x i64>, |
| <vscale x 4 x i64>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 4 x i64> @intrinsic_vslideup_vx_nxv4i64_nxv4i64(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv4i64_nxv4i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i64> @llvm.riscv.vslideup.nxv4i64( |
| <vscale x 4 x i64> %0, |
| <vscale x 4 x i64> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 4 x i64> %a |
| } |
| |
| declare <vscale x 4 x i64> @llvm.riscv.vslideup.mask.nxv4i64( |
| <vscale x 4 x i64>, |
| <vscale x 4 x i64>, |
| iXLen, |
| <vscale x 4 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x i64> @intrinsic_vslideup_mask_vx_nxv4i64_nxv4i64(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, iXLen %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv4i64_nxv4i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i64> @llvm.riscv.vslideup.mask.nxv4i64( |
| <vscale x 4 x i64> %0, |
| <vscale x 4 x i64> %1, |
| iXLen %2, |
| <vscale x 4 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 4 x i64> %a |
| } |
| |
| define <vscale x 4 x i64> @intrinsic_vslideup_vi_nxv4i64_nxv4i64(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv4i64_nxv4i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i64> @llvm.riscv.vslideup.nxv4i64( |
| <vscale x 4 x i64> %0, |
| <vscale x 4 x i64> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 4 x i64> %a |
| } |
| |
| define <vscale x 4 x i64> @intrinsic_vslideup_mask_vi_nxv4i64_nxv4i64(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv4i64_nxv4i64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x i64> @llvm.riscv.vslideup.mask.nxv4i64( |
| <vscale x 4 x i64> %0, |
| <vscale x 4 x i64> %1, |
| iXLen 9, |
| <vscale x 4 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 4 x i64> %a |
| } |
| |
| declare <vscale x 1 x half> @llvm.riscv.vslideup.nxv1f16( |
| <vscale x 1 x half>, |
| <vscale x 1 x half>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 1 x half> @intrinsic_vslideup_vx_nxv1f16_nxv1f16(<vscale x 1 x half> %0, <vscale x 1 x half> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv1f16_nxv1f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x half> @llvm.riscv.vslideup.nxv1f16( |
| <vscale x 1 x half> %0, |
| <vscale x 1 x half> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 1 x half> %a |
| } |
| |
| declare <vscale x 1 x half> @llvm.riscv.vslideup.mask.nxv1f16( |
| <vscale x 1 x half>, |
| <vscale x 1 x half>, |
| iXLen, |
| <vscale x 1 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x half> @intrinsic_vslideup_mask_vx_nxv1f16_nxv1f16(<vscale x 1 x half> %0, <vscale x 1 x half> %1, iXLen %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv1f16_nxv1f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, mf4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x half> @llvm.riscv.vslideup.mask.nxv1f16( |
| <vscale x 1 x half> %0, |
| <vscale x 1 x half> %1, |
| iXLen %2, |
| <vscale x 1 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 1 x half> %a |
| } |
| |
| define <vscale x 1 x half> @intrinsic_vslideup_vi_nxv1f16_nxv1f16(<vscale x 1 x half> %0, <vscale x 1 x half> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv1f16_nxv1f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x half> @llvm.riscv.vslideup.nxv1f16( |
| <vscale x 1 x half> %0, |
| <vscale x 1 x half> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 1 x half> %a |
| } |
| |
| define <vscale x 1 x half> @intrinsic_vslideup_mask_vi_nxv1f16_nxv1f16(<vscale x 1 x half> %0, <vscale x 1 x half> %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv1f16_nxv1f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, mf4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x half> @llvm.riscv.vslideup.mask.nxv1f16( |
| <vscale x 1 x half> %0, |
| <vscale x 1 x half> %1, |
| iXLen 9, |
| <vscale x 1 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 1 x half> %a |
| } |
| |
| declare <vscale x 2 x half> @llvm.riscv.vslideup.nxv2f16( |
| <vscale x 2 x half>, |
| <vscale x 2 x half>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 2 x half> @intrinsic_vslideup_vx_nxv2f16_nxv2f16(<vscale x 2 x half> %0, <vscale x 2 x half> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv2f16_nxv2f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x half> @llvm.riscv.vslideup.nxv2f16( |
| <vscale x 2 x half> %0, |
| <vscale x 2 x half> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 2 x half> %a |
| } |
| |
| declare <vscale x 2 x half> @llvm.riscv.vslideup.mask.nxv2f16( |
| <vscale x 2 x half>, |
| <vscale x 2 x half>, |
| iXLen, |
| <vscale x 2 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x half> @intrinsic_vslideup_mask_vx_nxv2f16_nxv2f16(<vscale x 2 x half> %0, <vscale x 2 x half> %1, iXLen %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv2f16_nxv2f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x half> @llvm.riscv.vslideup.mask.nxv2f16( |
| <vscale x 2 x half> %0, |
| <vscale x 2 x half> %1, |
| iXLen %2, |
| <vscale x 2 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 2 x half> %a |
| } |
| |
| define <vscale x 2 x half> @intrinsic_vslideup_vi_nxv2f16_nxv2f16(<vscale x 2 x half> %0, <vscale x 2 x half> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv2f16_nxv2f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x half> @llvm.riscv.vslideup.nxv2f16( |
| <vscale x 2 x half> %0, |
| <vscale x 2 x half> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 2 x half> %a |
| } |
| |
| define <vscale x 2 x half> @intrinsic_vslideup_mask_vi_nxv2f16_nxv2f16(<vscale x 2 x half> %0, <vscale x 2 x half> %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv2f16_nxv2f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x half> @llvm.riscv.vslideup.mask.nxv2f16( |
| <vscale x 2 x half> %0, |
| <vscale x 2 x half> %1, |
| iXLen 9, |
| <vscale x 2 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 2 x half> %a |
| } |
| |
| declare <vscale x 4 x half> @llvm.riscv.vslideup.nxv4f16( |
| <vscale x 4 x half>, |
| <vscale x 4 x half>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 4 x half> @intrinsic_vslideup_vx_nxv4f16_nxv4f16(<vscale x 4 x half> %0, <vscale x 4 x half> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv4f16_nxv4f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x half> @llvm.riscv.vslideup.nxv4f16( |
| <vscale x 4 x half> %0, |
| <vscale x 4 x half> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 4 x half> %a |
| } |
| |
| declare <vscale x 4 x half> @llvm.riscv.vslideup.mask.nxv4f16( |
| <vscale x 4 x half>, |
| <vscale x 4 x half>, |
| iXLen, |
| <vscale x 4 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x half> @intrinsic_vslideup_mask_vx_nxv4f16_nxv4f16(<vscale x 4 x half> %0, <vscale x 4 x half> %1, iXLen %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv4f16_nxv4f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x half> @llvm.riscv.vslideup.mask.nxv4f16( |
| <vscale x 4 x half> %0, |
| <vscale x 4 x half> %1, |
| iXLen %2, |
| <vscale x 4 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 4 x half> %a |
| } |
| |
| define <vscale x 4 x half> @intrinsic_vslideup_vi_nxv4f16_nxv4f16(<vscale x 4 x half> %0, <vscale x 4 x half> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv4f16_nxv4f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x half> @llvm.riscv.vslideup.nxv4f16( |
| <vscale x 4 x half> %0, |
| <vscale x 4 x half> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 4 x half> %a |
| } |
| |
| define <vscale x 4 x half> @intrinsic_vslideup_mask_vi_nxv4f16_nxv4f16(<vscale x 4 x half> %0, <vscale x 4 x half> %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv4f16_nxv4f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x half> @llvm.riscv.vslideup.mask.nxv4f16( |
| <vscale x 4 x half> %0, |
| <vscale x 4 x half> %1, |
| iXLen 9, |
| <vscale x 4 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 4 x half> %a |
| } |
| |
| declare <vscale x 8 x half> @llvm.riscv.vslideup.nxv8f16( |
| <vscale x 8 x half>, |
| <vscale x 8 x half>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 8 x half> @intrinsic_vslideup_vx_nxv8f16_nxv8f16(<vscale x 8 x half> %0, <vscale x 8 x half> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv8f16_nxv8f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x half> @llvm.riscv.vslideup.nxv8f16( |
| <vscale x 8 x half> %0, |
| <vscale x 8 x half> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 8 x half> %a |
| } |
| |
| declare <vscale x 8 x half> @llvm.riscv.vslideup.mask.nxv8f16( |
| <vscale x 8 x half>, |
| <vscale x 8 x half>, |
| iXLen, |
| <vscale x 8 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 8 x half> @intrinsic_vslideup_mask_vx_nxv8f16_nxv8f16(<vscale x 8 x half> %0, <vscale x 8 x half> %1, iXLen %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv8f16_nxv8f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x half> @llvm.riscv.vslideup.mask.nxv8f16( |
| <vscale x 8 x half> %0, |
| <vscale x 8 x half> %1, |
| iXLen %2, |
| <vscale x 8 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 8 x half> %a |
| } |
| |
| define <vscale x 8 x half> @intrinsic_vslideup_vi_nxv8f16_nxv8f16(<vscale x 8 x half> %0, <vscale x 8 x half> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv8f16_nxv8f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x half> @llvm.riscv.vslideup.nxv8f16( |
| <vscale x 8 x half> %0, |
| <vscale x 8 x half> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 8 x half> %a |
| } |
| |
| define <vscale x 8 x half> @intrinsic_vslideup_mask_vi_nxv8f16_nxv8f16(<vscale x 8 x half> %0, <vscale x 8 x half> %1, <vscale x 8 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv8f16_nxv8f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x half> @llvm.riscv.vslideup.mask.nxv8f16( |
| <vscale x 8 x half> %0, |
| <vscale x 8 x half> %1, |
| iXLen 9, |
| <vscale x 8 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 8 x half> %a |
| } |
| |
| declare <vscale x 16 x half> @llvm.riscv.vslideup.nxv16f16( |
| <vscale x 16 x half>, |
| <vscale x 16 x half>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 16 x half> @intrinsic_vslideup_vx_nxv16f16_nxv16f16(<vscale x 16 x half> %0, <vscale x 16 x half> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv16f16_nxv16f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x half> @llvm.riscv.vslideup.nxv16f16( |
| <vscale x 16 x half> %0, |
| <vscale x 16 x half> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 16 x half> %a |
| } |
| |
| declare <vscale x 16 x half> @llvm.riscv.vslideup.mask.nxv16f16( |
| <vscale x 16 x half>, |
| <vscale x 16 x half>, |
| iXLen, |
| <vscale x 16 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 16 x half> @intrinsic_vslideup_mask_vx_nxv16f16_nxv16f16(<vscale x 16 x half> %0, <vscale x 16 x half> %1, iXLen %2, <vscale x 16 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv16f16_nxv16f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e16, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x half> @llvm.riscv.vslideup.mask.nxv16f16( |
| <vscale x 16 x half> %0, |
| <vscale x 16 x half> %1, |
| iXLen %2, |
| <vscale x 16 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 16 x half> %a |
| } |
| |
| define <vscale x 16 x half> @intrinsic_vslideup_vi_nxv16f16_nxv16f16(<vscale x 16 x half> %0, <vscale x 16 x half> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv16f16_nxv16f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x half> @llvm.riscv.vslideup.nxv16f16( |
| <vscale x 16 x half> %0, |
| <vscale x 16 x half> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 16 x half> %a |
| } |
| |
| define <vscale x 16 x half> @intrinsic_vslideup_mask_vi_nxv16f16_nxv16f16(<vscale x 16 x half> %0, <vscale x 16 x half> %1, <vscale x 16 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv16f16_nxv16f16: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e16, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 16 x half> @llvm.riscv.vslideup.mask.nxv16f16( |
| <vscale x 16 x half> %0, |
| <vscale x 16 x half> %1, |
| iXLen 9, |
| <vscale x 16 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 16 x half> %a |
| } |
| |
| declare <vscale x 1 x float> @llvm.riscv.vslideup.nxv1f32( |
| <vscale x 1 x float>, |
| <vscale x 1 x float>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 1 x float> @intrinsic_vslideup_vx_nxv1f32_nxv1f32(<vscale x 1 x float> %0, <vscale x 1 x float> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv1f32_nxv1f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vslideup.nxv1f32( |
| <vscale x 1 x float> %0, |
| <vscale x 1 x float> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| declare <vscale x 1 x float> @llvm.riscv.vslideup.mask.nxv1f32( |
| <vscale x 1 x float>, |
| <vscale x 1 x float>, |
| iXLen, |
| <vscale x 1 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x float> @intrinsic_vslideup_mask_vx_nxv1f32_nxv1f32(<vscale x 1 x float> %0, <vscale x 1 x float> %1, iXLen %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv1f32_nxv1f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vslideup.mask.nxv1f32( |
| <vscale x 1 x float> %0, |
| <vscale x 1 x float> %1, |
| iXLen %2, |
| <vscale x 1 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| define <vscale x 1 x float> @intrinsic_vslideup_vi_nxv1f32_nxv1f32(<vscale x 1 x float> %0, <vscale x 1 x float> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv1f32_nxv1f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vslideup.nxv1f32( |
| <vscale x 1 x float> %0, |
| <vscale x 1 x float> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| define <vscale x 1 x float> @intrinsic_vslideup_mask_vi_nxv1f32_nxv1f32(<vscale x 1 x float> %0, <vscale x 1 x float> %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv1f32_nxv1f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, mf2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x float> @llvm.riscv.vslideup.mask.nxv1f32( |
| <vscale x 1 x float> %0, |
| <vscale x 1 x float> %1, |
| iXLen 9, |
| <vscale x 1 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 1 x float> %a |
| } |
| |
| declare <vscale x 2 x float> @llvm.riscv.vslideup.nxv2f32( |
| <vscale x 2 x float>, |
| <vscale x 2 x float>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 2 x float> @intrinsic_vslideup_vx_nxv2f32_nxv2f32(<vscale x 2 x float> %0, <vscale x 2 x float> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv2f32_nxv2f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vslideup.nxv2f32( |
| <vscale x 2 x float> %0, |
| <vscale x 2 x float> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| declare <vscale x 2 x float> @llvm.riscv.vslideup.mask.nxv2f32( |
| <vscale x 2 x float>, |
| <vscale x 2 x float>, |
| iXLen, |
| <vscale x 2 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x float> @intrinsic_vslideup_mask_vx_nxv2f32_nxv2f32(<vscale x 2 x float> %0, <vscale x 2 x float> %1, iXLen %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv2f32_nxv2f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vslideup.mask.nxv2f32( |
| <vscale x 2 x float> %0, |
| <vscale x 2 x float> %1, |
| iXLen %2, |
| <vscale x 2 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| define <vscale x 2 x float> @intrinsic_vslideup_vi_nxv2f32_nxv2f32(<vscale x 2 x float> %0, <vscale x 2 x float> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv2f32_nxv2f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vslideup.nxv2f32( |
| <vscale x 2 x float> %0, |
| <vscale x 2 x float> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| define <vscale x 2 x float> @intrinsic_vslideup_mask_vi_nxv2f32_nxv2f32(<vscale x 2 x float> %0, <vscale x 2 x float> %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv2f32_nxv2f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x float> @llvm.riscv.vslideup.mask.nxv2f32( |
| <vscale x 2 x float> %0, |
| <vscale x 2 x float> %1, |
| iXLen 9, |
| <vscale x 2 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 2 x float> %a |
| } |
| |
| declare <vscale x 4 x float> @llvm.riscv.vslideup.nxv4f32( |
| <vscale x 4 x float>, |
| <vscale x 4 x float>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 4 x float> @intrinsic_vslideup_vx_nxv4f32_nxv4f32(<vscale x 4 x float> %0, <vscale x 4 x float> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv4f32_nxv4f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vslideup.nxv4f32( |
| <vscale x 4 x float> %0, |
| <vscale x 4 x float> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| declare <vscale x 4 x float> @llvm.riscv.vslideup.mask.nxv4f32( |
| <vscale x 4 x float>, |
| <vscale x 4 x float>, |
| iXLen, |
| <vscale x 4 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x float> @intrinsic_vslideup_mask_vx_nxv4f32_nxv4f32(<vscale x 4 x float> %0, <vscale x 4 x float> %1, iXLen %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv4f32_nxv4f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vslideup.mask.nxv4f32( |
| <vscale x 4 x float> %0, |
| <vscale x 4 x float> %1, |
| iXLen %2, |
| <vscale x 4 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| define <vscale x 4 x float> @intrinsic_vslideup_vi_nxv4f32_nxv4f32(<vscale x 4 x float> %0, <vscale x 4 x float> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv4f32_nxv4f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vslideup.nxv4f32( |
| <vscale x 4 x float> %0, |
| <vscale x 4 x float> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| define <vscale x 4 x float> @intrinsic_vslideup_mask_vi_nxv4f32_nxv4f32(<vscale x 4 x float> %0, <vscale x 4 x float> %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv4f32_nxv4f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x float> @llvm.riscv.vslideup.mask.nxv4f32( |
| <vscale x 4 x float> %0, |
| <vscale x 4 x float> %1, |
| iXLen 9, |
| <vscale x 4 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 4 x float> %a |
| } |
| |
| declare <vscale x 8 x float> @llvm.riscv.vslideup.nxv8f32( |
| <vscale x 8 x float>, |
| <vscale x 8 x float>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 8 x float> @intrinsic_vslideup_vx_nxv8f32_nxv8f32(<vscale x 8 x float> %0, <vscale x 8 x float> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv8f32_nxv8f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vslideup.nxv8f32( |
| <vscale x 8 x float> %0, |
| <vscale x 8 x float> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| declare <vscale x 8 x float> @llvm.riscv.vslideup.mask.nxv8f32( |
| <vscale x 8 x float>, |
| <vscale x 8 x float>, |
| iXLen, |
| <vscale x 8 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 8 x float> @intrinsic_vslideup_mask_vx_nxv8f32_nxv8f32(<vscale x 8 x float> %0, <vscale x 8 x float> %1, iXLen %2, <vscale x 8 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv8f32_nxv8f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vslideup.mask.nxv8f32( |
| <vscale x 8 x float> %0, |
| <vscale x 8 x float> %1, |
| iXLen %2, |
| <vscale x 8 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| define <vscale x 8 x float> @intrinsic_vslideup_vi_nxv8f32_nxv8f32(<vscale x 8 x float> %0, <vscale x 8 x float> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv8f32_nxv8f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vslideup.nxv8f32( |
| <vscale x 8 x float> %0, |
| <vscale x 8 x float> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| define <vscale x 8 x float> @intrinsic_vslideup_mask_vi_nxv8f32_nxv8f32(<vscale x 8 x float> %0, <vscale x 8 x float> %1, <vscale x 8 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv8f32_nxv8f32: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e32, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 8 x float> @llvm.riscv.vslideup.mask.nxv8f32( |
| <vscale x 8 x float> %0, |
| <vscale x 8 x float> %1, |
| iXLen 9, |
| <vscale x 8 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 8 x float> %a |
| } |
| |
| declare <vscale x 1 x double> @llvm.riscv.vslideup.nxv1f64( |
| <vscale x 1 x double>, |
| <vscale x 1 x double>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 1 x double> @intrinsic_vslideup_vx_nxv1f64_nxv1f64(<vscale x 1 x double> %0, <vscale x 1 x double> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv1f64_nxv1f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x double> @llvm.riscv.vslideup.nxv1f64( |
| <vscale x 1 x double> %0, |
| <vscale x 1 x double> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 1 x double> %a |
| } |
| |
| declare <vscale x 1 x double> @llvm.riscv.vslideup.mask.nxv1f64( |
| <vscale x 1 x double>, |
| <vscale x 1 x double>, |
| iXLen, |
| <vscale x 1 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 1 x double> @intrinsic_vslideup_mask_vx_nxv1f64_nxv1f64(<vscale x 1 x double> %0, <vscale x 1 x double> %1, iXLen %2, <vscale x 1 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv1f64_nxv1f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v9, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x double> @llvm.riscv.vslideup.mask.nxv1f64( |
| <vscale x 1 x double> %0, |
| <vscale x 1 x double> %1, |
| iXLen %2, |
| <vscale x 1 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 1 x double> %a |
| } |
| |
| define <vscale x 1 x double> @intrinsic_vslideup_vi_nxv1f64_nxv1f64(<vscale x 1 x double> %0, <vscale x 1 x double> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv1f64_nxv1f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x double> @llvm.riscv.vslideup.nxv1f64( |
| <vscale x 1 x double> %0, |
| <vscale x 1 x double> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 1 x double> %a |
| } |
| |
| define <vscale x 1 x double> @intrinsic_vslideup_mask_vi_nxv1f64_nxv1f64(<vscale x 1 x double> %0, <vscale x 1 x double> %1, <vscale x 1 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv1f64_nxv1f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m1, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v9, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 1 x double> @llvm.riscv.vslideup.mask.nxv1f64( |
| <vscale x 1 x double> %0, |
| <vscale x 1 x double> %1, |
| iXLen 9, |
| <vscale x 1 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 1 x double> %a |
| } |
| |
| declare <vscale x 2 x double> @llvm.riscv.vslideup.nxv2f64( |
| <vscale x 2 x double>, |
| <vscale x 2 x double>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 2 x double> @intrinsic_vslideup_vx_nxv2f64_nxv2f64(<vscale x 2 x double> %0, <vscale x 2 x double> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv2f64_nxv2f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x double> @llvm.riscv.vslideup.nxv2f64( |
| <vscale x 2 x double> %0, |
| <vscale x 2 x double> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 2 x double> %a |
| } |
| |
| declare <vscale x 2 x double> @llvm.riscv.vslideup.mask.nxv2f64( |
| <vscale x 2 x double>, |
| <vscale x 2 x double>, |
| iXLen, |
| <vscale x 2 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 2 x double> @intrinsic_vslideup_mask_vx_nxv2f64_nxv2f64(<vscale x 2 x double> %0, <vscale x 2 x double> %1, iXLen %2, <vscale x 2 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv2f64_nxv2f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v10, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x double> @llvm.riscv.vslideup.mask.nxv2f64( |
| <vscale x 2 x double> %0, |
| <vscale x 2 x double> %1, |
| iXLen %2, |
| <vscale x 2 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 2 x double> %a |
| } |
| |
| define <vscale x 2 x double> @intrinsic_vslideup_vi_nxv2f64_nxv2f64(<vscale x 2 x double> %0, <vscale x 2 x double> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv2f64_nxv2f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x double> @llvm.riscv.vslideup.nxv2f64( |
| <vscale x 2 x double> %0, |
| <vscale x 2 x double> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 2 x double> %a |
| } |
| |
| define <vscale x 2 x double> @intrinsic_vslideup_mask_vi_nxv2f64_nxv2f64(<vscale x 2 x double> %0, <vscale x 2 x double> %1, <vscale x 2 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv2f64_nxv2f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m2, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v10, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 2 x double> @llvm.riscv.vslideup.mask.nxv2f64( |
| <vscale x 2 x double> %0, |
| <vscale x 2 x double> %1, |
| iXLen 9, |
| <vscale x 2 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 2 x double> %a |
| } |
| |
| declare <vscale x 4 x double> @llvm.riscv.vslideup.nxv4f64( |
| <vscale x 4 x double>, |
| <vscale x 4 x double>, |
| iXLen, |
| iXLen, |
| iXLen); |
| |
| define <vscale x 4 x double> @intrinsic_vslideup_vx_nxv4f64_nxv4f64(<vscale x 4 x double> %0, <vscale x 4 x double> %1, iXLen %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vx_nxv4f64_nxv4f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x double> @llvm.riscv.vslideup.nxv4f64( |
| <vscale x 4 x double> %0, |
| <vscale x 4 x double> %1, |
| iXLen %2, |
| iXLen %3, |
| iXLen 1) |
| |
| ret <vscale x 4 x double> %a |
| } |
| |
| declare <vscale x 4 x double> @llvm.riscv.vslideup.mask.nxv4f64( |
| <vscale x 4 x double>, |
| <vscale x 4 x double>, |
| iXLen, |
| <vscale x 4 x i1>, |
| iXLen, iXLen); |
| |
| define <vscale x 4 x double> @intrinsic_vslideup_mask_vx_nxv4f64_nxv4f64(<vscale x 4 x double> %0, <vscale x 4 x double> %1, iXLen %2, <vscale x 4 x i1> %3, iXLen %4) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vx_nxv4f64_nxv4f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a1, e64, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vx v8, v12, a0, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x double> @llvm.riscv.vslideup.mask.nxv4f64( |
| <vscale x 4 x double> %0, |
| <vscale x 4 x double> %1, |
| iXLen %2, |
| <vscale x 4 x i1> %3, |
| iXLen %4, iXLen 0) |
| |
| ret <vscale x 4 x double> %a |
| } |
| |
| define <vscale x 4 x double> @intrinsic_vslideup_vi_nxv4f64_nxv4f64(<vscale x 4 x double> %0, <vscale x 4 x double> %1, iXLen %2) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_vi_nxv4f64_nxv4f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9 |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x double> @llvm.riscv.vslideup.nxv4f64( |
| <vscale x 4 x double> %0, |
| <vscale x 4 x double> %1, |
| iXLen 9, |
| iXLen %2, |
| iXLen 1) |
| |
| ret <vscale x 4 x double> %a |
| } |
| |
| define <vscale x 4 x double> @intrinsic_vslideup_mask_vi_nxv4f64_nxv4f64(<vscale x 4 x double> %0, <vscale x 4 x double> %1, <vscale x 4 x i1> %2, iXLen %3) nounwind { |
| ; CHECK-LABEL: intrinsic_vslideup_mask_vi_nxv4f64_nxv4f64: |
| ; CHECK: # %bb.0: # %entry |
| ; CHECK-NEXT: vsetvli zero, a0, e64, m4, tu, mu |
| ; CHECK-NEXT: vslideup.vi v8, v12, 9, v0.t |
| ; CHECK-NEXT: ret |
| entry: |
| %a = call <vscale x 4 x double> @llvm.riscv.vslideup.mask.nxv4f64( |
| <vscale x 4 x double> %0, |
| <vscale x 4 x double> %1, |
| iXLen 9, |
| <vscale x 4 x i1> %2, |
| iXLen %3, iXLen 0) |
| |
| ret <vscale x 4 x double> %a |
| } |