| ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py | 
 | ; RUN: llc -verify-machineinstrs -mtriple=powerpc64-unknown-linux-gnu -O2 \ | 
 | ; RUN:   -ppc-gpr-icmps=all -ppc-asm-full-reg-names -mcpu=pwr8 < %s | FileCheck %s --check-prefix=CHECK-BE \ | 
 | ; RUN:  --implicit-check-not cmpw --implicit-check-not cmpd --implicit-check-not cmpl | 
 | ; RUN: llc -verify-machineinstrs -mtriple=powerpc64le-unknown-linux-gnu -O2 \ | 
 | ; RUN:   -ppc-gpr-icmps=all -ppc-asm-full-reg-names -mcpu=pwr8 < %s | FileCheck %s --check-prefix=CHECK-LE \ | 
 | ; RUN:  --implicit-check-not cmpw --implicit-check-not cmpd --implicit-check-not cmpl | 
 | @glob = dso_local local_unnamed_addr global i32 0, align 4 | 
 |  | 
 | define i64 @test_llgesi(i32 signext %a, i32 signext %b) { | 
 | ; CHECK-LABEL: test_llgesi: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-NEXT:    xori r3, r3, 1 | 
 | ; CHECK-NEXT:    blr | 
 | ; CHECK-BE-LABEL: test_llgesi: | 
 | ; CHECK-BE:       # %bb.0: # %entry | 
 | ; CHECK-BE-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-BE-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-BE-NEXT:    xori r3, r3, 1 | 
 | ; CHECK-BE-NEXT:    blr | 
 | ; | 
 | ; CHECK-LE-LABEL: test_llgesi: | 
 | ; CHECK-LE:       # %bb.0: # %entry | 
 | ; CHECK-LE-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-LE-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-LE-NEXT:    xori r3, r3, 1 | 
 | ; CHECK-LE-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp sge i32 %a, %b | 
 |   %conv1 = zext i1 %cmp to i64 | 
 |   ret i64 %conv1 | 
 | } | 
 |  | 
 | define i64 @test_llgesi_sext(i32 signext %a, i32 signext %b) { | 
 | ; CHECK-LABEL: test_llgesi_sext: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-NEXT:    addi r3, r3, -1 | 
 | ; CHECK-NEXT:    blr | 
 | ; CHECK-BE-LABEL: test_llgesi_sext: | 
 | ; CHECK-BE:       # %bb.0: # %entry | 
 | ; CHECK-BE-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-BE-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-BE-NEXT:    addi r3, r3, -1 | 
 | ; CHECK-BE-NEXT:    blr | 
 | ; | 
 | ; CHECK-LE-LABEL: test_llgesi_sext: | 
 | ; CHECK-LE:       # %bb.0: # %entry | 
 | ; CHECK-LE-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-LE-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-LE-NEXT:    addi r3, r3, -1 | 
 | ; CHECK-LE-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp sge i32 %a, %b | 
 |   %conv1 = sext i1 %cmp to i64 | 
 |   ret i64 %conv1 | 
 | } | 
 |  | 
 | define dso_local void @test_llgesi_store(i32 signext %a, i32 signext %b) { | 
 | ; CHECK-LABEL: test_llgesi_store: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-NEXT:    addis r5, r2, glob@toc@ha | 
 | ; CHECK-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-NEXT:    xori r3, r3, 1 | 
 | ; CHECK-NEXT:    stw r3, glob@toc@l(r5) | 
 | ; CHECK-NEXT:    blr | 
 | ; CHECK-BE-LABEL: test_llgesi_store: | 
 | ; CHECK-BE:       # %bb.0: # %entry | 
 | ; CHECK-BE-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-BE-NEXT:    addis r4, r2, glob@toc@ha | 
 | ; CHECK-BE-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-BE-NEXT:    xori r3, r3, 1 | 
 | ; CHECK-BE-NEXT:    stw r3, glob@toc@l(r4) | 
 | ; CHECK-BE-NEXT:    blr | 
 | ; | 
 | ; CHECK-LE-LABEL: test_llgesi_store: | 
 | ; CHECK-LE:       # %bb.0: # %entry | 
 | ; CHECK-LE-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-LE-NEXT:    addis r4, r2, glob@toc@ha | 
 | ; CHECK-LE-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-LE-NEXT:    xori r3, r3, 1 | 
 | ; CHECK-LE-NEXT:    stw r3, glob@toc@l(r4) | 
 | ; CHECK-LE-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp sge i32 %a, %b | 
 |   %conv = zext i1 %cmp to i32 | 
 |   store i32 %conv, ptr @glob, align 4 | 
 |   ret void | 
 | } | 
 |  | 
 | define dso_local void @test_llgesi_sext_store(i32 signext %a, i32 signext %b) { | 
 | ; CHECK-LABEL: test_llgesi_sext_store: | 
 | ; CHECK:       # %bb.0: # %entry | 
 | ; CHECK-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-NEXT:    addis r5, r2, glob@toc@ha | 
 | ; CHECK-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-NEXT:    addi r3, r3, -1 | 
 | ; CHECK-NEXT:    stw r3, glob@toc@l(r5) | 
 | ; CHECK-NEXT:    blr | 
 | ; CHECK-BE-LABEL: test_llgesi_sext_store: | 
 | ; CHECK-BE:       # %bb.0: # %entry | 
 | ; CHECK-BE-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-BE-NEXT:    addis r4, r2, glob@toc@ha | 
 | ; CHECK-BE-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-BE-NEXT:    addi r3, r3, -1 | 
 | ; CHECK-BE-NEXT:    stw r3, glob@toc@l(r4) | 
 | ; CHECK-BE-NEXT:    blr | 
 | ; | 
 | ; CHECK-LE-LABEL: test_llgesi_sext_store: | 
 | ; CHECK-LE:       # %bb.0: # %entry | 
 | ; CHECK-LE-NEXT:    sub r3, r3, r4 | 
 | ; CHECK-LE-NEXT:    addis r4, r2, glob@toc@ha | 
 | ; CHECK-LE-NEXT:    rldicl r3, r3, 1, 63 | 
 | ; CHECK-LE-NEXT:    addi r3, r3, -1 | 
 | ; CHECK-LE-NEXT:    stw r3, glob@toc@l(r4) | 
 | ; CHECK-LE-NEXT:    blr | 
 | entry: | 
 |   %cmp = icmp sge i32 %a, %b | 
 |   %sub = sext i1 %cmp to i32 | 
 |   store i32 %sub, ptr @glob, align 4 | 
 |   ret void | 
 | } |