|  | ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py | 
|  | ; RUN: llc -verify-machineinstrs < %s | FileCheck %s | 
|  |  | 
|  | target triple = "aarch64-linux-gnu" | 
|  |  | 
|  | define <vscale x 16 x i8> @test_uclamp_i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c) #0 { | 
|  | ; CHECK-LABEL: test_uclamp_i8: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    uclamp z0.b, z1.b, z2.b | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call <vscale x 16 x i8> @llvm.aarch64.sve.uclamp.nxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c) | 
|  | ret <vscale x 16 x i8> %res | 
|  | } | 
|  |  | 
|  | define <vscale x 8 x i16> @test_uclamp_i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c) #0 { | 
|  | ; CHECK-LABEL: test_uclamp_i16: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    uclamp z0.h, z1.h, z2.h | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call <vscale x  8 x i16> @llvm.aarch64.sve.uclamp.nxv8i16(<vscale x  8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c) | 
|  | ret <vscale x 8 x i16> %res | 
|  | } | 
|  |  | 
|  | define <vscale x 4 x i32> @test_uclamp_i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c) #0 { | 
|  | ; CHECK-LABEL: test_uclamp_i32: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    uclamp z0.s, z1.s, z2.s | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call <vscale x 4 x i32> @llvm.aarch64.sve.uclamp.nxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c) | 
|  | ret <vscale x 4 x i32> %res | 
|  | } | 
|  |  | 
|  | define <vscale x 2 x i64> @test_uclamp_i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c) #0 { | 
|  | ; CHECK-LABEL: test_uclamp_i64: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    uclamp z0.d, z1.d, z2.d | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call <vscale x 2 x i64> @llvm.aarch64.sve.uclamp.nxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c) | 
|  | ret <vscale x 2 x i64> %res | 
|  | } | 
|  |  | 
|  | define { <vscale x 16 x i8>, <vscale x 16 x i8> } @test_uclamp_single_x2_i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i8> %d) #1 { | 
|  | ; CHECK-LABEL: test_uclamp_single_x2_i8: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    // kill: def $z1 killed $z1 killed $z0_z1 def $z0_z1 | 
|  | ; CHECK-NEXT:    // kill: def $z0 killed $z0 killed $z0_z1 def $z0_z1 | 
|  | ; CHECK-NEXT:    uclamp { z0.b, z1.b }, z2.b, z3.b | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call { <vscale x 16 x i8>, <vscale x 16 x i8> } @llvm.aarch64.sve.uclamp.single.x2.nxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i8> %d) | 
|  | ret { <vscale x 16 x i8>, <vscale x 16 x i8> } %res | 
|  | } | 
|  |  | 
|  | define { <vscale x 8 x i16>, <vscale x 8 x i16> } @test_uclamp_single_x2_i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i16> %d) #1 { | 
|  | ; CHECK-LABEL: test_uclamp_single_x2_i16: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    // kill: def $z1 killed $z1 killed $z0_z1 def $z0_z1 | 
|  | ; CHECK-NEXT:    // kill: def $z0 killed $z0 killed $z0_z1 def $z0_z1 | 
|  | ; CHECK-NEXT:    uclamp { z0.h, z1.h }, z2.h, z3.h | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call { <vscale x  8 x i16>, <vscale x  8 x i16> } @llvm.aarch64.sve.uclamp.single.x2.nxv8i16(<vscale x  8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i16> %d) | 
|  | ret { <vscale x 8 x i16>, <vscale x  8 x i16> } %res | 
|  | } | 
|  |  | 
|  | define { <vscale x 4 x i32>, <vscale x 4 x i32> } @test_uclamp_single_x2_i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i32> %d) #1 { | 
|  | ; CHECK-LABEL: test_uclamp_single_x2_i32: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    // kill: def $z1 killed $z1 killed $z0_z1 def $z0_z1 | 
|  | ; CHECK-NEXT:    // kill: def $z0 killed $z0 killed $z0_z1 def $z0_z1 | 
|  | ; CHECK-NEXT:    uclamp { z0.s, z1.s }, z2.s, z3.s | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call { <vscale x 4 x i32>, <vscale x 4 x i32> } @llvm.aarch64.sve.uclamp.single.x2.nxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i32> %d) | 
|  | ret { <vscale x 4 x i32>, <vscale x 4 x i32> } %res | 
|  | } | 
|  |  | 
|  | define { <vscale x 2 x i64>, <vscale x 2 x i64> } @test_uclamp_single_x2_i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i64> %d) #1 { | 
|  | ; CHECK-LABEL: test_uclamp_single_x2_i64: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    // kill: def $z1 killed $z1 killed $z0_z1 def $z0_z1 | 
|  | ; CHECK-NEXT:    // kill: def $z0 killed $z0 killed $z0_z1 def $z0_z1 | 
|  | ; CHECK-NEXT:    uclamp { z0.d, z1.d }, z2.d, z3.d | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call { <vscale x 2 x i64>, <vscale x 2 x i64> } @llvm.aarch64.sve.uclamp.single.x2.nxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i64> %d) | 
|  | ret { <vscale x 2 x i64>, <vscale x 2 x i64> } %res | 
|  | } | 
|  |  | 
|  | define { <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8> } @test_uclamp_single_x4_i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i8> %d, <vscale x 16 x i8> %e, <vscale x 16 x i8> %f) #1 { | 
|  | ; CHECK-LABEL: test_uclamp_single_x4_i8: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    // kill: def $z3 killed $z3 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z2 killed $z2 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z1 killed $z1 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z0 killed $z0 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    uclamp { z0.b - z3.b }, z4.b, z5.b | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call { <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8> } @llvm.aarch64.sve.uclamp.single.x4.nxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i8> %d, <vscale x 16 x i8> %e, <vscale x 16 x i8> %f) | 
|  | ret { <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8> } %res | 
|  | } | 
|  |  | 
|  | define { <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16> } @test_uclamp_single_x4_i16(<vscale x 8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i16> %d, <vscale x 8 x i16> %e, <vscale x 8 x i16> %f) #1 { | 
|  | ; CHECK-LABEL: test_uclamp_single_x4_i16: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    // kill: def $z3 killed $z3 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z2 killed $z2 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z1 killed $z1 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z0 killed $z0 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    uclamp { z0.h - z3.h }, z4.h, z5.h | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call { <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16> } @llvm.aarch64.sve.uclamp.single.x4.nxv8i16(<vscale x  8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i16> %d, <vscale x 8 x i16> %e, <vscale x 8 x i16> %f) | 
|  | ret { <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16> } %res | 
|  | } | 
|  |  | 
|  | define { <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32> } @test_uclamp_single_x4_i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i32> %d, <vscale x 4 x i32> %e, <vscale x 4 x i32> %f) #1 { | 
|  | ; CHECK-LABEL: test_uclamp_single_x4_i32: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    // kill: def $z3 killed $z3 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z2 killed $z2 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z1 killed $z1 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z0 killed $z0 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    uclamp { z0.s - z3.s }, z4.s, z5.s | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call { <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32> } @llvm.aarch64.sve.uclamp.single.x4.nxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i32> %d, <vscale x 4 x i32> %e, <vscale x 4 x i32> %f) | 
|  | ret { <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32> } %res | 
|  | } | 
|  |  | 
|  | define { <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64> } @test_uclamp_single_x4_i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i64> %d, <vscale x 2 x i64> %e, <vscale x 2 x i64> %f) #1 { | 
|  | ; CHECK-LABEL: test_uclamp_single_x4_i64: | 
|  | ; CHECK:       // %bb.0: | 
|  | ; CHECK-NEXT:    // kill: def $z3 killed $z3 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z2 killed $z2 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z1 killed $z1 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    // kill: def $z0 killed $z0 killed $z0_z1_z2_z3 def $z0_z1_z2_z3 | 
|  | ; CHECK-NEXT:    uclamp { z0.d - z3.d }, z4.d, z5.d | 
|  | ; CHECK-NEXT:    ret | 
|  | %res = call { <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64> } @llvm.aarch64.sve.uclamp.single.x4.nxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i64> %d, <vscale x 2 x i64> %e, <vscale x 2 x i64> %f) | 
|  | ret { <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64> } %res | 
|  | } | 
|  |  | 
|  |  | 
|  | attributes #0 = { "target-features"="+sve2p1" } | 
|  | attributes #1 = { "target-features"="+sme2" "aarch64_pstate_sm_enabled" } | 
|  |  | 
|  | declare <vscale x 16 x i8> @llvm.aarch64.sve.uclamp.nxv16i8(<vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>) | 
|  | declare <vscale x 8 x i16> @llvm.aarch64.sve.uclamp.nxv8i16(<vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>) | 
|  | declare <vscale x 4 x i32> @llvm.aarch64.sve.uclamp.nxv4i32(<vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>) | 
|  | declare <vscale x 2 x i64> @llvm.aarch64.sve.uclamp.nxv2i64(<vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>) | 
|  |  | 
|  | declare { <vscale x 16 x i8>, <vscale x 16 x i8> } @llvm.aarch64.sve.uclamp.single.x2.nxv16i8(<vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>) | 
|  | declare { <vscale x 8 x i16>, <vscale x 8 x i16> } @llvm.aarch64.sve.uclamp.single.x2.nxv8i16(<vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>) | 
|  | declare { <vscale x 4 x i32>, <vscale x 4 x i32> } @llvm.aarch64.sve.uclamp.single.x2.nxv4i32(<vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>) | 
|  | declare { <vscale x 2 x i64>, <vscale x 2 x i64> } @llvm.aarch64.sve.uclamp.single.x2.nxv2i64(<vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>) | 
|  |  | 
|  | declare { <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8>, <vscale x 16 x i8> } @llvm.aarch64.sve.uclamp.single.x4.nxv16i8(<vscale x 16 x i8> %a, <vscale x 16 x i8> %b, <vscale x 16 x i8> %c, <vscale x 16 x i8> %d, <vscale x 16 x i8> %e, <vscale x 16 x i8> %f) | 
|  | declare { <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16>, <vscale x 8 x i16> } @llvm.aarch64.sve.uclamp.single.x4.nxv8i16(<vscale x  8 x i16> %a, <vscale x 8 x i16> %b, <vscale x 8 x i16> %c, <vscale x 8 x i16> %d, <vscale x 8 x i16> %e, <vscale x 8 x i16> %f) | 
|  | declare { <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32>, <vscale x 4 x i32> } @llvm.aarch64.sve.uclamp.single.x4.nxv4i32(<vscale x 4 x i32> %a, <vscale x 4 x i32> %b, <vscale x 4 x i32> %c, <vscale x 4 x i32> %d, <vscale x 4 x i32> %e, <vscale x 4 x i32> %f) | 
|  | declare { <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64>, <vscale x 2 x i64> } @llvm.aarch64.sve.uclamp.single.x4.nxv2i64(<vscale x 2 x i64> %a, <vscale x 2 x i64> %b, <vscale x 2 x i64> %c, <vscale x 2 x i64> %d, <vscale x 2 x i64> %e, <vscale x 2 x i64> %f) |